# Low Loss PowerPath™ Controller in ThinSOT

### FEATURES

- Very Low Loss Replacement for Power Supply OR'ing Diodes
- Minimal External Components
- Automatic Switching Between DC Sources
- Simplifies Load Sharing with Multiple Batteries
- Low Quiescent Current: 11µA
- 3V to 28V AC/DC Adapter Voltage Range
- 2.5V to 28V Battery Voltage Range
- Reverse Battery Protection
- Drives Almost Any Size MOSFET for Wide Range of Current Requirements
- MOSFET Gate Protection Clamp
- Manual Control Input
- Low Profile (1mm) ThinSOT<sup>™</sup> Package
- AEC-Q100 Qualified for Automotive Applications

### **APPLICATIONS**

- Cellular Phones
- Notebook and Handheld Computers
- Digital Cameras
- USB-Powered Peripherals
- Uninterruptible Power Supplies
- Logic Controlled Power Switch

All registered trademarks and trademarks are the property of their respective owners.

### DESCRIPTION

The LTC®4412 controls an external P-channel MOSFET to create a near ideal diode function for power switchover or load sharing. This permits highly efficient OR'ing of multiple power sources for extended battery life and low self-heating. When conducting, the voltage drop across the MOSFET is typically 20mV. For applications with a wall adapter or other auxiliary power source, the load is automatically disconnected from the battery when the auxiliary source is connected. Two or more LTC4412s may be interconnected to allow load sharing between multiple batteries or charging of multiple batteries from a single charger.

The wide supply operating range supports operation from one to six Li-Ion cells in series. The low quiescent current (11 $\mu$ A typical) is independent of the load current. The gate driver includes an internal voltage clamp for MOSFET protection.

The STAT pin can be used to enable an auxiliary P-channel MOSFET power switch when an auxiliary supply is detected. This pin may also be used to indicate to a microcontroller that an auxiliary supply is connected. The control (CTL) input enables the user to force the primary MOSFET off and the STAT pin low.

The LTC4412 is available in a low profile (1mm) ThinSOT package.



# ABSOLUTE MAXIMUM RATINGS

| (Note 1)                                             |
|------------------------------------------------------|
| Supply Voltage ( $V_{IN}$ )                          |
| Voltage from $V_{IN}$ to SENSE28V to 28V             |
| Input Voltage                                        |
| CTL0.3V to 36V                                       |
| SENSE14V to 36V                                      |
| Output Voltage                                       |
| GATE $-0.3V$ to the Higher of V <sub>IN</sub> + 0.3V |
| or SENSE + 0.3V                                      |
| STAT0.3V to 36V                                      |
| Operating Junction Temperature Range                 |
| (Note 2) – 55°C to 150°C                             |
| Storage Temperature Range–65°C to 150°C              |
| Lead Temperature (Soldering, 10 sec) 300°C           |
|                                                      |

### PIN CONFIGURATION



### **ORDER INFORMATION**

| TAPE AND REEL (MINI) | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION    | TEMPERATURE RANGE |
|----------------------|-------------------|---------------|------------------------|-------------------|
| LTC4412ES6#TRMPBF    | LTC4412ES6#TRPBF  | LTA2          | 6-Lead Plastic TSOT-23 | -40°C to 85°C     |
| LTC4412IS6#TRMPBF    | LTC4412IS6#TRPBF  | LTA2          | 6-Lead Plastic TSOT-23 | -40°C to 85°C     |
| LTC4412HS6#TRMPBF    | LTC4412HS6#TRPBF  | LTA2          | 6-Lead Plastic TSOT-23 | -40°C to 150°C    |
| LTC4412MPS6#TRMPBF   | LTC4412MPS6#TRPBF | LTA2          | 6-Lead Plastic TSOT-23 | -55°C to 150°C    |
| AUTOMOTIVE PRODUCTS* | *                 |               |                        | ·                 |
| LTC4412ES6#WTRMPBF   | LTC4412ES6#WTRPBF | LTA2          | 6-Lead Plastic TSOT-23 | -40°C to 85°C     |
| LTC4412HS6#WTRMPBF   | LTC4412HS6#WTRPBF | LTA2          | 6-Lead Plastic TSOT-23 | -40°C to 150°C    |

Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

\*\*Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating junction temperature range, unless otherwise noted specifications are at  $T_A = 25$ °C,  $V_{IN} = 12V$ , CTL and GND = 0V. Current into a pin is positive and current out of a pin is negative. All voltages are referenced to GND, unless otherwise specified.

| SYMBOL                                     | PARAMETER                                                                       | CONDITIONS                                                                                                                                                                          |   | MIN      | ТҮР        | MAX     | UNITS    |
|--------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|------------|---------|----------|
| V <sub>IN</sub> ,<br>V <sub>SENSE</sub>    | Operating Supply Range                                                          | V <sub>IN</sub> and/or V <sub>SENSE</sub> Must Be in This Range for Proper Operation                                                                                                | • | 2.5      |            | 28      | V        |
| I <sub>QFL</sub>                           | Quiescent Supply Current at Low Supply<br>While in Forward Regulation           | $V_{IN}$ = 3.6V. Measure Combined Current<br>at $V_{IN}$ and SENSE Pins Averaged with<br>$V_{SENSE}$ = 3.5V and $V_{SENSE}$ = 3.6V (Note 3)                                         | • |          | 11         | 19      | μA       |
| I <sub>QFH</sub>                           | Quiescent Supply Current at High Supply<br>While in Forward Regulation          | $      V_{IN} = 28V. \ Measure \ Combined \ Current \\        at \ V_{IN} \ and \ SENSE \ Pins \ Averaged \ with \\        V_{SENSE} = 27.9V \ and \ V_{SENSE} = 28V \ (Note \ 3) $ | • |          | 15         | 26      | μA       |
| I <sub>QRL</sub>                           | Quiescent Supply Current at Low Supply<br>While in Reverse Turn-Off             | $V_{\text{IN}}$ = 3.6V, $V_{\text{SENSE}}$ = 3.7V. Measure Combined Current of $V_{\text{IN}}$ and SENSE Pins                                                                       |   |          | 10         | 19      | μA       |
| I <sub>QRH</sub>                           | Quiescent Supply Current at High Supply<br>While in Reverse Turn-Off            | $V_{\text{IN}}$ = 27.9V, $V_{\text{SENSE}}$ = 28V. Measure Combined Current of $V_{\text{IN}}$ and SENSE Pins                                                                       |   |          | 16         | 28      | μA       |
| I <sub>QCL</sub>                           | Quiescent Supply Current at Low Supply with CTL Active                          | $V_{IN}$ = 3.6V, $V_{SENSE}$ = 0V, $V_{CTL}$ = 1V                                                                                                                                   |   |          | 7          | 13      | μA       |
| I <sub>QCH</sub>                           | Quiescent Supply Current at High Supply with CTL Active                         | $V_{IN}$ = 28V, $V_{SENSE}$ = 0V, $V_{CTL}$ = 1V                                                                                                                                    |   |          | 12         | 20      | μA       |
| I <sub>LEAK</sub>                          | V <sub>IN</sub> and SENSE Pin Leakage Currents<br>When Other Pin Supplies Power | $ \begin{array}{l} V_{IN} = 28V,  V_{SENSE} = 0V;  V_{SENSE} = 28V,  V_{IN} = 0V \\ V_{IN} = 14V,  V_{SENSE} = -14V;  V_{SENSE} = 14V,  V_{IN} = -14V \end{array} $                 |   | -3       | 0          | 1       | μA       |
| PowerPath                                  | l Controller                                                                    |                                                                                                                                                                                     |   |          |            |         |          |
| V <sub>FR</sub>                            | PowerPath Switch Forward Regulation Voltage                                     | $V_{IN} - V_{SENSE}$ , 2.5V $\leq V_{IN} \leq 28V$                                                                                                                                  | • | 10       | 20         | 32      | mV       |
| V <sub>RTO</sub>                           | PowerPath Switch Reverse Turn-Off<br>Threshold Voltage                          | $V_{SENSE} - V_{IN}, 2.5V \le V_{IN} \le 28V$                                                                                                                                       | • | 10       | 20         | 32      | mV       |
| GATE and S                                 | STAT Outputs                                                                    |                                                                                                                                                                                     |   |          |            |         |          |
| I <sub>G(SRC)</sub><br>I <sub>G(SNK)</sub> | GATE Active Forward Regulation<br>Source Current<br>Sink Current                | (Note 4)                                                                                                                                                                            |   | -1<br>25 | -2.5<br>50 | 5<br>85 | μA<br>μA |
| V <sub>G(ON)</sub>                         | GATE Clamp Voltage                                                              | Apply I <sub>GATE</sub> = 1µA, V <sub>IN</sub> = 12V,<br>V <sub>SENSE</sub> = 11.9V, Measure V <sub>IN</sub> – V <sub>GATE</sub>                                                    |   | 6.3      | 7          | 7.7     | V        |
| V <sub>G(OFF)</sub>                        | GATE Off Voltage                                                                | Apply $I_{GATE} = -5\mu A$ , $V_{IN} = 12V$ ,<br>$V_{SENSE} = 12.1V$ , Measure $V_{SENSE} - V_{GATE}$                                                                               |   |          | 0.13       | 0.25    | V        |
| t <sub>G(ON)</sub>                         | GATE Turn-On Time                                                               | $V_{GS} < -3V, C_{GATE} = 1nF$ (Note 5)                                                                                                                                             |   |          | 110        | 175     | μs       |
| t <sub>G(OFF)</sub>                        | GATE Turn-Off Time                                                              | V <sub>GS</sub> > -1.5V, C <sub>GATE</sub> = 1nF (Note 6)                                                                                                                           |   |          | 13         | 22      | μs       |
| I <sub>S(OFF)</sub>                        | STAT Off Current                                                                | $2.5V \le V_{IN} \le 28V$ (Note 7)                                                                                                                                                  |   | -1       | 0          | 1       | μA       |
| I <sub>S(SNK)</sub>                        | STAT Sink Current                                                               | $2.5V \le V_{IN} \le 28V$ (Note 7)                                                                                                                                                  | • | 6        | 10         | 17      | μA       |
| t <sub>S(ON)</sub>                         | STAT Turn-On Time                                                               | (Note 8)                                                                                                                                                                            |   |          | 4.5        | 25      | μs       |
| t <sub>S(OFF)</sub>                        | STAT Turn-Off Time                                                              | (Note 8)                                                                                                                                                                            |   |          | 40         | 75      | μs       |
| CTL Input                                  |                                                                                 |                                                                                                                                                                                     |   |          |            |         |          |
| V <sub>IL</sub>                            | CTL Input Low Voltage                                                           | $2.5V \le V_{IN} \le 28V$                                                                                                                                                           |   |          | 0.5        | 0.35    | V        |
| V <sub>IH</sub>                            | CTL Input High Voltage                                                          | $2.5V \le V_{IN} \le 28V$                                                                                                                                                           | • | 0.9      | 0.635      |         | V        |
| I <sub>CTL</sub>                           | CTL Input Pull-Down Current                                                     | $0.35V \le V_{CTL} \le 28V$                                                                                                                                                         |   | 1        | 3.5        | 5.5     | μA       |
| H <sub>CTL</sub>                           | CTL Hysteresis                                                                  | $2.5V \le V_{IN} \le 28V$                                                                                                                                                           |   |          | 135        |         | mV       |

# **ELECTRICAL CHARACTERISTICS**

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC4412 is tested under pulsed load conditions such that  $T_{1} \approx$ T<sub>A</sub>. The LTC4412E is guaranteed to meet performance specifications from 0°C to 85°C operating junction temperature range. Specifications over the -40°C to 85°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC4412I is guaranteed over the -40°C to 85°C operating junction temperature range. The LTC4412MP is tested and guaranteed over the -55°C to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is degraded for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. T<sub>1</sub> is calculated from the ambient temperature T<sub>A</sub> and power dissipation P<sub>D</sub> according to the following formula:  $T_J = T_A + (P_D \bullet \Theta_{JA})$ , where  $\Theta_{JA} =$ 230°C/W for the TSOT-23 package.

**Note 3:** This results in the same supply current as would be observed with an external P-channel MOSFET connected to the LTC4412 and operating in forward regulation.

**Note 4:**  $V_{IN}$  is held at 12V and GATE is forced to 10.5V. SENSE is set at 12V to measure the source current at GATE. SENSE is set at 11.9V to measure sink current at GATE.

Note 5:  $V_{IN}$  is held at 12V and SENSE is stepped from 12.2V to 11.8V to trigger the event. GATE voltage is initially  $V_{G(OFF)}$ .

**Note 6:**  $V_{IN}$  is held at 12V and SENSE is stepped from 11.8V to 12.2V to trigger the event. GATE voltage is initially internally clamped at  $V_{G(ON)}$ . **Note 7:** STAT is forced to  $V_{IN} - 1.5V$ . SENSE is set at  $V_{IN} - 0.1V$  to measure the off current at STAT. SENSE is set  $V_{IN} + 0.1V$  to measure the sink current at STAT.

**Note 8:** STAT is forced to 9V and V<sub>IN</sub> is held at 12V. SENSE is stepped from 11.8V to 12.2V to measure the STAT turn-on time defined when I<sub>STAT</sub> reaches one half the measured I<sub>S(SNK)</sub>. SENSE is stepped from 12.2V to 11.8V to measure the STAT turn-off time defined when I<sub>STAT</sub> reaches one half the measured I<sub>S(SNK)</sub>.

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Rev. C

### PIN FUNCTIONS

 $V_{IN}$  (Pin 1): Primary Input Supply Voltage. Supplies power to the internal circuitry and is one of two voltage sense inputs to the internal analog controller (The other input to the controller is the SENSE pin). This input is usually supplied power from a battery or other power source which supplies current to the load. This pin can be bypassed to ground with a capacitor in the range of 0.1µF to 10µF if needed to suppress load transients.

**GND (Pin 2):** Ground. Provides a power return for all the internal circuits.

**CTL (Pin 3):** Digital Control Input. A logical high input ( $V_{IH}$ ) on this pin forces the gate to source voltage of the primary P-channel MOSFET power switch to a small voltage ( $V_{GOFF}$ ). This will turn the MOSFET off and no current will flow from the primary power input at  $V_{IN}$  if the MOSFET is configured so that the drain to source diode does not forward bias. A high input also forces the STAT pin to sink 10µA of current ( $I_{S(SNK)}$ ). If the STAT pin is used to control an auxiliary P-channel power switch, then a second active source of power, such as an AC wall adaptor, will be connected to the load (see Applications Information). An internal current sink will pull the CTL pin voltage to ground (logical low) if the pin is open.

**STAT (Pin 4):** Open-Drain Output Status Pin. When the SENSE pin is pulled above the V<sub>IN</sub> pin with an auxiliary power source by about 20mV or more, the reverse turn-off threshold (V<sub>RTO</sub>) is reached. The STAT pin will then go from an open state to a 10µA current sink (I<sub>S(SNK)</sub>). The STAT pin current sink can be used, along with an external resistor, to turn on an auxiliary P-channel power source to a microcontroller.

**GATE (Pin 5):** Primary P-Channel MOSFET Power Switch Gate Drive Pin. This pin is directed by the power controller to maintain a forward regulation voltage ( $V_{FR}$ ) of 20mV between the  $V_{IN}$  and SENSE pins when an auxiliary power source is not present. When an auxiliary power source is connected, the GATE pin will pull up to the SENSE pin voltage, turning off the primary P-channel power switch.

**SENSE (Pin 6):** Power Sense Input Pin. Supplies power to the internal circuitry and is a voltage sense input to the internal analog controller (The other input to the controller is the  $V_{IN}$  pin). This input is usually supplied power from an auxiliary source such as an AC adapter or back-up battery which also supplies current to the load.

Rev. C

### **BLOCK DIAGRAM**



### OPERATION

Operation can best be understood by referring to the Block Diagram, which illustrates the internal circuit blocks along with the few external components, and the graph that accompanies Figure 1. The terms primary and auxiliary are arbitrary and may be changed to suit the application. Operation begins when either or both power sources are applied and the CTL control pin is below the input low voltage of 0.35V ( $V_{II}$ ). If only the primary supply is present, the Power Source Selector will power the LTC4412 from the VIN pin. Amplifier A1 will deliver a current to the Analog Controller block that is proportional to the voltage difference in the V<sub>IN</sub> and SENSE pins. While the voltage on SENSE is lower than  $V_{IN}$  – 20mV ( $V_{FR}$ ), the Analog Controller will instruct the Linear Gate Driver and Voltage Clamp block to pull down the GATE pin voltage and turn on the external P-channel MOSFET. The dynamic pull-down current of  $50\mu A (I_{G(SNK)})$  stops when the GATE voltage reaches ground or the gate clamp voltage. The gate clamp voltage is 7V ( $V_{G(ON)}$ ) below the higher of  $V_{IN}$ or V<sub>SENSE</sub>. As the SENSE voltage pulls up to V<sub>IN</sub> – 20mV, the LTC4412 will regulate the GATE voltage to maintain a 20mV difference between VIN and VSENSE which is also the V<sub>DS</sub> of the MOSFET. The system is now in the forward regulation mode and the load will be powered from the primary supply. As the load current varies, the GATE voltage will be controlled to maintain the 20mV difference. If the load current exceeds the P-channel MOSFET's ability to deliver the current with a 20mV V<sub>DS</sub> the GATE voltage will clamp, the MOSFET will behave as a fixed resistor and the forward voltage will increase slightly. While the MOSFET is on the STAT pin is an open circuit.

When an auxiliary supply is applied, the SENSE pin will be pulled higher than the  $V_{\rm IN}$  pin through the external diode.

The Power Source Selector will power the LTC4412 from the SENSE pin. As the SENSE voltage pulls above  $V_{IN}$  – 20mV, the Analog Controller will instruct the Linear Gate Driver and Voltage Clamp block to pull the GATE voltage up to turn off the P-channel MOSFET. When the voltage on SENSE is higher than  $V_{IN}$  + 20mV ( $V_{BTO}$ ), the Analog Controller will instruct the Linear Gate Driver and Voltage Clamp block to rapidly pull the GATE pin voltage to the SENSE pin voltage. This action will guickly finish turning off the external P-channel MOSFET if it hasn't already turned completely off. For a clean transition, the reverse turn-off threshold has hysteresis to prevent uncertainty. The system is now in the reverse turn-off mode. Power to the load is being delivered through the external diode and no current is drawn from the primary supply. The external diode provides protection in case the auxiliary supply is below the primary supply, sinks current to ground or is connected reverse polarity. During the reverse turn-off mode of operation the STAT pin will sink 10µA of current  $(I_{S(SNK)})$  if connected. Note that the external MOSFET is wired so that the drain to source diode will momentarily forward bias when power is first applied to  $V_{IN}$  and will become reverse biased when an auxiliary supply is applied.

When the CTL (control) input is asserted high, the external MOSFET will have its gate to source voltage forced to a small voltage  $V_{G(OFF)}$  and the STAT pin will sink 10µA of current if connected. This feature is useful to allow control input switching of the load between two power sources as shown in Figure 4 or as a switchable high side driver as shown in Figure 7. A 3.5µA internal pull-down current ( $I_{CTL}$ ) on the CTL pin will insure a low level input if the pin should become open.

# **APPLICATIONS INFORMATION**

#### Introduction

The system designer will find the LTC4412 useful in a variety of cost and space sensitive power control applications that include low loss diode OR'ing, fully automatic switchover from a primary to an auxiliary source of power, microcontroller controlled switchover from a primary to an auxiliary source of power, load sharing between two or more batteries, charging of multiple batteries from a single charger and high side power switching.

### **External P-Channel MOSFET Transistor Selection**

Important parameters for the selection of MOSFETs are the maximum drain-source voltage  $V_{DS(MAX)}$ , threshold voltage  $V_{GS(VT)}$  and on-resistance  $R_{DS(ON)}$ .

The maximum allowable drain-source voltage,  $V_{DS(MAX)}$ , must be high enough to withstand the maximum drain-source voltage seen in the application.

The maximum gate drive voltage for the primary MOSFET is set by the smaller of the V<sub>IN</sub> supply voltage or the internal clamping voltage V<sub>G(ON)</sub>. A logic level MOSFET is commonly used, but if a low supply voltage limits the gate voltage, a sub-logic level threshold MOSFET should be considered. The maximum gate drive voltage for the auxiliary MOSFET, if used, is determined by the external resistor connected to the STAT pin and the STAT pin sink current.

As a general rule, select a MOSFET with a low enough  $R_{DS(ON)}$  to obtain the desired  $V_{DS}$  while operating at full load current and an achievable  $V_{GS}$ . The MOSFET normally operates in the linear region and acts like a voltage controlled resistor. If the MOSFET is grossly undersized, it can enter the saturation region and a large  $V_{DS}$  may result. However, the drain-source diode of the MOSFET, if forward biased, will limit  $V_{DS}$ . A large  $V_{DS}$ , combined with the load current, will likely result in excessively high MOSFET power dissipation. Keep in mind that the LTC4412 will regulate the forward voltage drop across the primary MOSFET at 20mV if  $R_{DS(ON)}$  is low enough. The required  $R_{DS(ON)}$  can be calculated by dividing 0.02V by the load current in amps. Achieving forward regulation will minimize power loss and heat dissipation, but it is not a necessity.

If a forward voltage drop of more than 20mV is acceptable then a smaller MOSFET can be used, but must be sized compatible with the higher power dissipation. Care should be taken to ensure that the power dissipated is never allowed to rise above the manufacturer's recommended maximum level. The auxiliary MOSFET power switch, if used, has similar considerations, but its  $V_{GS}$  can be tailored by resistor selection. When choosing the resistor value consider the full range of STAT pin current ( $I_{S(SNK)}$ ) that may flow through it.

### $V_{\mbox{\scriptsize IN}}$ and SENSE Pin Bypass Capacitors

Many types of capacitors, ranging from  $0.1\mu$ F to  $10\mu$ F and located close to the LTC4412, will provide adequate V<sub>IN</sub> bypassing if needed. Voltage droop can occur at the load during a supply switchover because some time is required to turn on the MOSFET power switch. Factors that determine the magnitude of the voltage droop include the supply rise and fall times, the MOSFET's characteristics, the value of  $C_{OUT}$  and the load current. Droop can be made insignificant by the proper choice of  $C_{OUT}$ , since the droop is inversely proportional to the capacitance. Bypass capacitance for the load also depends on the application's dynamic load requirements and typically ranges from  $1\mu$ F to  $47\mu$ F. In all cases, the maximum droop is limited to the drain source diode forward drop inside the MOSFET.

Caution must be exercised when using multilayer ceramic capacitors. Because of the self resonance and high Q characteristics of some types of ceramic capacitors, high voltage transients can be generated under some start-up conditions such as connecting a supply input to a hot power source. To reduce the Q and prevent these transients from exceeding the LTC4412's absolute maximum voltage rating, the capacitor's ESR can be increased by adding up to several ohms of resistance in series with the ceramic capacitor. Refer to Application Note 88.

The selected capacitance value and capacitor's ESR can be verified by observing  $V_{\rm IN}$  and SENSE for acceptable voltage transitions during dynamic conditions over the full load current range. This should be checked with each power source as well. Ringing may indicate an incorrect bypass capacitor value and/or too low an ESR.

## APPLICATIONS INFORMATION

#### V<sub>IN</sub> and SENSE Pin Usage

Since the analog controller's thresholds are small ( $\pm 20$ mV), the V<sub>IN</sub> and SENSE pin connections should be made in a way to avoid unwanted I • R drops in the power path. Both pins are protected from negative voltages.

#### **GATE Pin Usage**

The GATE pin controls the external P-channel MOSFET connected between the V<sub>IN</sub> and SENSE pins when the load current is supplied by the power source at V<sub>IN</sub>. In this mode of operation, the internal current source, which is responsible for pulling the GATE pin up, is limited to a few microamps ( $I_{G(SRC)}$ ). If external opposing leakage currents exceed this, the GATE pin voltage will reach the clamp voltage ( $V_{GON}$ ) and  $V_{DS}$  will be smaller. The internal current sink, which is responsible for pulling the GATE pin down, has a higher current capability ( $I_{G(SNK)}$ ). With an auxiliary supply input pulling up on the SENSE pin and exceeding the  $V_{IN}$  pin voltage by 20mV ( $V_{RTO}$ ), the device enters the reverse turn-off mode and a much stronger current source is available to oppose external leakage currents and turn off the MOSFET ( $V_{GOFF}$ ).

While in forward regulation, if the on resistance of the MOSFET is too high to maintain forward regulation, the GATE pin will maximize the MOSFET's  $V_{GS}$  to that of the clamp voltage ( $V_{GON}$ ). The clamping action takes place between the higher of  $V_{IN}$  or  $V_{SENSE}$  and the GATE pin.

#### Status Pin Usage

During normal operation, the open-drain STAT pin can be biased at any voltage between ground and 28V regardless of the supply voltage to the LTC4412. It is usually connected to a resistor whose other end connects to a voltage source. In the forward regulation mode, the STAT pin will be open ( $I_{S(OFF)}$ ). When a wall adaptor input or other auxiliary supply is connected to that input, and the voltage on SENSE is higher than  $V_{IN}$  + 20mV ( $V_{RTO}$ ), the system is in the reverse turn-off mode. During this mode of operation the STAT pin will sink 10µA of current ( $I_{S(SNK)}$ ). This will result in a voltage change across the resistor, depending on the resistance, which is useful to turn on an auxiliary P-channel MOSFET or signal to a microcontroller that an auxiliary power source is connected. External leakage currents, if significant, should be accounted for when determining the voltage across the resistor when the STAT pin is either on or off.

#### **Control Pin Usage**

This is a digital control input pin with low threshold voltages (V<sub>IL</sub>, V<sub>IH</sub>) for use with logic powered from as little as 1V. During normal operation, the CTL pin can be biased at any voltage between ground and 28V, regardless of the supply voltage to the LTC4412. A logical high input on this pin forces the gate to source voltage of the primary P-channel MOSFET power switch to a small voltage (V<sub>GOFF</sub>). This will turn the MOSFET off and no current will flow from the primary power input at V<sub>IN</sub> if the MOSFET is configured so that the drain to source diode is not forward biased. The high input also forces the STAT pin to sink 10µA of current (I<sub>S(SNK)</sub>). See the Typical Applications for various examples on using the STAT pin. A 3.5µA internal pull-down current (I<sub>CTL</sub>) on the CTL pin will insure a logical low level input if the pin should be open.

#### Protection

Most of the application circuits shown provide some protection against supply faults such as shorted, low or reversed supply inputs. The fault protection does not protect shorted supplies but can isolate other supplies and the load from faults. A necessary condition of this protection is for all components to have sufficient breakdown voltages. In some cases, if protection of the auxiliary input (sometimes referred to as the wall adapter input) is not required, then the series diode or MOSFET may be eliminated.

Internal protection for the LTC4412 is provided to prevent damaging pin currents and excessive internal self heating during a fault condition. These fault conditions can be a result of any LTC4412 pins shorted to ground or to a power source that is within the pin's absolute maximum voltage limits. Both the V<sub>IN</sub> and SENSE pins are capable of being taken significantly below ground without current drain or damage to the IC (see Absolute Maximum Voltage Limits). This feature allows for reverse-battery condition without current drain or damage. This internal protection is not designed to prevent overcurrent or overheating of external components.

### TYPICAL APPLICATIONS

#### Automatic PowerPath Control

The applications shown in Figures 1, 2 and 3 are automatic ideal diode controllers that require no assistance from a microcontroller. Each of these will automatically connect the higher supply voltage, after accounting for certain diode forward voltage drops, to the load with application of the higher supply voltage.

Figure 1 illustrates an application circuit for automatic switchover of a load between a battery and a wall adapter or other power input. With application of the battery, the load will initially be pulled up by the drain-source diode of the P-channel MOSFET. As the LTC4412 comes into action, it will control the MOSFET's gate to turn it on and reduce the MOSFET's voltage drop from a diode drop to 20mV. The system is now in the low loss forward regulation mode. Should the wall adapter input be applied, the Schottky diode will pull up the SENSE pin, connected to the load, above the battery voltage and the LTC4412 will turn the MOSFET off. The STAT pin will then sink current indicating an auxiliary input is connected. The battery is now supplying no load current and all the load current flows through the Schottky diode. A silicon diode could be used instead of the Schottky, but will result in higher power dissipation and heating due to the higher forward voltage drop.

P-CHANNEL MOSFET WALL ADAPTER INPUT PRIMARY P-CHANNEL MOSFET TO LOAD .fI BATTERY Соит CELL(S) LTC4412 6 VIN SENSE 5 GND GATE 470k STATUS OUTPUT DROPS WHEN A STAT CTI WALL ADAPTER 4412 F02 IS PRESENT \*DRAIN-SOURCE DIODE OF MOSFET

AUXILIARY

Figure 2 illustrates an application circuit for automatic switchover of load between a battery and a wall adapter that features lowest power loss. Operation is similar to Figure 1 except that an auxiliary P-channel MOSFET replaces the diode. The STAT pin is used to turn on the MOSFET once the SENSE pin voltage exceeds the battery voltage by 20mV. When the wall adapter input is applied, the drain-source diode of the auxiliary MOSFET will turn on first to pull up the SENSE pin and turn off the primary MOSFET followed by turning on of the auxiliary MOSFET. Once the auxiliary MOSFET has turned on the voltage drop across it can be very low depending on the MOSFET's characteristics.

Figure 3 illustrates an application circuit for the automatic switchover of a load between a battery and a wall adapter in the comparator mode. It also shows how a battery charger can be connected. This circuit differs from Figure 1 in the way the SENSE pin is connected. The SENSE pin is connected directly to the auxiliary power input and not the load. This change forces the LTC4412's control circuitry to operate in an open-loop comparator mode. While the battery supplies the system, the GATE pin voltage will be forced to its lowest clamped potential, instead of being regulated to maintain a 20mV drop across the MOSFET. This has the advantages of minimizing power loss in the MOSFET by minimizing its  $R_{ON}$  and not having the influence of a linear control loop's dynamics. A possible disadvantage is if the auxiliary input ramps up slow enough the load voltage will initially droop before rising. This is due to the



Figure 3. Automatic Switchover of Load Between a Battery and a Wall Adapter in Comparator Mode

# Figure 2. Automatic Switchover of Load Between a Battery and a Wall Adapter with Auxiliary P-Channel MOSFET for Lowest Loss

### TYPICAL APPLICATIONS

SENSE pin voltage rising above the battery voltage and turning off the MOSFET before the Schottky diode turns on. The factors that determine the magnitude of the voltage droop are the auxiliary input rise time, the type of diode used, the value of  $C_{OUT}$  and the load current.

#### Ideal Diode Control with a Microcontroller

Figure 4 illustrates an application circuit for microcontroller monitoring and control of two power sources. The microcontroller's analog inputs, perhaps with the aid of a resistor voltage divider, monitors each supply input and commands the LTC4412 through the CTL input. Back-toback MOSFETs are used so that the drain-source diode will not power the load when the MOSFET is turned off (dual MOSFETs in one package are commercially available).

With a logical low input on the CTL pin, the primary input supplies power to the load regardless of the auxiliary voltage. When CTL is switched high, the auxiliary input will power the load whether or not it is higher or lower than the primary power voltage. Once the auxiliary is on, the primary power can be removed and the auxiliary will continue to power the load. Only when the primary voltage is higher than the auxiliary voltage will taking CTL low switch back to the primary power, otherwise the auxiliary stays connected. When the primary power is disconnected and V<sub>IN</sub> falls below V<sub>LOAD</sub>, it will turn on the auxiliary MOSFET if CTL is low, but V<sub>LOAD</sub> must stay up long enough for the MOSFET to turn on. At a minimum, C<sub>OUT</sub> capacitance must be sized to hold up V<sub>LOAD</sub> until the transition between the sets of MOSFETs is complete. Sufficient capacitance on the load and low or no capacitance on V<sub>IN</sub> will help ensure this. If desired, this can be avoided by use of a capacitor on V<sub>IN</sub> to ensure that V<sub>IN</sub> falls more slowly than V<sub>LOAD</sub>.

#### Load Sharing

Figure 5 illustrates an application circuit for dual battery load sharing with automatic switchover of load from batteries to wall adapter. Whichever battery can supply the higher voltage will provide the load current until it is discharged to the voltage of the other battery. The load will then be shared between the two batteries according to the capacity of each battery. The higher capacity battery will provide proportionally higher current to the load. When a wall adapter input is applied, both MOSFETs will turn off and no load current will be drawn from the batteries. The STAT pins provide information as to which input is supplying the load current. This concept can be expanded to more power inputs.



Figure 4. Microcontroller Monitoring and Control of Two Power Sources



Figure 5. Dual Battery Load Sharing with Automatic Switchover of Load from Batteries to Wall Adapter

### TYPICAL APPLICATIONS

#### **Multiple Battery Charging**

Figure 6 illustrates an application circuit for automatic dual battery charging from a single charger. Whichever battery has the lower voltage will receive the charging current until both battery voltages are equal, then both will be charged. When both are charged simultaneously, the higher capacity battery will get proportionally higher current from the charger. For Li-Ion batteries, both batteries will achieve the float voltage minus the forward regulation voltage of 20mV. This concept can apply to more than two batteries. The STAT pins provide information as to which batteries are being charged. For intelligent control, the CTL pin input can be used with a microcontroller and back-to-back MOSFETs as shown in Figure 4. This allows complete control for disconnection of the charger from either battery.





#### **High Side Power Switch**

Figure 7 illustrates an application circuit for a logic controlled high side power switch. When the CTL pin is a logical low, the LTC4412 will turn on the MOSFET. Because the SENSE pin is grounded, the LTC4412 will apply maximum clamped gate drive voltage to the MOSFET. When the CTL pin is a logical high, the LTC4412 will turn off the MOSFET by pulling its gate voltage up to the supply input voltage and thus deny power to the load. The MOSFET is connected with its source connected to the power source. This disables the drain-source diode from supplying voltage to the load when the MOSFET is off. Note that if the load is powered from another source, then the drain-source diode can forward bias and deliver current to the power supply connected to the V<sub>IN</sub> pin.





### **REVISION HISTORY** (Revision history begins at Rev B)

| REV | DATE  | DESCRIPTION                                        | PAGE NUMBER |
|-----|-------|----------------------------------------------------|-------------|
| В   | 02/15 | Added H and MP-grade options.                      | Throughout  |
| С   | 10/20 | Added AEC-Q100 qualification and "W" part numbers. | 1, 2        |