

### LTC5100

### 3.3V, 3.2Gbps VCSEL Driver

### **FEATURES**

- **155Mbps to 3.2Gbps Laser Diode Driver for VCSELs\***
- **60ps Rise and Fall Times, 10ps Deterministic Jitter**
- **Eye Diagram is Stable and Consistent Across Modulation Range and Temperature**
- **1mA to 12mA Modulation Current**
- **Easy Board Layout, Laser can be Remotely Located if Desired**
- **No Input Matching or AC Coupling Components Needed**
- On-Chip ADC for Monitoring Critical Parameters
- **Digital Setup and Control with I2CTM Serial Interface**
- **Emulation and Set-Up Software Available\*\***
- Operates Standalone or with a Microprocessor
- On-Chip DACs Eliminate External Potentiometers
- Constant Current or Automatic Power Control
- First and Second Order Temperature Compensation
- On-Chip Temperature Sensor
- Extensive Eye Safety Features
- Single 3.3V Supply
- $4$ mm  $\times$  4mm QFN Package

# **Amm × 4mm QFN Pa**<br>**APPLICATIONS**

- Gigabit Ethernet and Fibre Channel Transceivers
- SFF and SFP Transceiver Modules<br>■ Proprietary Fiber Optic Links

**TYPICAL APPLICATION** 

### **DESCRIPTION**

The LTC® 5100 is a 3.2Gbps VCSEL driver offering an unprecedented level of integration and high speed performance. The part incorporates a full range of features to ensure consistently outstanding eye diagrams. The data inputs are AC coupled, eliminating the need for external capacitors. The LTC5100 has a precisely controlled 50 $\Omega$ output that is DC coupled to the laser, allowing arbitrary placement of the IC. No coupling capacitors, ferrite beads or external transistors are needed, simplifying layout, reducing board area and the risk of signal corruption. The unique output stage of the LTC5100 confines the modulation current to the ground system, isolating the high speed signal from the power supply to minimize RFI.

The LTC5100 supports fully automated production with its extensive monitoring and control features. Integrated 10-bit DACs eliminate the need for external potentiometers. An onboard 10-bit ADC provides the laser current and voltage, as well as monitor diode current and temperature. Status information is available from the  $l^2C$  serial interface for feedback and statistical process control.

An internal digital controller compensates laser temperature drift and provides extensive laser safety features.

 $\sqrt{J}$ , LTC and LT are registered trademarks of Linear Technology Corporation.

- I 2C is a trademark of Philips Electronics N.V.
- \*Vertical Cavity Surface Emitting Laser

\*\*Downloadable from www.linear.com



**Figure 1. VCSEL Transmitter with Automatic Power Control**



1





### **ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

### **ELECTRICAL CHARACTERISTICS The** ● **denotes the specifications which apply over the full operating**

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C; V<sub>DD</sub> = V<sub>DD(HS)</sub> = 3.3V, I<sub>S</sub> = 24mA; I<sub>M</sub> = 12mA (I<sub>MPP</sub> = 24mA); 49.9Ω, 1% **resistor from SRC (Pin 14) to MODA (Pin 11); 50**Ω**, 1% load AC coupled to MODB (Pin 10); 10nF, 10% capacitor from SRC (Pin 14) to** V<sub>SS</sub>; Cml en = 0, Lpc en = 1, transmitter enabled, unless otherwise noted. Test circuit in Figure 5.





temperature range, otherwise specifications are at T<sub>A</sub> = 25°C; V<sub>DD</sub> = V<sub>DD(HS)</sub> = 3.3V, I<sub>S</sub> = 24mA; I<sub>M</sub> = 12mA (I<sub>MPP</sub> = 24mA); 49.9Ω, 1% **resistor from SRC (Pin 14) to MODA (Pin 11); 50**Ω**, 1% load AC coupled to MODB (Pin 10); 10nF, 10% capacitor from SRC (Pin 14) to VSS; Cml\_en = 0, Lpc\_en = 1, transmitter enabled, unless otherwise noted. Test circuit in Figure 5.**



temperature range, otherwise specifications are at T<sub>A</sub> = 25°C; V<sub>DD</sub> = V<sub>DD(HS)</sub> = 3.3V, I<sub>S</sub> = 24mA; I<sub>M</sub> = 12mA (I<sub>MPP</sub> = 24mA); 49.9Ω, 1% **resistor from SRC (Pin 14) to MODA (Pin 11); 50**Ω**, 1% load AC coupled to MODB (Pin 10); 10nF, 10% capacitor from SRC (Pin 14) to VSS; Cml\_en = 0, Lpc\_en = 1, transmitter enabled, unless otherwise noted. Test circuit in Figure 5.**





temperature range, otherwise specifications are at T<sub>A</sub> = 25°C; V<sub>DD</sub> = V<sub>DD(HS)</sub> = 3.3V, I<sub>S</sub> = 24mA; I<sub>M</sub> = 12mA (I<sub>MPP</sub> = 24mA); 49.9Ω, 1% **resistor from SRC (Pin 14) to MODA (Pin 11); 50**Ω**, 1% load AC coupled to MODB (Pin 10); 10nF, 10% capacitor from SRC (Pin 14) to VSS; Cml\_en = 0, Lpc\_en = 1, transmitter enabled, unless otherwise noted. Test circuit in Figure 5.**



temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>DD</sub> = V<sub>DD(HS)</sub> = 3.3V, I<sub>S</sub> = 24mA; I<sub>M</sub> = 12mA (I<sub>MPP</sub> = 24mA); 49.9Ω, 1% **resistor from SRC (Pin 14) to MODA (Pin 11); 50**Ω**, 1% load AC coupled to MODB (Pin 10); 10nF, 10% capacitor from SRC (Pin 14) to VSS; Cml\_en = 0, Lpc\_en = 1, transmitter enabled, unless otherwise noted. Test circuit in Figure 5.**



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

**Note 2:** The quiescent  $V_{DD}$  and  $V_{DD(HS)}$  currents refer to the current with zero SRC pin current (i.e., the laser is operating with zero bias current and zero modulation current). The total power supply current is the quiescent current plus the SRC pin current,  $I_S$ , plus any current sinked from  $IN^+$  and IN–.

**Note 3:** The peak transient voltage at the IN<sup>+</sup> and IN<sup>-</sup> pins must not exceed the range of  $-300$ mV to  $V_{DD(HS)} + 300$ mV.

**Note 4:** When Cml\_en = 0 (not in CML mode), the termination is 100Ω differential with 50k common mode to  $V_{DD(HS)}/2$ .

**Note 5:** The common mode input resistance is measured relative to V<sub>DD(HS)</sub>/2 with the inputs tied together.

**Note 6:** When Cml\_en = 1 (CML mode), the termination is nominally 50Ω to  $V_{DD(HS)}$  on each of the  $IN^+$  and  $IN^-$  pins.

**Note 7:** The SRC pin current can be programmed to near zero in each range, but the recommended minimum operating level is 1/16 of full scale. **Note 8:** The laser bias current is the average current delivered to the laser. It is equal to the SRC pin current minus the average modulation current at the MODA and MODB pins, or  $I_B = I_S - I_M$ . Full scale for the bias current therefore depends on Is\_rng and the actual modulation current.

**Note 9:** The MODA and MODB pins are connected on-chip. The modulation current refers to the sum of the currents on these pins.  $I_M$  refers to the total average current at the MODA and MODB pins. I<sub>MPP</sub> refers to the total peak-to-peak modulation current at the MODA and MODB pins. I<sub>MPP</sub> differs from the laser modulation current,  $I_{MOD}$ .  $I_{MPP}$  splits between the laser and the termination resistor according to  $I_{MOD} = I_{MPP} \cdot R_T/(R_T + R_{LD})$ , where  $R_T$  is the value of the termination resistor and  $R_{LD}$  is the dynamic resistance of the laser diode.



### **ELECTRICAL CHARACTERISTICS**

**Note 10:** The modulation current can be programmed to near zero in each range, but the high speed performance is not guaranteed for currents less than the specified minimum.

**Note 11:** The effective resolution of the modulation current is 9 bits because the modulation servo system uses only one-half of the 10-bit ADC range.

**Note 12:** As defined in ANSI x3.230, Annex A, deterministic jitter is the peak-to-peak deviation of the 50% crossings of the modulation signal when compared to the ideal time crossings. The specification for the LTC5100 pertains to the electrical modulation signal. The K28.5 pattern is the repeating sequence 00111110101100000101.

**Note 13:** Random jitter is the standard deviation of the 50% crossings of the electrical modulation signal as measured by an oscilloscope. It is measured with a 1GHz square wave after quadrature subtraction of the random jitter of the pulse generator and oscilloscope. Peak-to-peak random jitter is defined as 14 times the RMS random jitter.

**Note 14:** The LTC5100 digitizes and servo controls the logarithm of the monitor diode current. Many of the characteristics of the APC system, such as range and resolution, are determined by the ADC.

**Note 15:** The minimum practical operating current for the monitor diode is determined by servo settling time considerations.

**Note 16:** I<sub>MD</sub> must be less than 25μA, 100μA, 400μA and 1600μA corresponding to  $Imd_{rr}$  = 0, 1, 2, 3.

**Note 17:** The temperature coefficients of the monitor diode current depend on the  $I_{MD}$  setting because of the logarithmic relationship between the set point and the monitor diode current. Imd\_nom is the digital code setting for the nominal monitor diode current. Imd\_nom lies between 0 and 1023.

**Note 18:** The ADC digitizes the average modulation current, which is 50% of the peak-to-peak current for a 50% duty cycle signal.

**Note 19:** The LTC5100 ADC digitizes the logarithm of the monitor diode current. This implies that the ADC resolution is a constant percentage of reading and that the monitor diode current is non-zero when the ADC reads zero. See the Design Notes for further information.

**Note 20:** Serial interface timing is guaranteed by design from  $-40$ °C to 85°C.

**Note 21:** The LTC5100 has 100µA nominal pull-up current sources on the SCL and SDA pins to eliminate the need for external pull-up resistors when connected to a single EEPROM device. The LTC5100 meets the maximum rise time specification of 1000ns with external I<sup>2</sup>C bus capacitances up to 25pF. Example: 10pF EEPROM + 150mm trace ~ 25pF.

**Note 22:**  $V_{DD}$  and  $V_{DD(HS)}$  must be tied together on the PC board.



7

### **TYPICAL PERFORMANCE CHARACTERISTICS**

**VDD = VDD(HS) = 3.3V, TA = 25**°**C, Cml\_en = 0, Lpc\_en = 1, transmitter enabled, unless otherwise noted. Test circuit shown in Figure 5.**





### **TYPICAL PERFORMANCE CHARACTERISTICS**

**VDD = VDD(HS) = 3.3V, TA = 25**°**C, Cml\_en = 0, Lpc\_en = 1, transmitter enabled, unless otherwise noted. Test circuit shown in Figure 5.**



5100 G21



5100 G20

sn5100 5100fs

5100 G22

### **TYPICAL PERFORMANCE CHARACTERISTICS**

**VDD = VDD(HS) = 3.3V, TA = 25**°**C, Cml\_en = 0, Lpc\_en = 1, transmitter enabled, unless otherwise noted.**

#### **Hot Plug with EN Active in CCC Mode**



**Transmitter Enable**



**Hot Plug with EN Active in**

5µs/DIV

**Transmitter Disable**

**Start-Up with Slow Ramping Supply in APC Mode**



5100 G25

#### **Transmitter Enable, Rapid Restart**







5µs/DIV





5100 G27

V<sub>DD</sub>

**FAULT** 

EN

LASER OUTPUT



sn5100 5100fs



10



V<sub>DD</sub>

5100 G23

**FAULT** 

EN

LASER OUTPUT

### **PIN FUNCTIONS**

**V<sub>SS</sub>** (Pins 1, 4, 9, 12, 17): Ground for Digital, Analog and High Speed Circuitry. These pins are internally connected. Connect Pins 1, 4, 9 and 12 to the ground plane with minimal trace lengths. Place a minimum of four vias (preferably nine vias) to the ground plane in the Exposed Pad area. Most of the high speed modulation current is returned through the Exposed Pad (Pin 17).

**IN+, IN– (Pins 2, 3):** High Speed Laser Modulation Inputs. The inputs are differential with internal termination resistors. The input amplifier is internally AC coupled. With current mode logic (CML) enabled, the inputs are independently terminated to V<sub>DD(HS)</sub> with 50 $\Omega$  resistors. With CML disabled, the inputs provide 100 $\Omega$  differential termination and permit rail-to-rail common mode range. The input pins can be AC coupled with external capacitors. When externally AC coupled, the input pins self-bias to  $V_{DD(HS)}/2$ . The CmI\_en bit selects the termination mode.

**FAULT (Pin 5):** Signals One of Five Safety Fault Conditions: laser overcurrent, overpower, underpower, power supply undervoltage and memory load error. The pin can be programmed active high or active low with the Fit pin polarity bit. The FAULT pin can be programmed to four different drive modes with the FIt dry mode bits.

**SDA, SCL (Pins 6, 7):** Serial Interface Data and Clock Signals. The pins are open drain with a 100 $\mu$ A internal pullup current. An external pull-up resistor can be added to drive larger capacitive loads.

V<sub>DD(HS)</sub> (Pin 8): Power Input for the High Speed Laser Modulation Circuitry. Filter this pin with a ferrite bead and bypass the pin directly to the ground plane with a 10nF ceramic capacitor.

**MODA, MODB (Pins 11, 10):** High Speed Laser Modulation Outputs. MODA and MODB are connected on-chip and driven by an open-drain output transistor. One of these pins should be connected to the laser. The other should be connected to a termination resistor. See the Applications Information section for details.

**MD (Pin 13):** Monitor Diode Input for Automatic Power Control of the Laser Bias Current. The MD pin allows connection to the cathode or anode of the monitor diode. The Md\_polarity bit selects the polarity of the monitor diode.

**SRC (Pin 14):** Current Source for Biasing the Laser. See the Applications Information section for details.

**EN (Pin 15):** Transmitter Enable and Disable Input. This input is TTL compatible and can be programmed for active high or active low operation with the En\_polarity bit. An internal 10µA current source disables the transmitter if the EN pin becomes disconnected. This safety feature operates whether the EN pin is active high or active low.

**V<sub>DD</sub>** (Pin 16): Power Input for Digital and Low Speed Analog Circuitry. Connect this pin to  $V_{DD(HS)}$  (Pin 8) with a short trace. No bypassing is needed at the  $V_{DD}$  pin if the trace length to the  $V_{DD(HS)}$  bypass capacitor is less than 10mm long.



### **BLOCK DIAGRAM**



**Figure 2. Block Diagram**



### **FUNCTIONAL DIAGRAMS**



**Figure 3. Functional Diagram—Automatic Power Control Mode**



### **FUNCTIONAL DIAGRAMS**



**Figure 4. Functional Diagram—Constant Current Control Mode**



### **TEST CIRCUIT**



**Figure 5. Test Circuit**

### **EQUIVALENT INPUT AND OUTPUT CIRCUITS**





**Figure 8. Equivalent Circuit for the FAULT Pin. All Switches are Open in Open-Drain Mode Figure 9. Equivalent Circuit for the MD Pin**



Figure 6. Equivalent Circuit for the EN Pin Figure 7. Equivalent Circuit for the SDA and SCL Pins



sn5100 5100fs

### **EQUIVALENT INPUT AND OUTPUT CIRCUITS**





**Figure 10. Equivalent Circuit for the IN+ and IN– Pins Figure 11. Equivalent Circuit for the SRC, MODA and MODB Pins**

## **OPERATION**

#### **OVERVIEW**

(Refer to Figure 1 and the Block Diagram in Figure 2)

The LTC5100 is optimized to drive common cathode VCSELs in high speed fiber optic transceivers. The chip incorporates several features that make it very compact and easy-to-use while delivering exceptional high speed performance. Only a capacitor, a resistor and a small EEPROM (excluding laser diode and power supply filtering) are needed to build a complete fiber optic transmitter. Digital control over the I2C serial interface allows fully automated laser setup to improve manufacturing efficiency. The LTC5100's extensive set of eye safety features meet GBIC and SFF requirements but go beyond the standards with open-pin protection, redundant transmitter enable controls and other interlocks.

10-bit integrated DACs set laser bias and modulation levels, eliminating the cost and space of digital potentiometers. A multiplexed ADC allows monitoring of temperature and laser operating conditions in production or field operation. Laser bias and modulation currents are digitally temperature compensated to second order for tight control of average power and extinction ratio. The LTC5100

provides both constant current and automatic power control of the laser bias current. In automatic power control mode, special circuitry maintains constant settling time in spite of variations in the laser slope efficiency and monitor diode response characteristics.

The high speed inputs of the LTC5100 are internally terminated in 50Ω and internally AC coupled, eliminating all external components at the inputs. The modulation output is DC coupled to the laser and presents a high quality resistive drive impedance to deliver very fast and clean eye diagrams in spite of laser impedance variations. The modulation output is capable of driving significant lengths of transmission line, allowing the LTC5100 to be placed at an arbitrary distance from the laser. This feature allows for packaging flexibility within the module.

The LTC5100 minimizes electromagnetic interference (EMI) with several architectural features. The unique design of the driver output forces the high speed modulation current to circulate only in the laser and ground system. The high speed amplifier chain and the digital circuitry are internally filtered and decoupled to further reduce power supply noise generation.



#### **LASER BIAS AND MODULATION**

#### **Modulator Architecture**

The LTC5100 drives common cathode lasers using a method called "shunt switching". As shown in Figure 12, shunt switching involves sourcing DC current into the laser diode and shunting part of that current with a high speed current switch to produce the required modulation. The SRC pin provides the DC current and the MODA, MODB pins (which are connected on chip) provide the high speed modulation current. This technique results in a very fast, single-ended driver that confines the high speed modulation current to the laser and ground system. The LTC5100 actually uses a modified shunt switching scheme in which the source current is delivered through a "termination" resistor,  $R_T$ , that is bypassed to ground with a large capacitor. The resistor brings three advantages to the modulation stage. First, it gives the modulator a precise resistive output impedance to damp ringing and absorb reflections from the laser. Second, the resistor isolates the capacitance of the SRC pin from the high speed signal path, further improving modulation speed. Third, the resistor and capacitor heavily filter the high speed output signal so that it does not modulate the power supply and cause radiation or interference. On-chip decoupling of the high speed amplifiers further reduces power supply noise generation.



**Figure 12. Simplified Laser Bias and Modulation Circuit**

#### **Terminology and Basic Calculations**

Figure 12 through Figure 16 define terminology that is used throughout this data sheet. The current delivered by the SRC pin is called  $I_S$ . The *average* modulation current delivered by the chip at the MODA, MODB pins is called  $I_M$ . The laser bias current,  $I_B$ , is defined as the average current in the laser.  $I<sub>B</sub>$  is the difference between the source current and average modulation current.

The peak-to-peak modulation current delivered by the chip is called  $I_{\text{MPP}}$ .  $I_{\text{MPP}}$  is twice the value of  $I_{\text{M}}$  because the high speed data is assumed to have a 50% duty cycle. The peak-to-peak modulation current is divided between the termination resistor and the laser. The peak-to-peak modulation amplitude in the laser is called  $I_{\text{MOD}}$ . The relationship between  $I_{MPP}$  and  $I_{MOD}$  depends on the relative values of the termination resistor and the laser dynamic resistance.



**Figure 13. Components of the LTC5100 Source and Modulation Currents (The Laser Bias Current is Also Shown)**

The relationships between the source, bias, and modulation currents are as follows.

$$
I_B = I_S - I_M \tag{1}
$$

$$
I_{\text{MPP}} = 2 \cdot I_{\text{M}}
$$
 (2)

$$
I_{\text{MOD}} = \frac{R_{\text{T}}}{(R_{\text{T}} + R_{\text{LD}})} \bullet I_{\text{MPP}}
$$
 (3)

where

 $R<sub>T</sub>$  is the termination resistor value.

 $R_{LD}$  is the dynamic resistance of the laser, defined in Figure 15.

The expression for  $I_B$  in Equation 1 shows that the maximum achievable laser bias current is a function of the maximum source current,  $I_S$ , and the average modulation



current,  $I_M$ . The maximum value of  $I_S$  is given in the Electrical Characteristics and the value of  $I_M$  depends on the laser characteristics and the termination resistor value.

The logic "1" and "0" current levels in the laser are given by:

$$
11 = IB + \frac{IMOD}{2}
$$
 (4)

$$
10 = I_B - \frac{I_{MOD}}{2} \tag{5}
$$



**Figure 14. Components of the Laser Bias and Modulation Currents**

The power levels corresponding to I1 and I0 are P1 and P0, as shown in Figure 16.

 $P1 = \eta(11 - I_{TH})$  (6)

$$
P0 = \eta (10 - I_{TH}) \tag{7}
$$

where η is the slope efficiency and Ith is the laser threshold current, defined in Figure 16.

The average optical power and extinction ratio are given by:

$$
P_{AVG} = \frac{P1 + P0}{2}
$$
 (8)

$$
ER = \frac{P1}{P0}
$$
 (9)

The average voltage on the laser diode relative to ground is  $V_{LD}$  (see Figure 12 and Figure 15). The voltage on the SRC pin is:

$$
V_S = V_{LD} + I_S \cdot R_T
$$
  
= V<sub>LD</sub> + (I<sub>R</sub> + I<sub>M</sub>) \cdot R<sub>T</sub> (10)

The value  $V_S$  is important because  $V_S$  must not exceed the limits given in the Electrical Characteristics.



**Figure 15. Approximate VI Curve for a Laser Diode**



**Figure 16. Approximate LI Curve for a Laser Diode**

The voltage across the termination resistor is:

$$
VTERM = VSRC - VMODA
$$
 (11)  
= Is • R<sub>T</sub>

The LTC5100 can digitize the voltage across the termination resistor using the on-chip ADC, which can give a more accurate measurement of Is than that given by digitizing the current internally. See the Electrical Characteristics for details.

#### **Temperature Compensation**

The LTC5100 digitally compensates the temperature drift of the laser bias current, laser modulation current and

sn5100 5100fs



monitor photodiode current. In each case the fundamental calculation is the same. The LTC5100's digital controller multiplies the nominal value of the quantity  $(I_B, I_M$  or  $I_{MD}$ ) by a quadratic function of temperature. Temperature measurements are supplied either by an on-chip temperature sensor or by an external microprocessor, according to the setting of Ext temp en. The general temperature compensation formula is:

$$
I = I_{\text{nom}} \cdot (TC2 \cdot 2^{-18} \cdot \Delta T^2 + TC1 \cdot 2^{-13} \cdot \Delta T + 1)
$$
 (12)

where I is the digital representation of the laser bias current, modulation current or monitor diode current (I<sub>B</sub>,  $I_M$  or  $I_{MD}$ ).

When using the internal temperature sensor (Ext\_temp\_en  $= 0$ ), the temperature measurements are taken by the onchip ADC, and ∆T is the change in the LTC5100 die temperature relative to a user defined nominal temperature:

$$
\Delta T = T_{int\_adc} - T_{nom} \tag{13}
$$

When using an external temperature source (Ext\_temp\_en  $= 1$ ), the temperature measurements are provided in digital form by a microprocessor or host computer and  $\Delta T$ is the change in temperature relative to a user defined nominal temperature:

$$
\Delta T = T_{\text{ext}} - T_{\text{nom}} \tag{14}
$$

T\_int\_adc, T\_ext, and T\_nom are 10-bit, unsigned numbers scaled at 0.5K/LSB. The maximum temperature that can be represented is therefore  $2^{10} \cdot 0.5^{\circ}$ K = 512°K or 239°C.

TC1 and TC2 are the first and second order temperature coefficients. They correspond to the registers Im\_tc1 and Im tc2 for modulation current, Ib tc1 and Ib tc2 for bias current and Imd\_tc1 and Imd\_tc2 for monitor diode current. In each case TC1 and TC2 are 8-bit signed numbers in two's complement format. The range of the temperature coefficients is therefore –128 to +127. When TC1 is multiplied by its weighting coefficient of  $2^{-13}$  in Equation 12, the effective value of the first order temperature coefficient is 122ppm/°C per LSB. The full-scale range is approximately  $\pm 15500$  ppm/ $\degree$ C. When TC2 is multiplied by its weighting coefficient of  $2^{-18}$  in Equation 12, the effective value of the second order temperature coefficient is 3.81 ppm/ $\textdegree$ C<sup>2</sup> per LSB. The full-scale range is approximately  $\pm$ 484 ppm/ $\degree$ C<sup>2</sup>.

Note that Equation 12 is applied to the digital representation of the currents, not the physical current themselves. This is a particularly important point where monitor diode current is concerned, because the digital representation of the monitor diode current is the logarithm of the current. Thus the temperature compensation is of the logarithm of the monitor diode current and not the current itself.

#### **Notation Used for Registers and Bit Fields**

The LTC5100 has a large set of registers, many of which are subdivided into fields of bits. Register names are given in all capitals (SYS\_CONFIG) and bit fields are given in mixed case (Apc\_en). For example, the bit that enables Automatic Power Control mode is contained in the System Configuration register. This bit is denoted by:

#### SYS\_CONFIG.Apc\_en

In many cases this bit field will simply be referred to as "Apc\_en."

The functional diagrams of Figure 3 and Figure 4 show registers and bit fields within registers between horizontal bars. For example, the "Data" field in the ADC register is shown as:

#### USER\_ADC.Data

A write operation to this register is shown as:

**■ USER\_ADC.Data** 

A register read operation is shown as:

Peaking  $\longrightarrow$ 

#### **Range Selection for the Source and Modulation Currents**

The source and modulation currents each have four ranges of operation to optimize ADC and DAC resolution as well as high frequency performance. The source current range is controlled by two bits called Is rng. Similarly, the modulation current range is controlled by two bits called Im\_rng. The maximum current that can be delivered is proportional to the range, so the current output is 1, 2, 3 or 4 times the typical base value of 9mA for the source current and 4.5mA for the average modulation current or 9mA peakto-peak.

Figure 17 depicts the current ranges for the source current. The guaranteed full scale is 6mA per range. The minimum operating level should be limited to 1/16 of full scale to avoid the coarse relative quantization seen in any ADC or DAC when operated at low levels. The source range, Is\_rng, should be selected as low as possible such that the source current,  $I_S$ , stays within the guaranteed current limits over temperature, considering the laser temperature characteristics. From Equation 1 we can see that the source current is the sum of the laser bias and the average modulation currents:

$$
I_S = I_B + I_M \tag{15}
$$

Is rng should be chosen to support the total current required for laser bias and modulation, taking temperature changes in  $I_B$  and  $I_M$  into account.



**Figure 17. Ranges for the Source Current**



Figure 18 depicts the current ranges for the average modulation current. This is the average modulation current at the MODA and MODB pins of the chip (recall that the MODA and MODB pins are connected on-chip). The peakto-peak modulation at the pins of the chip is twice the average. Guaranteed full scale is 3mA average or 6mA pp per range. The minimum operating level should be limited to 1/8 of full scale to preserve the quality of the eye diagram. Operating below 1/8 full scale causes increased overshoot and undershoot. The modulation range, Im\_rng, should be selected as low as possible such that the modulation current,  $I_M$ , stays within the guaranteed current limits over temperature. The modulation current varies over temperature to compensate the loss in slope efficiency typical of most VCSELs. Therefore, the choice of Im rng should take temperature changes into account.

#### **High Speed Aspects of the Modulation Output**

The LTC5100 modulation output presents a resistive drive impedance with very low reflection coefficient. This output design suppresses ringing and reflections to maintain the quality of the eye diagrams in spite of laser impedance variations. The reflection coefficient is sufficiently low that the LTC5100 can drive the laser over an arbitrary length of transmission line, as shown in Figure 19. A well designed transmission line stretching the entire length of a typical transceiver module goes virtually unnoticed in this system. The only practical limitation on interconnect length to the laser is high frequency line loss.



sn5100 5100fs Figure 18. Ranges for the Modulation Current **Figure 19. High Speed Details of the Modulation Output** 



Figure 19 shows how the LTC5100 achieves a low reflection coefficient. The unavoidable capacitance of the high speed driver transistor, bond pads and ESD protection circuitry (C1) is compensated by the inductance of the bond wires  $(L_{BWA}$  and  $L_{BWB}$ ).

The high speed behavior of the circuit in Figure 19 can be understood in greater detail by examining the simplified circuit in Figure 20. In Figure 20 the switched current source (M1 in Figure 19) launches a current step (1) toward the termination resistor (2A) and toward the transmission line (2B) connected to the laser. The laser is typically mismatched to the line impedance and reflects a portion of the incident wave (3) back toward the MODB pin. There it encounters an L-C-L structure composed of the bond wires and driver capacitance. This structure is carefully designed as a lumped element approximation to the transmission line impedance. It therefore transmits wave (3) through the IC package without reflecting energy back toward the laser. The traveling wave passes through the chip largely unimpeded (4) and is absorbed by the matched termination resistor,  $R_T$ .

The matched termination is provided by the termination resistor,  $R_T$ , decoupled by capacitor  $C_T$ .  $C_T$  forms an AC short across the entire frequency range contained in the modulation data.

The termination resistor,  $R_T$ , need not be 50 $\Omega$ . 50 $\Omega$  is best for electrical testing because it matches the impedance of most high frequency instruments.  $R<sub>T</sub>$  can be made smaller, 35 $\Omega$ , for example, to more closely match a laser with low dynamic impedance or to allow more voltage headroom at the SRC pin. This may be necessary for lasers that run at high voltages or high bias currents.  $R<sub>T</sub>$  can be made larger,  $70\Omega$  for example, to more closely match a laser with high



**Figure 20. Wave Propagation in the Laser Interconnect**

dynamic impedance or if a narrow, high impedance PC board trace is needed to connect to the laser.

Figure 21 shows that the high speed modulation current is confined to the ground system, laser and back termination network. No high speed current circulates in the power supply where it could cause radiation and interference problems.

#### **HIGH SPEED DATA INPUTS**

The high speed data inputs,  $IN<sup>+</sup>$  and  $IN<sup>-</sup>$ , are internally terminated in 50Ω and internally AC coupled, eliminating the need for external termination resistors and AC coupling capacitors. Figure 10 shows the equivalent circuit for the high speed data pins. By default, the high speed data inputs are terminated differentially with 100 $\Omega$  for compatibility with LVDS, PECL and similar differential signaling standards (Cml  $en = 0$ ). Alternately, the inputs can be programmed for  $50\Omega$  single-ended termination to the power supply for biasing a current mode logic (CML) driver. To select CML compatibility, program Cml\_en to 1. Although internally AC coupled, the inputs are biased with high valued resistors (50k equivalent) to  $V_{DD(HS)}/2$ , so the LTC5100 remains compatible with external AC coupling capacitors. When externally AC coupled, the inputs selfbias to approximately  $V_{DD(HS)}/2$ .

Internal AC coupling gives the LTC5100 rail-to-rail input common mode capability. The inputs can be driven as much as 300mV beyond the rail during peak excursions. The AC coupling circuit is a distributed highpass filter with





approximately second order characteristics. The design maximizes the flatness of the step response over extended periods, giving optimal performance during long strings of ones or zeros in the data.

#### **MODULATION CURRENT CONTROL IN APC AND CCC MODES**

The LTC5100 controls the modulation current with a digital servo control loop using feedback from the on-chip ADC. Figure 3 and Figure 4 are Functional Diagrams of the LTC5100 operating in Automatic Power Control (APC) mode and Constant Current Control (CCC) modes, respectively. These diagrams show the organization and operation of the servo control loops for laser bias and laser modulation. Either diagram can be used to understand the modulation current control loop.

#### **Servo Control**

The average modulation current is controlled by a digital servo loop (shown in the lower half of Figure 3). The nominal modulation current, Im\_nom, is multiplied by a temperature compensation factor, producing a 10-bit digital set point value, Im\_set. Im\_set is the target value for average modulation current. The ADC digitizes the average modulation current, producing a 10-bit value Im adc. The difference between the target value and the actual value produces the servo loop error signal, Im\_error. Im error is multiplied by a constant, Im gain, to set the loop gain. The result is integrated in a digital accumulator and applied to a 10-bit DAC, increasing or decreasing the modulation amplitude as required to drive the loop error to zero. The servo loop adjusts the modulation amplitude every four milliseconds, producing 250 servo iterations per second.

The modulation servo loop operates on the average modulation current, which is one-half of the peak-to-peak value for a 50% duty cycle signal. The analog electronics in the high speed modulator ensure that controlling the average modulation current is equivalent to controlling the peakto-peak current.

The ADC input for average modulation current is scaled such that code 512 is the nominal full-scale value, corresponding to 4.5mA per range. Thus, if  $Im\_{rng} = 0$  and Im = 4.5mA, the ADC digitizes code 512. The control system for the modulation current effectively has 9-bit resolution, because at most one-half of the 10-bit ADC range is utilized. This provision maximizes the compliance voltage range of the modulation output.

The difference equation for the modulation servo loop is:

Im\_ado<sub>n</sub> = Im\_ado<sub>n-1</sub> + 
$$
\frac{Im\_gain}{8}
$$
 • Im\_error (16)  
= Im\_ado<sub>n-1</sub> +  $\frac{Im\_gain}{8}$  • (Im\_set – Im\_ado<sub>n-1</sub>)

Im gain is a 3-bit digital value, so the scaling factor, Im\_gain/8, takes on the discrete values 0, 1/8, 2/8, …, 7/8. If Im gain = 4, then Im gain/8 = 0.5 and the error in the control loop is cut in half with each servo iteration. In this case the step response of the loop is given by:

$$
Im\_adc_n = Im\_set \bullet \left[1 - \left(1 - \frac{Im\_gain}{8}\right)^n\right] \tag{17}
$$

The step response has the familiar exponential settling characteristic of a first order system. The step response is shown in Figure 22 for  $Im$  gain = 4. The remaining error is reduced by one-half with each servo iteration. In seven iterations, or about 28ms, the modulation current settles to under 1% in this example. The measured step response, including the modulation envelope, is shown in the Typical Performance Characteristics.



**Figure 22. Step Response of the Average Modulation Current** for  $Im$  gain  $= 4$ 



Reducing Im\_gain slows the settling time and increasing Im gain speeds the settling time. For example, with Im\_gain  $= 1$ , the residual loop error is cut by  $1/8$  with each servo iteration. In this case it would take 35 servo iterations (about 140ms) to settle to 1%. With  $Im$  gain = 7, the residual servo loop error is cut by 7/8 with each servo iteration. In this case it would take only three servo iterations (about 12ms) to settle to 1%, but the servo loop will tend to "hunt" or oscillate at a low level with such a high loop gain.

#### **Temperature Compensation**

The set point value for the modulation current. Im set in Figure 3 and Figure 4, changes with temperature to compensate the temperature dependence of the laser diode's slope efficiency. Temperature measurements are supplied either by an on-chip temperature sensor or by an external microprocessor, according to the setting of Ext temp\_en. The temperature compensated expression for Im\_set is given by:

Im\_set = Im\_nom 
$$
\cdot
$$
  $\begin{pmatrix} Im_t c^2 \cdot 2^{-18} \cdot \Delta T^2 \\ + Im_t c^2 \cdot 2^{-13} \cdot \Delta T + 1 \end{pmatrix}$  (18)

Im tc1 and Im tc2 are the first and second order temperature coefficients for the modulation current.

#### **LASER BIAS CURRENT CONTROL IN APC MODE**

Figure 3 is a functional diagram of the LTC5100 operating in automatic power control (APC) mode. In APC mode, the LTC5100 servo controls the average optical power with

feedback from a monitor photodiode. Setting Apc  $en = 1$ selects this mode. In APC mode the monitor diode current can be temperature compensated with first and second order temperature coefficients.

Figure 9 shows an equivalent circuit for the MD pin and Figure 23 shows details of the monitor diode circuit. The Md polarity bit selects whether the monitor diode sources or sinks current from the MD pin. A programmable attenuator and logarithmic amplifier permit a very wide range of monitor diode currents spanning 4.25µA to 2176µA (typical) with constant 0.2% set point resolution. The attenuator divides the monitor diode current by 1, 4, 16 or 64 depending on the value of Imd rng. Two bits called Imd rng control the attenuator setting, selecting a full scale current range of 34, 136, 544 or 2176µA typical. A 5kHz lowpass filter provides antialiasing and limits noise. The logarithmic amplifier compresses the dynamic range of the monitor diode current and plays a role in maintaining constant and predictable settling times regardless of the photodiode characteristics.

#### **Range Selection**

Figure 24 depicts the current ranges for the monitor diode current. The full-scale range of the monitor diode current is  $34\mu$ A •  $4^{1}$ <sup>md\_rng</sup> typical where Imd  $ra = 0, 1, 2$  or 3. The minimum operating level should be limited to 20% of full scale to ensure adequate settling time of the optical power output of the laser. The range should be selected so that the monitor diode current stays within the guaranteed current limits over temperature.







**Figure 24. Operating Ranges for the Monitor Diode Current**

The SRC pin current range, Is rng, should be chosen so that the SRC pin can supply the required bias current over temperature. See the section titled Range Selection for the Source and Modulation Currents.

#### **Servo Control**

The average optical power is controlled by a digital servo loop shown in the upper half of Figure 3. The loop sets and controls the *logarithm* of the monitor diode current. The logarithm of the nominal monitor diode current, Imd\_nom, is multiplied by a temperature compensation factor, producing a 10-bit digital set point value, Imd\_set. Imd\_set is therefore the temperature compensated logarithm of the target value for monitor diode current. The ADC digitizes the logarithm of the monitor diode current, producing a 10-bit value called Imd\_adc. The difference between the target value and the actual value produces the servo loop error signal, Imd\_error. Imd\_error is multiplied by a constant, Apc\_gain, to set the loop gain. Imd\_error is also multiplied by the set point value of the modulation current to further stabilize the servo dynamics, as explained below. The result is integrated in a digital accumulator and applied to a 10-bit DAC, increasing or decreasing the SRC pin current (and consequently the laser bias current) as required to drive the loop error to zero. The servo loop adjusts the laser bias current every four milliseconds, producing 250 servo iterations per second.

The open-loop gain of the APC loop is proportional to the laser slope efficiency, η (Watts/Amp), and monitor diode response, γ (Amps/Watt). These parameters vary widely from laser to laser. If nothing is done to compensate the variations in  $\eta$  and  $\gamma$ , the settling time of the optical power output will vary over an unacceptably wide range. For example, a 4:1 variation in slope efficiency and a 5:1 variation in monitor diode response could create a 20:1 variation in settling time.

The LTC5100 uses two techniques to fully compensate for variations in the laser and monitor diode characteristics, achieving constant settling times under all conditions. First, taking the logarithm of the monitor diode current precisely compensates variations in the monitor diode response. Second, multiplying the error signal by the modulation current precisely compensates for variations in laser slope efficiency.

The difference equation for the APC loop is:

$$
Im\_adc_n = Imd\_adc_{n-1} + A \cdot Imd\_error
$$
 (19)  
= Imd\\_adc\_{n-1} + A \cdot (Imd\\_set - Imd\\_adc\_{n-1})

where A is the small-signal loop gain, given by:

$$
A = \frac{\text{Apc\_gain}}{32} \cdot \frac{1+1 \text{ s\_rng}}{1+1 \text{ m\_rng}} \cdot \frac{1}{\ln(8)}
$$
\n
$$
\frac{\text{ER}-1}{\text{ER}+1} \cdot \frac{\text{R}_{\text{T}} + \text{R}_{\text{LD}}}{\text{R}_{\text{T}}}
$$
\n(20)

where:

 $ln(8) = 2.079$  is the natural logarithm of 8

ER is the extinction ratio

 $R<sub>T</sub>$  is the termination resistance

 $R_{LD}$  is the dynamic resistance of the laser diode

Apc\_gain is a 5-bit digital value, so the scaling factor, Apc\_gain/32, takes on the discrete values 0, 1/32, 2/32, …, 31/32.

In practice, the extinction ratio is usually high ( $ER \gg 1$ ), and  $R_T \sim R_{LD}$ , so Equation 20 simplifies to:

$$
A \approx \frac{\text{Apc\_gain}}{32} \cdot \frac{1 + \text{ls\_rng}}{1 + \text{Im\_rng}} \tag{21}
$$



Equation 20 shows that the loop gain is completely independent of the slope efficiency and monitor diode response. Consequently the servo dynamics and settling time are independent of these highly varying quantities. The Apc gain quantity can be set to compensate for the selected values of Is rng and Im rng as well as the extinction ratio, termination resistance and laser dynamic resistance.

The step response of the APC loop is:

 $\text{Im}d \text{ ad}c_n = \text{Im}d \text{ set} \cdot [1 - (1 - A)^n]$  (22)

The step response given in Equation 22 has the familiar exponential settling characteristic of a first order system. The step response is shown in Figure 25 for  $A = 0.5$ . The remaining error is reduced by one-half with each servo iteration. In seven iterations, or about 28ms, the modulation current settles to under 1% in this example. The measured step response, including the modulation envelope, is shown in the Typical Performance Characteristics.

Choosing  $A = 0.5$  is nearly optimal because it results in smooth, exponential settling.  $A = 1$  will settle in about two servo iterations or 8ms, but "hunting" or low level oscillation will be seen in the laser bias current.  $A > 1$  results in overshoot and  $A > 2$  results in sustained high level oscillation.



**Figure 25. Step Response of the Monitor Diode Current for a Total Loop Gain of 0.5**

#### **Temperature Compensation**

The set point value for the monitor diode current, Imd\_set in Figure 3, can be changed with temperature to compensate the temperature dependence of the monitor diode response. Temperature measurements are supplied either by an on-chip temperature sensor or by an external



$$
lmd\_set =
$$
  
lmd<sub>-</sub>nom $\bullet$  $\begin{pmatrix} lmd\_tc2 \bullet 2^{-18} \bullet \Delta T^2 \\ + lmd\_tc1 \bullet 2^{-13} \bullet \Delta T + 1 \end{pmatrix}$  (23)

Imd\_tc1 and Imd\_tc2 are the first and second order temperature coefficients for the monitor diode current. Equation 23 applies to the digital representation of the monitor diode current. Recall that Imd\_set is the digital set point for the *logarithm* of the monitor diode current. This fact has two important implications. First, the first order temperature coefficient in Equation 23 (Imd\_tc1) results in an exponential change in the physical monitor diode current with temperature. However, the monitor diode temperature drift is usually very small, and the exponential is well approximated as linear. Second, if  $Im d$  tc2 = 0, the relative temperature sensitivity of the physical current is given by:

$$
\frac{dI_{MD}}{dT} \cdot \frac{1}{I_{MD}} = \ln(8) \cdot 2^{-13} \cdot \text{Imd}_t ct \cdot \frac{I_{md}}{1024} \quad (24)
$$

where  $I_{MD}$  is the physical monitor diode current in Amps.

Equation 24 shows that the temperature coefficient of the physical current depends on the nominal monitor diode current. For example, if Imd  $nom = 512$  and Imd  $tc1 = 4$ , the physical temperature compensation would be:

$$
\frac{dI_{MD}}{dT} \cdot \frac{1}{I_{MD}} = \ln(8) \cdot 2^{-13} \cdot 4 \cdot \frac{512}{1024} = 508 \text{ppm}^{\circ}\text{C} \quad (25)
$$

The effect of Imd\_tc2 on the physical monitor diode current has no simple physical interpretation. In most cases it will be sufficient to set Imd\_tc2 to zero and use the first order temperature coefficient, Imd\_tc1 to correct monitor diode drift.

#### **LASER BIAS CURRENT CONTROL IN CCC MODE**

sn5100 5100fs Figure 4 is a functional diagram of the LTC5100 operating in constant current control (CCC) mode. In CCC mode, the LTC5100 sets the laser bias current directly. Setting Apc  $en = 0$  selects this mode. In CCC mode the laser bias

current can be temperature compensated with first and second order temperature coefficients.

#### **Servo Control**

The laser bias current is controlled by a digital servo loop (shown in the upper half of Figure 4) and can be understood as follows. The nominal bias current, Ib nom, is multiplied by a temperature compensation factor, producing a 10-bit digital set point value, Ib set. Ib set is the target value for the laser bias current. The ADC digitizes the SRC pin current and the average modulation current, producing 10-bit values Is\_adc and Im\_adc. The laser bias current is the difference between the SRC pin current and the average modulation current (Equation 1). The system generates a digital representation of the laser bias current by calculating:

$$
lb\_adc = ls\_rng \bullet ls\_adc - lm\_rng \bullet lm\_adc
$$
 (26)

where Ib adc is the result of a calculation. (The ADC never digitizes the laser bias current directly.)

The difference between the target value and the actual value is the servo loop error signal, Ib error. Ib error is multiplied by a constant, Ib\_gain, to set the loop gain. The result is integrated in a digital accumulator and applied to a 10-bit DAC, increasing or decreasing the SRC pin current as required to drive the loop error to zero. The servo loop adjusts the SRC pin current every four milliseconds, producing 250 servo iterations per second.

The simplified difference equation for the bias current servo loop is, assuming  $Im$  nom = 0:

lb<sub>-</sub>adc<sub>n</sub> = (27)  
\nlb<sub>-</sub>adc<sub>n-1</sub> + 
$$
\frac{lb_{gain}}{32}
$$
 (ls<sub>-</sub>rng + 1)•lb<sub>-</sub>error  
\n= lb<sub>-</sub>adc<sub>n-1</sub> +  $\frac{lb_{gain}}{32}$  (ls<sub>-</sub>rng + 1)  
\n• (lb<sub>-</sub>set- lb<sub>-</sub>adc<sub>n-1</sub>)

Ib\_gain is a 5-bit digital value, so the scaling factor, Ib\_gain/32, takes on the discrete values 0, 1/32, 2/32, …, 31/32. If Ib\_gain • (Is  $rng + 1$ ) = 16, then Ib\_gain • (Is rng + 1)/32 = 0.5 and the error in the control loop is cut in half with each servo iteration. In this case the step response of the loop is given by, assuming  $Im$  nom = 0 :

$$
lb\_adc_n =
$$
  
lb\\_set•
$$
\left[1 - \left(1 - \frac{lb\_gain \cdot (ls\_rng + 1)}{32}\right)^n\right]
$$
 (28)

The step response has the familiar exponential settling characteristic of a first order system. The step response is shown in Figure 26 for Ib gain  $\cdot$  (Is rng + 1) = 16. The remaining error is reduced by one-half with each servo iteration. In seven iterations, or about 28ms, the laser bias current settles to under 1% in this example. The measured step response is shown in the Typical Performance Characteristics.



Reducing Ib gain slows the settling time and increasing Ib gain speeds the settling time. For example, with Ib gain • (Is  $rng + 1$ ) = 1, the residual loop error is cut by 1/32 with each servo iteration. In this case it would take 145 servo iterations (about 580ms) to settle to 1%. With Ib\_gain • (Is  $rng + 1$ ) = 31, the residual servo loop error is cut by 31/ 32 with each servo iteration. In this case it would take only two servo iterations (about 8ms) to settle to 1%.

Setting Im nom  $\neq 0$  slows the settling time of the laser bias current somewhat. This effect can easily be compensated by increasing Ib gain.

#### **Temperature Compensation**

sn5100 5100fs The set point value for the laser bias current, Ib set in Figure 4, can change with temperature to compensate the temperature dependence of the laser diode's threshold current. Temperature measurements are supplied either



by an on-chip temperature sensor or by an external microprocessor, according to the setting of Ext temp\_en. The temperature compensated expression for Ib\_set is given by:

$$
lb\_set = lb\_nom \cdot \begin{pmatrix} lb\_tc2 \cdot 2^{-18} \cdot \Delta T^2 \\ + lb\_tc1 \cdot 2^{-13} \cdot \Delta T + 1 \end{pmatrix}
$$
 (29)

Ib tc1 and Ib tc2 are the first and second order temperature coefficients for the laser bias current.

#### **TRANSMIT ENABLE, FAULT DETECTION AND EYE SAFETY**

The LTC5100 is compatible with the Gigabit Interface Converter (GBIC) specification, but includes additional features and safety interlocks. Figure 27 shows the state diagram for enabling the transmitter and detecting faults.

The EN pin and Soft en control bit enable and disable the transmitter. The EN pin may be programmed for active high or active low operation with the En\_polarity bit.



**Figure 27. State Diagram for Transmitter Enable and Fault Detection**



The EN pin and the Soft en bit must both be active to enable the transmitter, providing an extra degree of safety and allowing full software control of the transmitter enable function. As shown in Figure 6, the EN pin has a weak 10µA current source that pulls it to the inactive state in case of an accidental open on the pin. The EN and Soft en bits are inhibited until the LTC5100 has successfully loaded its registers from an EEPROM or the Operating\_mode bit has been set, signaling that a microprocessor has assumed control of the chip.

The first time the transmitter is enabled after initial power up, the servo loops find the correct DAC settings for bias and modulation current through a feedback process. Initial settling is typically within 300ms. If the transmitter is disabled and subsequently re-enabled, the previously determined DAC settlings are restored. In this case settling occurs typically within 1ms. This feature is called "Rapid Restart" and can be overridden by setting the Rapid–restart\_en bit to zero.

The LTC5100 has sophisticated eye safety and fault handling features. Five types of faults are detected: low supply voltage, excessive laser bias current, overpower, underpower and EEPROM memory load failure. Table 1 summarizes these five faults and how they are handled in the LTC5100.

Faults are latched in compliance with GBIC requirements. Faults can be independently enabled (except for low supply voltage and memory load failure) and are recorded in an internal register for readout over the serial bus. If two faults occur simultaneously, the fault with the highest priority (see Table 1) is recorded in the FLT\_STATUS register. This register indicates the cause of the fault and is cleared only when read (not when the fault itself is cleared.) Low supply voltage and memory load failure are considered hard faults and cannot be masked or overridden. They prevent the transmitter from begin enabled until they are cleared.

Normally, a fault automatically disables the transmitter and shuts down the laser. In some systems it may be desirable to allow data transmission to continue after a



#### **Table 1. Fault Detection and Handling**



fault has occurred. For example, the software in the host system may need to evaluate the cause of the fault before shutting down the laser. If Auto shutdn  $en = 1$ , the LTC5100 automatically disables the transmitter after a fault. If Auto shutdn en = 0, data transmission continues after a fault. The transmitter is not disabled until the host system drives the EN pin inactive or clears the Soft en bit. Low power supply voltage and memory load errors are considered hard faults and always disable the transmitter, regardless of the setting of Auto\_shutdn\_en.

The LTC5100 implements the GBIC protocol for preventing software from repeatedly re-enabling a faulted transmitter. When a first fault is detected, it can be cleared by disabling the transmitter. If the transmitter is re-enabled and a second fault occurs within 25ms after fault detection is enabled, the transmitter is permanently disabled. Only cycling power to the LTC5100 can clear this condition. This feature is called "Repeated Fault Inhibit" and can be overridden by setting the Repeated\_flt\_inhibit bit to zero.

The FAULT pin can be configured active high or active low with the FIt pin polarity bit. The FAULT pin can be programmed for open drain, 330µA internal pull-up, 500µA internal pull-up or complementary (push-pull) drive with the two Fit dry mode bits. Refer to Figure 8 for an equivalent circuit of the FAULT pin.

The FAULT pin can be overridden in software for testing purposes or to allow a microprocessor in the transceiver module to fully control the module's fault output. If the Fit pin override bit is set, then the Force fit bit fully controls the state of the FAULT pin.

The state of the LTC5100 can be monitored by reading the FLT STATUS register. See Table 21 for a description of the status bits.

#### **EYE SAFETY INFORMATION**

Communications lasers can emit levels of optical power that pose an eye safety risk. While the LTC5100 provides certain fault detection features, these features alone do not ensure that a laser transmitter using the LTC5100 is compliant with IEC 825 or the regulations of any particular agency. The user must analyze the safety requirements of their transceiver module or system, activate the appropriate laser safety features of the LTC5100, and take any additional precautions needed to ensure compliance of the end product with the requirements of the relevant regulatory agencies. In particular, the LTC5100 produces laser currents in response to digitally programmed commands. The user must ensure software written to control the LTC5100 does not cause excessive levels of radiation to be emitted by the laser.

#### **POWER CONSUMPTION AND POWER MANAGEMENT**

The power consumption of the LTC5100 is dependent on several variables, including the modulation current range (set by Im rng), the laser bias and modulation levels, and the state of the transmitter (whether enabled or disabled.) If Power down  $en = 1$ , the LTC5100 turns off its high speed amplifiers when the transmitter is disabled, reducing supply current to less than 5mA (typical). See the Typical Performance Chacteristics for further information.

#### **HIGH SPEED PEAKING CONTROL**

The LTC5100 has the ability to selectively peak the falling edge of the modulation waveform to accelerate the turn-off of the laser diode. The 5-bit PEAKING register controls this function. See the Typical Performance Chacteristics for further information. Lower values in the PEAKING register increase the falling edge peaking.

#### **ANALOG-TO-DIGITAL CONVERSION**

#### **Overview**

The ADC in the LTC5100 is a 10-bit, dual slope integrating converter with excellent linearity and noise rejection. A multiplexer allows digitizing six quantities:

- SRC pin current,  $I_S$
- Average modulation current,  $I_M$
- Laser diode voltage,  $V_{\text{LD}}$
- Monitor diode current, I<sub>MD</sub>
- Termination resistor voltage,  $V_{\text{TFRM}}$
- Die temperature, T

All of these measurements are available to the user via the I<sup>2</sup>C serial bus.



#### **Conversion Sequence**

The ADC has a 1ms conversion time and operates in a fourcycle sequence. Three of these cycles are dedicated to the needs of the servo controllers for laser bias and modulation current. One cycle is available to the user to convert any desired quantity. Table 2 shows how the four conversion time slots are allocated. The temperature compensation and servo loop calculations are done during the User cycle. The source and modulation DACs are also updated during this cycle.



#### **Table 2. ADC Conversion Sequence**

#### **User Access to the ADC**

The results of each conversion cycle in Table 2 are stored in user accessible registers. The last die temperature measurement can be read over the  $1<sup>2</sup>C$  bus at any time by reading the T\_INT\_ADC register. Note that the quantity converted during the third cycle depends on whether the chip is in APC or CCC mode. The result of the third conversion cycle is stored in a register that is called IMD ADC in APC mode and IS ADC in CCC mode. There is only one register, but it is given two names to indicate the quantity it actually holds.

The fourth cycle, called the user cycle, is available to digitize any of the six multiplexed signals. The result can be read out over the  $1<sup>2</sup>C$  serial bus. The signal to be digitized during the user cycle is selected by setting the three-bit field USER\_ADC.Adc\_src\_sel (see Table 23). For example, setting  $Adc$  arc sel = 2 programs the multiplexer to select the laser diode voltage,  $V_{\text{LD}}$ . During the next user conversion cycle,  $V_{LD}$  is converted and stored to the USER\_ADC. Data field. When the conversion is complete, USER\_ADC.Valid is set and USER\_ADC.Adc\_src indicates the signal source whose converted value is stored in USER\_ADC.Data. Reading or writing the USER\_ADC register clears the Valid bit. The Valid bit remains cleared until the next user conversion is complete. USER\_ADC.Adc\_src always corresponds to the signal source whose data is stored in USER\_ADC.Data, not the source that was most recently selected by writing USER\_ADC.Adc\_src\_sel. The Valid bit and ADC\_src field are useful for monitoring when the ADC has updated the USER\_ADC.Data field. Table 3 gives an extended example of accessing the USER\_ADC register.

Note that the content of the USER\_ADC register is different for writing and for reading, even though the I<sup>2</sup>C command used to access this register is the same in both cases. See Table 23 and Table 24 for a detailed definition of the bit fields in the USER\_ADC register. Table 23 also shows how to convert ADC digital codes to real-world quantities.

#### **DIRECT MICROPROCESSOR CONTROL OF THE LASER BIAS AND MODULATION CURRENT**

Setting Lpc en to zero turns off the LTC5100's digital Laser Power Controller (see Figure 2). The source and modulation DACs (Is dac and Im dac) can then be written from the I<sup>2</sup>C serial bus, allowing an external microprocessor or test computer to directly control the source and modulation currents.

#### **DIGITAL CONTROL AND THE I2C SERIAL INTERFACE**

The LTC5100 has extensive digital control and monitoring features. These features can be used during final assembly of a transceiver module to set up the laser and verify performance. In normal operation, the LTC5100 can operate standalone or under microprocessor supervision. Operating standalone, the LTC5100 automatically loads its configuration and laser operating parameters (bias current, modulation current, monitor diode current) from a small external EEPROM at power up. Operating under microprocessor supervision, the microprocessor is in total control of setting up the LTC5100.

#### **I 2C Serial Interface Protocol**

The digital interface for the LTC5100 is I<sup>2</sup>C, a 2-wire serial bus standard that is fully documented in "I<sup>2</sup>C-Bus and How



**Table 3. Example of User ADC Cycle Access**

| <b>ADC</b><br><b>CYCLE</b> | <b>SIGNAL SOURCE</b>      | <b>WRITE TO</b><br>Adc_src_sel | <b>READ FROM</b><br><b>ADC_USER</b><br><b>REGISTER</b> | Adc src               | Valid        | <b>Data</b>           | <b>COMMENT</b>                                                                                                 |
|----------------------------|---------------------------|--------------------------------|--------------------------------------------------------|-----------------------|--------------|-----------------------|----------------------------------------------------------------------------------------------------------------|
| 1                          |                           |                                |                                                        | <b>VTERM</b>          | $\mathbf{0}$ | $V_{\text{TERM}}(1)$  | Selected Signal Source is V <sub>TERM</sub>                                                                    |
| $\overline{2}$             | Iм                        |                                |                                                        | VTERM                 | 0            | $V_{\text{TERM}}(1)$  |                                                                                                                |
| 3                          | I <sub>S</sub>            |                                |                                                        | <b>VTERM</b>          | $\mathbf{0}$ | $V_{\text{TERM}}(1)$  |                                                                                                                |
| $\overline{4}$             | User (V <sub>TERM</sub> ) |                                |                                                        | VTERM                 | $\mathbf{0}$ | $V_{\text{TERM}}(1)$  |                                                                                                                |
| 1                          | Τ                         |                                |                                                        | <b>VTERM</b>          | 1            | V <sub>TERM</sub> (2) | ADC Updates Data with New Data,<br><b>Setting Valid</b>                                                        |
| $\overline{2}$             | $I_M$                     | <b>VLD</b>                     |                                                        | <b>VTERM</b>          | $\mathbf{0}$ | $V_{\text{TERM}}(2)$  | User Selects New Signal Source,<br>V <sub>LD</sub> , Clearing Valid                                            |
| $\,3$                      | Ιs                        |                                |                                                        | <b>VTERM</b>          | $\mathbf{0}$ | $V_{\text{TERM}}(2)$  |                                                                                                                |
| $\overline{4}$             | User $(V_{LD})$           |                                |                                                        | VTERM                 | $\mathbf{0}$ | $V_{\text{TERM}}(2)$  |                                                                                                                |
| 1                          | Τ                         |                                |                                                        | $V_{LD}$              | 1            | $V_{LD}(1)$           | ADC Updates Data with New Data,<br>Setting Vaild and Changing Adc_src<br>to Reflect the Source of the New Data |
| $\overline{2}$             | $I_M$                     |                                |                                                        | $V_{LD}$              | $\mathbf{1}$ | $V_{LD}(1)$           |                                                                                                                |
| 3                          | ls                        |                                | <b>VLD</b>                                             | $V_{LD}$              | $\mathbf 0$  | $V_{LD}(1)$           | User Reads the ADC_USER Register,<br><b>Clearing Valid</b>                                                     |
| 4                          | User $(V_{LD})$           |                                |                                                        | <b>VLD</b>            | 0            | $V_{LD}(1)$           |                                                                                                                |
| 1                          |                           |                                |                                                        | <b>VLD</b>            | $\mathbf{1}$ | $V_{LD}(2)$           | ADC Updates Data with New Data,<br><b>Setting Valid</b>                                                        |
| $\overline{c}$             | $I_M$                     |                                |                                                        | <b>V<sub>LD</sub></b> | 1            | $V_{LD}(2)$           |                                                                                                                |
| 3                          | l <sub>S</sub>            |                                |                                                        | $V_{LD}$              | $\mathbf{1}$ | $V_{LD}(2)$           |                                                                                                                |
| 4                          | User $(V_{LD})$           |                                |                                                        | $V_{LD}$              |              | $V_{LD}(2)$           |                                                                                                                |



**Figure 28. I2C Serial Read/Write Sequences (LTC5100 Responses are Shown in Bold Italics)**

to Use It, V1.0" by Philips Semiconductor. The 7-bit I<sup>2</sup>C bus address for the LTC5100 is 0x0A (hex). When the Read/Write bit that follows is a "1", the resulting 8-bit word becomes 0x15. When the Read/Write bit is a "0", the 8-bit word becomes 0x14. To communicate with the LTC5100, the bus master transmits the LTC5100 address followed by a command byte and data as defined by the  $1^2C$  bus specification and shown in Figure 28 and Table 4. Note that 16 bits of data are always transmitted, low byte first, high byte last. Within each transmitted byte, the bit order is

MSB .. LSB. The register set and I<sup>2</sup>C command set for the LTC5100 are documented in Table 7 through Table 30.

**Table 4. Legend for the I2C Protocol**





#### **Standalone Operation**

On power-up the LTC5100 becomes an  ${}^{12}C$  bus master and attempts to load its configuration data from an external EEPROM. If an EEPROM responds, the LTC5100 reads 16-bytes of data and transfers this data to the internal register set. When a 16-byte transfer is completed without error, the LTC5100 becomes ready to enable the transmitter and begin driving the laser. If a bus error occurs during this transfer, the load sequence is aborted and a Mem load error is generated, preventing the transmitter from being enabled until a successful memory load attempt is completed or until an external agent sets the Operating\_mode bit. Every 64ms another attempt is made to load the EEPROM until the memory is read or until

Operating\_mode = 1. Table 5 shows the memory map for the EEPROM.

The LTC5100 generates  $1^2C$  address 0xAE (1010 1110 binary) when accessing the EEPROM, making it compatible with a wide range of EEPROM sizes. Table 6 details how the LTC5100 interacts with EEPROMs from 128 bits to 16k bits and from where it gets its data.

The LTC5100 supports hot plugging in standalone mode. If the Soft en bit is set in the EEPROM and the EN pin is active, the LTC5100 loads its configuration data from the EEPROM and immediately enables the transmitter. The transmitter is typically enabled and settled within the 300ms t\_init period required by the GBIC specification.

#### **Table 5. EEPROM Memory Map**



![](_page_31_Picture_9.jpeg)

![](_page_31_Picture_10.jpeg)

| <b>GENERIC PART NUMBER</b>          | <b>24LC01B</b><br><b>24LC00</b>                                  |                                                                                              | <b>24LC02B</b>                                                                                                                                                                                                     | <b>24LC04B</b>                                                           | 24LC16B                                                           |
|-------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------|
| Bits                                | 128                                                              | 1k                                                                                           | 2k                                                                                                                                                                                                                 | 4k                                                                       | 16k                                                               |
| <b>Bytes</b>                        | 16                                                               | 128                                                                                          | 256                                                                                                                                                                                                                | 512                                                                      | 2048                                                              |
| Device Address (Binary)             | 1010xxx.                                                         | 1010xxx.                                                                                     | 1010xxx.                                                                                                                                                                                                           | 1010.xxa                                                                 | 1010cba.                                                          |
| Word Address Space (Binary)         | xxxx_nnnn                                                        | xnnn_nnnn                                                                                    | $nnnn_nnnn$                                                                                                                                                                                                        | $nnnn_nnnn$                                                              | $nnnn_nnnn$                                                       |
| LTC5100 Generates<br>Device Address | 1010_111.<br>$= 0xAE$                                            | $1010$ 111.<br>$= 0xAE$                                                                      | 1010_111.<br>$= 0xAE$                                                                                                                                                                                              | $1010$ 111.<br>$= 0xAE$                                                  | 1010_111.<br>$= 0xAE$                                             |
| LTC5100 Generates<br>Word Address   | 0110_0000<br>$= 0x60$                                            | 0110_0000<br>$= 0 \times 60$                                                                 | 0110_0000<br>$= 0x60$                                                                                                                                                                                              | 0110_0000<br>$= 0x60$                                                    | 0110_0000<br>$= 0 \times 60$                                      |
| <b>Effective Base Address</b>       | 0000 0000<br>$= 0 \times 00$                                     | 0110 0000<br>$= 0x60$                                                                        | 0110 0000<br>$= 0x60$                                                                                                                                                                                              | 0001_0110_0000<br>$= 0x160$                                              | 0111_0110_0000<br>$= 0x760$                                       |
| Comments                            | Minimum Size<br>EEPROM.<br>Loads Every<br>Byte in the<br>EEPROM. | <b>EEPROM Not Big</b><br>Enough for GBIC<br><b>ID. LTC5100</b><br>Loads from 0x60<br>to 0x6F | <b>Standard GBIC</b><br>EEPROM.<br><b>Smallest EEPROM</b><br>That is Big Enough<br>to Hold the LTC5100<br>Data and the GBIC ID.<br>LTC5100 Loads from<br>0x60 to 0x6F, the First<br>16 Bytes of the<br>Vendor Area | LTC5100 Loads<br>from an Area<br>Outside the GBIC<br><b>ID Data Area</b> | LTC5100 Loads<br>from an Area<br>Outside the GBIC<br>ID Data Area |

**Table 6. Effective Base Addresses for Various Sized EEPROMs**

#### **Microprocessor Controlled Operation**

An external microprocessor or a test computer can take full control of the LTC5100 by setting the Operating mode bit. When this bit is set, the LTC5100 stops searching for an external EEPROM and takes commands from the microprocessor. It is even possible to combine standalone and microprocessor controlled modes. If an EEPROM is present, the LTC5100 will load its configuration registers from the EEPROM at power-up. A microprocessor or test computer can then read and write the LTC5100 registers at will.

The primary purpose of the Operating\_mode bit is to stop the LTC5100's EEPROM load attempts. Once the LTC5100 has loaded itself from an EEPROM (if present), it is not technically necessary to set the Operating\_mode bit to communicate with the LTC5100.

The LTC5100 attempts to read the EEPROM every 64ms until it successfully loads its registers or until the Operating\_mode bit is set. There is a finite chance that the microprocessor and the LTC5100 will generate an I<sup>2</sup>C bus collision if an EEPROM load attempt coincides with the microprocessor's attempt to access the LTC5100. In this case, the microprocessor will receive a NACK (not-acknowledged) response to its transmissions. The microprocessor needs only to cease transmission in accordance with the <sup>12</sup>C protocol and try again. If the microprocessor makes this second attempt within 64ms (typical), it is guaranteed not to collide with the LTC5100.

![](_page_32_Picture_9.jpeg)

**Table 7. Register Set Overview**

![](_page_33_Picture_107.jpeg)

![](_page_33_Picture_4.jpeg)

![](_page_33_Picture_5.jpeg)

![](_page_34_Picture_141.jpeg)

![](_page_34_Picture_142.jpeg)

![](_page_34_Picture_5.jpeg)

#### **Table 9. Register: LOOP\_GAIN—Control Loop Gain (I2C Command Code 0x1E)**

![](_page_35_Picture_167.jpeg)

#### **Table 10. Register: PEAKING—High Speed Modulation Peaking (I2C Command Code 0x1F)**

![](_page_35_Picture_168.jpeg)

#### **Table 11. Register: Reserved—Reserved for Internal Use. This Register is for Test Puposes Only. Do Not Write to this Register (I2C Command Code 0x08)**

![](_page_35_Picture_169.jpeg)

![](_page_35_Picture_9.jpeg)

![](_page_36_Picture_221.jpeg)

![](_page_36_Picture_222.jpeg)

#### **Table 13. Register: IB\_TC1 (IMD\_TC1)—Laser Bias/Monitor Diode Current First Order Temperature Coefficient (I2C Command Code 0x16)**

![](_page_36_Picture_223.jpeg)

#### **Table 14. Register: IB\_TC2 (IMD\_TC2)—Laser Bias/Monitor Diode Current Second Order Temperature Coefficient (I2C Command Code 0x17)**

![](_page_37_Picture_168.jpeg)

#### **Table 15. Register: IM—Laser Modulation Current (I2C Command Code 0x19)**

![](_page_37_Picture_169.jpeg)

![](_page_37_Picture_7.jpeg)

![](_page_38_Picture_178.jpeg)

![](_page_38_Picture_179.jpeg)

### **Table 17. Register: IM\_TC2—Laser Modulation Current Second Order Temperature Coefficient (I2C Command Code 0x1B)**

![](_page_38_Picture_180.jpeg)

#### **Table 18. Register: T\_EXT—External Temperature (I2C Command Code 0x0D)**

![](_page_38_Picture_181.jpeg)

![](_page_38_Picture_8.jpeg)

#### **Table 19. Register: T\_NOM—Nominal Temperature (Includes Imd\_rng) (I2C Command Code 0x1D)**

![](_page_39_Picture_106.jpeg)

![](_page_39_Picture_4.jpeg)

![](_page_39_Picture_5.jpeg)

![](_page_40_Picture_199.jpeg)

![](_page_40_Picture_200.jpeg)

![](_page_40_Picture_4.jpeg)

#### **Table 21. Register: FLT\_STATUS—Fault Status (I2C Command Code 0x12)**

![](_page_41_Picture_182.jpeg)

![](_page_41_Picture_5.jpeg)

#### **Table 22. Register: IB\_LIMIT—Laser Bias Current Limit (I2C Command Code 0x11)**

![](_page_42_Picture_175.jpeg)

#### **Table 23. Register: USER\_ADC—Writing (I2C Command Code 0x18)**

![](_page_42_Picture_176.jpeg)

#### **Table 24. Register: USER\_ADC—Reading (I2C Command Code 0x18)**

![](_page_43_Picture_158.jpeg)

#### **Table 25. Register: T\_INT\_ADC—Internal Temperature ADC (I2C Command Code 0x05)**

![](_page_43_Picture_159.jpeg)

![](_page_43_Picture_7.jpeg)

![](_page_44_Picture_261.jpeg)

#### **Table 26. Register: IM\_ADC—Modulation Current ADC (I2C Command Code 0x06)**

![](_page_44_Picture_262.jpeg)

![](_page_44_Picture_263.jpeg)

#### **Table 28. Register: IS\_DAC—Souce Current DAC (I2C Command Code 0x01)**

![](_page_44_Picture_264.jpeg)

![](_page_44_Picture_8.jpeg)

![](_page_45_Picture_136.jpeg)

### **Table 29. Register: IM\_DAC—Modulation Current DAC (I2C Command Code 0x02)**

### **Table 30. Register: PWR\_LIMIT\_DAC—Optical Power Limit DAC—Read Only (I2C Command Code 0x03)**

![](_page_45_Picture_137.jpeg)

![](_page_45_Picture_6.jpeg)

![](_page_45_Picture_7.jpeg)

#### **HIGH SPEED DESIGN AND LAYOUT**

Figure 29 and Figure 30 show the schematic and layout of a minimum component count circuit for standalone operation. The exposed pad of the package is soldered to a copper pad on top of the board, and nine vias couple this pad to the ground plane. The four  $V_{SS}$  pins (Pins 1, 4, 9,

and 12) have webs of copper connecting them to the central pad to reduce ground inductance. The laser modulation current returns to the ground plane primarily through the exposed pad. Any measures that reduce the inductance from the pad to the ground plane improve the modulation waveforms and reduce RFI.

![](_page_46_Figure_5.jpeg)

**Figure 29. Schematic of a Minimum Component Count Circuit**

![](_page_46_Figure_7.jpeg)

**Figure 30. Layout of the Minimum Component Count Circuit Using 0402 Passive Components**

![](_page_46_Picture_9.jpeg)

The termination resistor, R1, and its decoupling capacitor, C1, are placed as close as possible to the LTC5100 to reduce inductance. Inductance in these two components causes high frequency peaking and overshoot in the current delivered to the laser. R1 and C1 are folded against each other so that their mutual inductance and counterflowing current partially cancel their self-inductance. C1 has two vias to the ground plane and a trace directly to Pin 12. The layout shows the EEPROM placed next to the LTC5100. However, placement of the EEPROM is not critical. It can be placed several centimeters from the LTC5100 or on the back of the PC board if desired.

The transmission line connecting the MODB pin to the laser has a short length of minimum width trace. The net inductance of this section of trace helps compensate onchip capacitance to further reduce reflections from the chip.

![](_page_47_Figure_5.jpeg)

**Figure 31. Schematic of a Minimum Output Reflection Coefficient Circuit**

![](_page_47_Figure_7.jpeg)

**Figure 32. Layout of the Minimum Reflection Coeffieicnt Circuit Using 0402 Passive Components**

![](_page_47_Picture_9.jpeg)

Figure 31 and Figure 32 show the schematic and layout of a minimum reflection coefficient, minimum peaking solution. Two capacitors, C1 and C2 are used to further reduce the inductance in the termination network. C2 has two vias to the ground plane.

#### **TEMPERATURE COMPENSATION**

The LTC5100 has first and second order digital temperature compensation for the laser bias current, laser modulation current, and monitor diode current. Recall that in constant current control mode, the LTC5100 provides direct temperature compensation of the laser bias current and the laser modulation current. In automatic power control mode, the laser bias current is under closed-loop control and the LTC5100 provides temperature compensation for the monitor diode current and the laser modulation current. The simplest procedure for determining the temperature coefficients (TC1 and TC2 in Equation 12, Equation 18, Equation 23, and Equation 29) is as follows:

- Select a nominal or representative laser diode and assemble it into a transceiver module with the LTC5100.
- Set all temperature coefficients to zero.
- Place the transceiver module in a temperature chamber and find the values of Ib\_nom, Im\_nom, and Imd\_nom that give constant average optical power and extinction ratio at several temperature points.
- Record the LTC5100's temperature reading, T\_int, at each temperature point.
- Select a convenient value for T\_nom, the nominal temperature. (It is customary, but not mandatory, to use 25°C for the nominal temperature.)
- Find the best values of TC1 and TC2 by fitting the quadratic temperature compensation formula (Equation 12) to the experimental values of Ib\_nom, Im\_nom, Imd\_nom, and T\_int.

To configure the LTC5100 for normal operation, set the nominal current to the value found at the nominal temperature. Set TC1 and TC2 to the values determined by the best fit of the data. For standalone operation, store these values in the EEPROM. For microprocessor operation, store the values in the microprocessor's internal nonvolatile memory or in another source of nonvolatile memory and load them into the LTC5100 after power-up.

The above procedure not only corrects for the laser temperature drift, but also corrects the small temperature drift found in the LTC5100's internal references.

#### **DEMONSTRATION BOARD**

Figure 33 shows the schematic of the DC499 demonstration board. Details of the use of this demo board and accompanying software can be found in the DC499 demo board manual. Figure 34 shows the layout of the demo board and Table 31 gives the bill of materials for the demo board.

The core applications circuit for the LTC5100 VCSEL driver appears inside the box in Figure 33. This is the complete circuit for an optical transceiver module, including power supply filtering. It consists of the LTC5100 with EEPROM for storing setup parameters, L1 and C3 for power supply filtering, and R1, C1, and C2 for terminating the  $50\Omega$  modulation output. The circuitry outside the box in Figure 33 is for support of the demonstration. 5V power enters through 2-pin connector P2 and is regulated by U3 to 3.3V to power the LTC5100. Connector P1 sends 5V power and serial control signals to another board, allowing a personal computer to control the LTC5100. U4 produces 1.8VDC to bias the modulation output for electrical eye measurements.

High speed data enters the LTC5100 through SMA connectors J1 and J2. The LTC5100 high speed inputs are internally AC coupled with rail-to-rail common mode input voltage range. The input signal swing can go as much as 300mV above  $V_{DD}$  or below  $V_{SS}$  without degrading performance or causing excessive current flow. The high speed inputs may be AC coupled, in which case the common mode voltage floats to mid-supply or 1.65V nominally.

A common cathode VCSEL can be attached to the demo board via SMA connector J3. R1 establishes a precision, low reflection coefficient 50Ω modulation drive. By maintaining a wide band microwave quality  $50\Omega$  path, the length of the connection to the laser can be arbitrarily long. The LTC5100 generates 20% to 80% transition times of 60ps (80ps 10% to 90%), corresponding to an instantaneous transition filtered by a 4.4GHz Gaussian lowpass filter. At these speeds the primary limitation on line length is high frequency loss. For high grade, low loss laboratory cabling with silver coated center conductor and foamed PTFE dielectric, a practical limit is about 30cm.

![](_page_48_Picture_19.jpeg)

The laser's monitor diode (if needed) can be attached to either pin of 2-pin header H2 (labeled MD) or to the test turret labeled MD. H2 is a 2mm, 2-pin header with 0.5mm square pins.

The demo board includes an EEPROM that provides nonvolatile storage for the LTC5100's configuration settings and parameters. For example, the EEPROM stores parameters for the laser bias and modulation levels as well as temperature coefficients and fault detection modes. The LTC5100 transfers the data in the EEPROM to its internal registers at power up. The LTC5100 is designed for hot plugging and can be configured to load the EEPROM and enable the transmitter as soon as power is applied. **Be**

#### **careful with this mode of operation! It is possible to leave the EEPROM in a state that automatically turns the laser on at power up.**

The LTC5100's FAULT output is available at the test turret labeled "FAULT." The FAULT pin can be software configured with several output pull-up options, including open drain.

The demo board has three jumpers for enabling the transmitter, observing the electrical eye diagram, and measuring the LTC5100's power supply current. Details of the use of these jumpers are given in the DC499 demo manual.

![](_page_49_Figure_7.jpeg)

**Figure 33. Schematic Diagram of the DC499 Demo Board**

![](_page_49_Picture_11.jpeg)

![](_page_50_Figure_2.jpeg)

**Figure 34 Layout of the DC499 Demo Board (Silkscreen and Top Layer Copper)**

#### **Table 31. Bill of Materials for the DC499 Demo Board**

![](_page_50_Picture_161.jpeg)

![](_page_50_Picture_6.jpeg)