

## LTC6362

Precision, Low Power Rail-to-Rail Input/Output Differential Op Amp/SAR ADC Driver

### DESCRIPTION

The LTC<sup>®</sup>6362 is a low power, low noise differential op amp with rail-to-rail input and output swing that has been optimized to drive low power SAR ADCs. The LTC6362 draws only 1mA of supply current in active operation, and features a shutdown mode in which the current consumption is reduced to  $70\mu$ A.

The amplifier may be configured to convert a singleended input signal to a differential output signal, and is capable of being operated in an inverting or noninverting configuration.

Low offset voltage, low input bias current, and a stable high impedance configuration make this amplifier suitable for use not only as an ADC driver but also earlier in the signal chain, to convert a precision sensor signal to a balanced (differential) signal for processing in noisy industrial environments.

The LTC6362 is available in an 8-lead MSOP package and also in a compact  $3mm \times 3mm$  8-pin leadless DFN package, and operates with guaranteed specifications over a  $-40^{\circ}$ C to 125°C temperature range.

### FEATURES

- 1mA Supply Current
- Single 2.8V to 5.25V supply
- Fully Differential Input and Output
- 200µV Max Offset Voltage
- 260nA Max Input Bias Current
- Fast Settling: 550ns to 18-Bit, 8V<sub>P-P</sub> Output
- Low Distortion: –116dBc at 1kHz, 8V<sub>P-P</sub>
- Rail-to-Rail Inputs and Outputs
- 3.9nV/√Hz Input-Referred Noise
- 180MHz Gain-Bandwidth Product
- 34MHz –3dB Bandwidth
- Low Power Shutdown: 70µA
- 8-Lead MSOP and 3mm × 3mm 8-Lead DFN Packages

### **APPLICATIONS**

- 16-Bit and 18-Bit SAR ADC Drivers
- Single-Ended-to-Differential Conversion
- Low Power Pipeline ADC Driver
- Differential Line Drivers
- Battery-Powered Instrumentation

𝗊, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION



DC-Coupled Interface from a Ground-Referenced

#### LTC6362 Driving LTC2379-18 $f_{IN} = 2kHz, -1dBFS, 16384$ -Point FFT



### ABSOLUTE MAXIMUM RATINGS (Note 1)

| Total Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 5.5V         |
|---------------------------------------------------------|--------------|
| Input Current (+IN, -IN, V <sub>OCM</sub> , SHDN) (Note | e 2) ±10mA   |
| Output Short-Circuit Duration (Note 3)                  | Indefinite   |
| Operating Temperature Range (Note 4)                    |              |
| LTC6362C/LTC6362I                                       | 40°C to 85°C |
| LTC6362H4                                               | 0°C to 125°C |
|                                                         |              |

#### Specified Temperature Range (Note 5)

| LTC6362C                     | 0°C to 70°C    |
|------------------------------|----------------|
| LTC6362I                     | 40°C to 85°C   |
| LTC6362H                     | –40°C to 125°C |
| Maximum Junction Temperature | 150°C          |
| Storage Temperature Range    | –65°C to 150°C |

### PIN CONFIGURATION



### **ORDER INFORMATION**

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION                     | SPECIFIED TEMPERATURE RANGE |
|------------------|-------------------|---------------|-----------------------------------------|-----------------------------|
| LTC6362CMS8#PBF  | LTC6362CMS8#TRPBF | LTGCN         | 8-Lead Plastic MSOP                     | 0°C to 70°C                 |
| LTC6362IMS8#PBF  | LTC6362IMS8#TRPBF | LTGCN         | 8-Lead Plastic MSOP                     | -40°C to 85°C               |
| LTC6362HMS8#PBF  | LTC6362HMS8#TRPBF | LTGCN         | 8-Lead Plastic MSOP                     | -40°C to 125°C              |
| LTC6362CDD#PBF   | LTC6362CDD#TRPBF  | LGCM          | 8-Lead (3mm × 3mm) Plastic DFN          | 0°C to 70°C                 |
| LTC6362IDD#PBF   | LTC6362IDD#TRPBF  | LGCM          | 8-Lead ( $3mm \times 3mm$ ) Plastic DFN | -40°C to 85°C               |
| LTC6362HDD#PBF   | LTC6362HDD#TRPBF  | LGCM          | 8-Lead (3mm × 3mm) Plastic DFN          | -40°C to 125°C              |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{0CM} = V_{ICM} = 2.5V$ ,  $V_{SHDN} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL                                  | PARAMETER                                                                                | CONDITIONS                                                                      |   | MIN      | ТҮР        | MAX                   | UNITS          |
|-----------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---|----------|------------|-----------------------|----------------|
| V <sub>OSDIFF</sub> (Note 6)            | Differential Offset Voltage (Input Referred)                                             | V <sub>S</sub> = 3V<br>V <sub>ICM</sub> =1.5V                                   |   |          | 50         | 200<br>350            | μV<br>μV       |
|                                         |                                                                                          | V <sub>ICM</sub> = 2.75V                                                        | • |          | 65         | 250<br>600            | μν<br>μV<br>μV |
|                                         |                                                                                          | $V_{S} = 5V$<br>$V_{ICM} = 2.5V$                                                |   |          | 50         | 200<br>350            | μV<br>μV       |
|                                         |                                                                                          | V <sub>ICM</sub> = 4.5V                                                         | • |          | 75         | 260<br>600            | μV<br>μV       |
| $\Delta V_{OSDIFF} / \Delta T$ (Note 7) | Differential Offset Voltage Drift (Input Referred)                                       | $V_S = 3V$<br>$V_S = 5V$                                                        | • |          | 0.9<br>0.9 | 2.5<br>2.5            | μV/°C<br>μV/°C |
| I <sub>B</sub> (Note 8)                 | Input Bias Current                                                                       | V <sub>S</sub> = 3V<br>V <sub>ICM</sub> =1.5V                                   | • |          | ±100       | ±350<br>±500          | nA<br>nA       |
|                                         |                                                                                          | V <sub>ICM</sub> = 2.5V                                                         | • |          | ±75        | ±350<br>±850          | nA<br>nA       |
|                                         |                                                                                          | $V_{S} = 5V$<br>$V_{ICM} = 2.5V$                                                | • |          | ±75        | ±260<br>±460          | nA<br>nA       |
|                                         |                                                                                          | $V_{ICM} = 4.5V$                                                                | • |          | ±75        | ±350<br>±850          | nA<br>nA       |
| $\Delta I_{B}/\Delta T$                 | Input Bias Current Drift                                                                 | $V_S = 3V$<br>$V_S = 5V$                                                        | • |          | 1.1<br>0.9 |                       | nA/°C<br>nA/°C |
| I <sub>OS</sub> (Note 8)                | Input Offset Current                                                                     | $V_{S} = 3V$<br>$V_{ICM} = 1.5V$                                                |   |          | ±75        | ±325                  | nA             |
|                                         |                                                                                          | V <sub>ICM</sub> = 2.5V                                                         | • |          | ±125       | ±650<br>±425<br>±1200 | nA<br>nA<br>nA |
|                                         |                                                                                          | V <sub>S</sub> = 5V<br>V <sub>ICM</sub> =2.5V                                   |   |          | ±75        | ±325<br>±500          | nA<br>nA       |
|                                         |                                                                                          | V <sub>ICM</sub> = 4.5V                                                         | • |          | ±125       | ±425<br>±1200         | nA<br>nA       |
| R <sub>IN</sub>                         | Input Resistance                                                                         | Common Mode<br>Differential Mode                                                |   |          | 14<br>32   |                       | MΩ<br>kΩ       |
| C <sub>IN</sub>                         | Input Capacitance                                                                        | Differential Mode                                                               |   |          | 2          |                       | pF             |
| e <sub>n</sub>                          | Differential Input Noise Voltage Density                                                 | $f = 100kHz$ , Not Including $R_I/R_F$ Noise                                    |   |          | 3.9        |                       | nV/√Hz         |
| i <sub>n</sub>                          | Input Noise Current Density                                                              | $f = 100 \text{kHz}$ , Not Including $R_I/R_F$ Noise                            |   |          | 0.8        |                       | pA/√Hz         |
| e <sub>nvocm</sub>                      | Common Mode Noise Voltage Density                                                        | f = 100kHz                                                                      |   |          | 14.3       |                       | nV/√Hz         |
| V <sub>ICMR</sub> (Note 9)              | Input Common Mode Range                                                                  |                                                                                 | • | 0<br>0   |            | 3<br>5                | V<br>V         |
| CMRRI (Note 10)                         | Input Common Mode Rejection Ratio (Input Referred) $\Delta V_{ICM} / \Delta V_{OSDIFF}$  | $V_S$ = 3V, $V_{ICM}$ from 0V to 3V $V_S$ = 5V, $V_{ICM}$ from 0V to 5V         | • | 70<br>73 | 95<br>98   |                       | dB<br>dB       |
| CMRRIO (Note 10)                        | Output Common Mode Rejection Ratio (Input Referred) $\Delta V_{OCM} / \Delta V_{OSDIFF}$ | $V_S$ = 3V, $V_{0CM}$ from 0.5V to 2.5V $V_S$ = 5V, $V_{0CM}$ from 0.5V to 4.5V | • | 75<br>55 | 100<br>90  |                       | dB<br>dB       |
| PSRR (Note 11)                          | Differential Power Supply Rejection $(\Delta V_S / \Delta V_{OSDIFF})$                   | $V_{S} = 2.8V$ to 5.25V                                                         | • | 80       | 105        |                       | dB             |
| PSRRCM (Note 11)                        | Output Common Mode Power Supply Rejection $(\Delta V_S / \Delta V_{OSCM})$               | $V_{\rm S} = 2.8 V \text{ to } 5.25 V$                                          | • | 58       | 72         |                       | dB             |
|                                         |                                                                                          |                                                                                 |   |          |            |                       |                |



**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{0CM} = V_{ICM} = 2.5V$ ,  $V_{SHDN} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL                       | PARAMETER                                                                       | CONDITIONS                                                                                            |   | MIN            | ТҮР                             | MAX            | UNITS                |
|------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---|----------------|---------------------------------|----------------|----------------------|
| GCM                          | Common Mode Gain ( $\Delta V_{OUTCM} / \Delta V_{OCM}$ )                        | $V_S$ = 3V, $V_{OCM}$ from 0.5V to 2.5V $V_S$ = 5V, $V_{OCM}$ from 0.5V to 4.5V                       | • |                | 1<br>1                          |                | V/V<br>V/V           |
| ∆GCM                         | Common Mode Gain Error 100 • (GCM – 1)                                          | $V_S$ = 3V, $V_{OCM}$ from 0.5V to 2.5V $V_S$ = 5V, $V_{OCM}$ from 0.5V to 4.5V                       | • |                | ±0.07<br>±0.07                  | ±0.16<br>±0.4  | %<br>%               |
| BAL                          | Output Balance ( $\Delta V_{OUTCM} / \Delta V_{OUTDIFF}$ )                      | ∆V <sub>OUTDIFF</sub> = 2V<br>Single-Ended Input<br>Differential Input                                | • |                | -57<br>-57                      | -35<br>-35     | dB<br>dB             |
| A <sub>VOL</sub>             | Open-Loop Voltage Gain                                                          |                                                                                                       |   |                | 95                              |                | dB                   |
| Voscm                        | Common Mode Offset Voltage<br>(V <sub>OUTCM</sub> – V <sub>OCM</sub> )          | $V_S = 3V$<br>$V_S = 5V$                                                                              | • |                | ±6<br>±6                        | ±30<br>±30     | mV<br>mV             |
| $\Delta V_{OSCM} / \Delta T$ | Common Mode Offset Voltage Drift                                                |                                                                                                       |   |                | 45                              |                | μV/°C                |
| V <sub>OUTCMR</sub> (Note 9) | Output Signal Common Mode Range<br>(Voltage Range for the V <sub>OCM</sub> Pin) | $V_{OCM}$ Driven Externally, $V_S = 3V$<br>$V_{OCM}$ Driven Externally, $V_S = 5V$                    | • | 0.5<br>0.5     |                                 | 2.5<br>4.5     | V<br>V               |
| V <sub>OCM</sub>             | Self-Biased Voltage at the $V_{\mbox{\scriptsize OCM}}$ Pin                     | $V_{OCM}$ Not Connected, $V_S = 3V$<br>$V_{OCM}$ Not Connected, $V_S = 5V$                            | • | 1.475<br>2.475 | 1.5<br>2.5                      | 1.525<br>2.525 | V<br>V               |
| RINVOCM                      | Input Resistance, V <sub>OCM</sub> Pin                                          |                                                                                                       |   | 110            | 170                             | 230            | kΩ                   |
| V <sub>OUT</sub>             | Output Voltage, High, Either Output Pin                                         | $I_L$ = 0mA, V <sub>S</sub> = 3V<br>$I_L$ = -5mA, V <sub>S</sub> = 3V                                 | • | 2.85<br>2.75   | 2.93<br>2.85                    |                | V<br>V               |
|                              |                                                                                 | $I_L$ = 0mA, V <sub>S</sub> = 5V<br>$I_L$ = -5mA, V <sub>S</sub> = 5V                                 | • | 4.8<br>4.7     | 4.93<br>4.85                    |                | V<br>V               |
|                              | Output Voltage, Low , Either Output Pin                                         | $\begin{array}{l} I_L = 0 mA,  V_S = 3V \\ I_L = 5 mA,  V_S = 3V \end{array}$                         | • |                | 0.05<br>0.13                    | 0.15<br>0.3    | V<br>V               |
|                              |                                                                                 | $\begin{array}{l} I_L = 0mA,  V_S = 5V \\ I_L = 5mA,  V_S = 5V \end{array}$                           | • |                | 0.05<br>0.13                    | 0.2<br>0.4     | V<br>V               |
| I <sub>SC</sub>              | Output Short-Circuit Current, Either Output Pin                                 | $V_S = 3V$<br>$V_S = 5V$                                                                              | • | 13<br>15       | 25<br>35                        |                | mA<br>mA             |
| SR                           | Slew Rate                                                                       | Differential 8V <sub>P-P</sub> Output                                                                 |   |                | 45                              |                | V/µs                 |
| GBWP                         | Gain-Bandwidth Product                                                          | f <sub>TEST</sub> = 200kHz                                                                            | • | 145<br>90      | 180                             |                | MHz<br>MHz           |
| f <sub>-3dB</sub>            | –3dB Bandwidth                                                                  | $R_I = R_F = 1k$                                                                                      |   |                | 34                              |                | MHz                  |
| HD2/HD3                      | 2nd/3rd Order Harmonic Distortion<br>Single-Ended Input                         | $f = 1kHz, V_{OUT} = 8V_{P-P}$<br>$f = 10kHz, V_{OUT} = 8V_{P-P}$<br>$f = 100kHz, V_{OUT} = 8V_{P-P}$ |   |                | -120/-11<br>-106/-10<br>-84/-76 | 3              | dBc<br>dBc<br>dBc    |
| ts                           | Settling Time to a $2V_{P-P}$ Output Step                                       | 0.1%<br>0.01%<br>0.0015% (16-Bit)<br>4ppm (18-Bit)                                                    |   |                | 160<br>180<br>230<br>440        |                | ns<br>ns<br>ns<br>ns |
|                              | Settling Time to a $8V_{\text{P-P}}$ Output Step                                | 0.1%<br>0.01%<br>0.0015% (16-Bit)<br>4ppm (18-Bit)                                                    |   |                | 230<br>300<br>460<br>550        |                | ns<br>ns<br>ns<br>ns |
| V <sub>S</sub> (Note 12)     | Supply Voltage Range                                                            |                                                                                                       |   | 2.8            |                                 | 5.25           | V                    |
| I <sub>S</sub>               | Supply Current                                                                  | $V_{\rm S}$ = 3V, Active                                                                              | • |                | 0.9                             | 0.96<br>1.05   | mA<br>mA             |
|                              |                                                                                 | V <sub>S</sub> = 3V, Shutdown                                                                         |   |                | 55                              | 130            | μA                   |
|                              |                                                                                 | V <sub>S</sub> = 5V, Active                                                                           | • |                | 1                               | 1.06<br>1.18   | mA<br>mA             |
|                              |                                                                                 | V <sub>S</sub> = 5V, Shutdown                                                                         | • |                | 70                              | 140            | μA                   |



### **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{0CM} = V_{1CM} = 2.5V$ ,  $V_{SHDN} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{0UTCM}$  is defined as  $(V_{+0UT} + V_{-0UT})/2$ .  $V_{ICM}$  is defined as  $(V_{+1N} + V_{-1N})/2$ .  $V_{0UTDIFF}$  is defined as  $(V_{+0UT} - V_{-0UT})$ .

| SYMBOL           | PARAMETER             | CONDITIONS | MIN | ТҮР | MAX | UNITS |
|------------------|-----------------------|------------|-----|-----|-----|-------|
| V <sub>IL</sub>  | SHDN Input Logic Low  |            |     |     | 0.8 | V     |
| V <sub>IH</sub>  | SHDN Input Logic High |            | 2   |     |     | V     |
| t <sub>ON</sub>  | Turn-On Time          |            |     | 2   |     | μs    |
| t <sub>OFF</sub> | Turn-Off Time         |            |     | 2   |     | μs    |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Input pins (+IN, -IN,  $V_{OCM}$  and  $\overline{SHDN}$ ) are protected by steering diodes to either supply. If the inputs should exceed either supply voltage, the input current should be limited to less than 10mA. In addition, the inputs +IN, -IN are protected by a pair of back-to-back diodes. If the differential input voltage exceeds 1.4V, the input current should be limited to less than 10mA.

**Note 3:** A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

**Note 4:** The LTC6362C and LTC6362I are guaranteed functional over the operating temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C. The LTC6362H is guaranteed functional over the operating temperature range of  $-40^{\circ}$ C to  $125^{\circ}$ C.

**Note 5:** The LTC6362C is guaranteed to meet specified performance from 0°C to 70°C.The LTC6362I is guaranteed to meet specified performance from -40°C to 85°C. The LTC6362C is designed, characterized and expected to meet specified performance from -40°C to 85°C, but is not tested or QA sampled at these temperatures. The LTC6362H is guaranteed to meet specified performance from -40°C to 125°C.

**Note 6:** Differential input referred offset voltage includes offset due to input offset current across 1k source resistance.

**Note 7:** Maximum differential input referred offset voltage drift is determined by a large sampling of typical parts. Drift is not guaranteed by test or QA sampled at this value.

**Note 8:** Input bias current is defined as the maximum of the input currents flowing into either of the input pins (–IN and +IN). Input Offset current is defined as the difference between the input currents ( $I_{OS} = I_B^+ - I_B^-$ ).

**Note 9:** Input common mode range is tested by verifying that at the limits stated in the Electrical Characteristics table, the differential offset ( $V_{OSDIFF}$ ) and common mode offset ( $V_{OSCM}$ ) have not deviated by more than ±1mV and ±35mV respectively compared to the  $V_{ICM}$  = 2.5V (at  $V_S$  = 5V) and  $V_{ICM}$  = 1.5V (at  $V_S$  = 3V) cases.

Output common mode range is tested by verifying that at the limits stated in the Electrical Characteristics table, the common mode offset (V<sub>OSCM</sub>) has not deviated by more than ±15mV compared to the V<sub>OCM</sub> = 2.5V (at V<sub>S</sub> = 5V) and V<sub>OCM</sub> = 1.5V (at V<sub>S</sub> = 3V) cases.

**Note 10:** Input CMRR is defined as the ratio of the change in the input common mode voltage at the pins +IN or –IN to the change in differential input referred offset voltage. Output CMRR is defined as the ratio of the change in the voltage at the  $V_{OCM}$  pin to the change in differential input referred offset voltage. This specification is strongly dependent on feedback ratio matching between the two outputs and their respective inputs and it is difficult to measure actual amplifier performance (see Effects of Resistor Pair Mismatch in the Applications Information section of this data sheet). For a better indicator of actual amplifier performance independent of feedback component matching, refer to the PSRR specification.

**Note 11:** Differential power supply rejection (PSRR) is defined as the ratio of the change in supply voltage to the change in differential input referred offset voltage. Common mode power supply rejection (PSRRCM) is defined as the ratio of the change in supply voltage to the change in the common mode offset voltage.

**Note 12:** Supply voltage range is guaranteed by power supply rejection ratio test.



### **TYPICAL PERFORMANCE CHARACTERISTICS**





6

### **TYPICAL PERFORMANCE CHARACTERISTICS**







Common Mode Rejection Ratio vs Frequency



Differential Power Supply Rejection Ratio vs Frequency



**Slew Rate vs Temperature** 



Overdriven Output Transient Response



**Small-Signal Step Response** 



Large-Signal Step Response



**LINEAR** TECHNOLOGY

### **TYPICAL PERFORMANCE CHARACTERISTICS**





### PIN FUNCTIONS

-IN (Pin 1): Inverting Input of Amplifier. Valid input range is from  $V^-$  to  $V^+$ .

**V<sub>OCM</sub> (Pin 2):** Output Common Mode Reference Voltage. The voltage on this pin sets the output common mode voltage level. If left floating, an internal resistor divider develops a default voltage of 2.5V with a 5V supply.

**V<sup>+</sup>** (**Pin 3**): Positive Power Supply. Operational supply range is 2.8V to 5.25V when  $V^- = 0V$ .

**+OUT (Pin 4):** Positive Output Pin. Output capable of swinging rail-to-rail.

-OUT (Pin 5): Negative Output Pin. Output capable of swinging rail-to-rail.

V<sup>-</sup> (Pin 6/Exposed Pad Pin 9): Negative Power Supply, Typically OV. Negative supply can be negative as long as  $2.8V \le (V^+ - V^-) \le 5.25V$  still holds.

**SHDN** (Pin 7): When SHDN is floating or directly tied to  $V^+$  the LTC6362 is in the normal (active) operating mode. When the SHDN pin is connected to  $V^-$ , the part is disabled and draws approximately 70µA of supply current.

**+IN (Pin 8):** Noninverting Input of Amplifier. Valid input range is from V<sup>-</sup> to V<sup>+</sup>.

### **BLOCK DIAGRAM**





#### **Functional Description**

The LTC6362 is a low power, low noise, high DC accuracy fully differential operational amplifier/ADC driver. The amplifier is optimized to convert a fully differential or single-ended signal to a low impedance, balanced differential output suitable for driving high performance, low power differential successive approximation register (SAR) ADCs. The balanced differential nature of the amplifier also provides even-order harmonic distortion cancellation, and low susceptibility to common mode noise (like power supply noise).

The outputs of the LTC6362 are capable of swinging railto-rail and can source or sink up to 35mA of current. The LTC6362 is optimized for high bandwidth and low power applications. Load capacitances above 10pF to ground or 5pF differentially should be decoupled with  $10\Omega$  to  $100\Omega$ of series resistance from each output to prevent oscillation or ringing. Feedback should be taken directly from the amplifier output. Higher voltage gain configurations tend to have better capacitive drive capability than lower gain configurations due to lower closed-loop bandwidth.

### Input Pin Protection

The LTC6362 input stage is protected against differential input voltages which exceed 1.4V by two pairs of series diodes connected back-to-back between +IN and -IN. Moreover, all pins have clamping diodes to both power supplies. If any pin is driven to voltages which exceed either supply, the current should be limited to under 10mA to prevent damage to the IC.

### SHDN Pin

The LTC6362 has a SHDN pin which when driven to within 0.8V above the negative rail, will shut down amplifier operation such that only 70 $\mu$ A is drawn from the supplies. Pull-down circuitry should be capable of sinking at least 4 $\mu$ A to guarantee complete shutdown across all conditions. For normal operation, the SHDN pin should be left floating or tied to the positive rail.

### **General Amplifier Applications**

In Figure 1, the gain to  $V_{\text{OUTDIFF}}$  from  $V_{\text{INP}}$  and  $V_{\text{INM}}$  is given by:

$$V_{\text{OUTDIFF}} = V_{+\text{OUT}} - V_{-\text{OUT}} \approx \left(\frac{R_{\text{F}}}{R_{\text{I}}}\right) \bullet \left(V_{\text{INP}} - V_{\text{INM}}\right)$$

Note from the previous equation, the differential output voltage ( $V_{+OUT} - V_{-OUT}$ ) is completely independent of input and output common mode voltages, or the voltage at the common mode pin. This makes the LTC6362 ideally suited for pre-amplification, level shifting and conversion of single-ended signals to differential output signals for driving differential input ADCs.

#### Output Common Mode and $V_{\mbox{\scriptsize OCM}}$ Pin

The output common mode voltage is defined as the average of the two outputs:

$$V_{\text{OUTCM}} = V_{\text{OCM}} = \left(\frac{V_{+\text{OUT}} + V_{-\text{OUT}}}{2}\right)$$

As the equation shows, the output common mode voltage is independent of the input common mode voltage, and is instead determined by the voltage on the  $V_{\rm OCM}$  pin, by means of an internal common mode feedback loop.

If the V<sub>OCM</sub> pin is left open, an internal resistor divider develops a default voltage of 2.5V with a 5V supply. The V<sub>OCM</sub> pin can be overdriven to another voltage if desired. For example, when driving an ADC, if the ADC makes a reference available for setting the common mode voltage, it can be directly tied to the V<sub>OCM</sub> pin, as long as the ADC is capable of driving the 170k input resistance presented by the V<sub>OCM</sub> pin. The Electrical Characteristics table specifies the valid range that can be applied to the V<sub>OCM</sub> pin (V<sub>OUTCMR</sub>).



#### Input Common Mode Voltage Range

The LTC6362's input common mode voltage (V<sub>ICM</sub>) is defined as the average of the two input pins, V<sub>+IN</sub> and V<sub>-IN</sub>. The inputs of the LTC6362 are capable of swinging rail-to-rail and as such the valid range that can be used for V<sub>ICM</sub> is V<sup>-</sup> to V<sup>+</sup>. However, due to external resistive divider action of the gain and feedback resistors, the effective range of signals that can be processed is even wider. The input common mode range at the op amp inputs depends on the circuit configuration (gain), V<sub>OCM</sub> and V<sub>CM</sub> (refer to Figure 1). For fully differential input applications, where V<sub>INP</sub> =  $-V_{INM}$ , the common mode input is approximately:

$$V_{ICM} = \frac{V_{+IN} + V_{-IN}}{2} \approx V_{OCM} \bullet \frac{R_I}{R_I + R_F} + V_{CM} \bullet \frac{R_F}{R_I + R_F}$$

With single-ended inputs, there is an input signal component to the input common mode voltage. Applying only  $V_{\rm INP}$  (setting  $V_{\rm INM}$  to zero), the input common voltage is approximately:

$$V_{ICM} = \frac{V_{+IN} + V_{-IN}}{2}$$
$$\approx V_{0CM} \bullet \frac{R_I}{R_I + R_F} + V_{CM} \bullet \frac{R_F}{R_I + R_F} + \frac{V_{INP}}{2} \bullet \frac{R_F}{R_I + R_F}$$

This means that if, for example, the input signal ( $V_{INP}$ ) is a sine, an attenuated version of that sine signal also appears at the op amp inputs.



Figure 1. Definitions and Terminology

#### **Input Bias Current**

Input bias current varies according to  $V_{\rm ICM}.$  For common mode voltages ranging from 0.2V above the negative supply to 1.1V below the positive supply, input bias

current follows  $\Delta I_B/\Delta V_{ICM} = 75$  nA/V, with  $I_B$  at  $V_{ICM} = 2.5$ V typically below 75nA on a 5V supply. For common mode voltages ranging from 1.1V below the positive supply to 0.2V below the positive supply, input bias current follows  $\Delta I_B/\Delta V_{ICM} = 25$  nA/V, with  $I_B$  at  $V_{ICM} = 4.5$ V typically below 75nA on a 5V supply. Operating within these ranges allows the amplifier to be used in applications with high source resistances where errors due to voltage drops must be minimized. For applications where  $V_{ICM}$  is within 0.2V of either rail, input bias current may reach values over 1µA.

#### Input Impedance and Loading Effects

The low frequency input impedance looking into the  $V_{INP}$  or  $V_{INM}$  input of Figure 1 depends on how the inputs are driven. For fully differential input sources ( $V_{INP} = -V_{INM}$ ), the input impedance seen at either input is simply:

$$R_{INP} = R_{INM} = R_{I}$$

For single-ended inputs, because of the signal imbalance at the input, the input impedance actually increases over the balanced differential case. The input impedance looking into either input is:

$$R_{INP} = R_{INM} = \frac{R_I}{1 - \left(\frac{1}{2}\right) \cdot \left(\frac{R_F}{R_I + R_F}\right)}$$

Input signal sources with non-zero output impedances can also cause feedback imbalance between the pair of feedback networks. For the best performance, it is recommended that the input source output impedance be compensated. If input impedance matching is required by the source, a termination resistor R1 should be chosen (see Figure 2) such that:

$$R1 = \frac{R_{INM} \bullet R_{S}}{R_{INM} - R_{S}}$$

According to Figure 2, the input impedance looking into the differential amp ( $R_{INM}$ ) reflects the single-ended source case, given above. Also, R2 is chosen as:

$$R2 = R1||R_{S} = \frac{R1 \bullet R_{S}}{R1 + R_{S}}$$

**LINEAR** TECHNOLOGY



Figure 2. Optimal Compensation for Signal Source Impedance

#### Effects of Resistor Pair Mismatch

Figure 3 shows a circuit diagram which takes into consideration that real world resistors will not match perfectly. Assuming infinite open-loop gain, the differential output relationship is given by the equation:

$$V_{OUT(DIFF)} = V_{+OUT} - V_{-OUT}$$
$$\approx V_{INDIFF} \bullet \frac{R_F}{R_I} + V_{CM} \bullet \frac{\Delta\beta}{\beta_{AVG}} - V_{OCM} \bullet \frac{\Delta\beta}{\beta_{AVG}}$$

where  $R_F$  is the average of  $R_{F1}$  and  $R_{F2},$  and  $R_I$  is the average of  $R_{I1}$  and  $R_{I2}.$ 

 $\beta_{AVG}$  is defined as the average feedback factor from the outputs to their respective inputs:

$$\beta_{AVG} = \frac{1}{2} \bullet \left( \frac{R_{l1}}{R_{l1} + R_{F1}} + \frac{R_{l2}}{R_{l2} + R_{F2}} \right)$$

 $\Delta\beta$  is defined as the difference in the feedback factors:

$$\Delta\beta = \frac{R_{l2}}{R_{l2} + R_{F2}} - \frac{R_{l1}}{R_{l1} + R_{F1}}$$

Here,  $V_{CM}$  and  $V_{\text{INDIFF}}$  are defined as the average and the difference of the two input voltages  $V_{\text{INP}}$  and  $V_{\text{INM}},$  respectively:

$$V_{CM} = \frac{V_{INP} + V_{INM}}{2}$$

 $V_{INDIFF} = V_{INP} - V_{INM}$ 



Figure 3. Real-World Application with Feedback Resistor Pair Mismatch

When the feedback ratios mismatch ( $\Delta\beta$ ), common mode to differential conversion occurs. Setting the differential input to zero (V<sub>INDIFF</sub> = 0), the degree of common mode to differential conversion is given by the equation:

 $V_{OUTDIFF} \approx (V_{CM} - V_{OCM}) \bullet \Delta\beta/\beta_{AVG}$ 

In general, the degree of feedback pair mismatch is a source of common mode to differential conversion of both signals and noise. Using 0.1% resistors or better will mitigate most problems. A low impedance ground plane should be used as a reference for both the input signal source and the  $V_{OCM}$  pin.

#### Noise

The LTC6362's differential input referred voltage and current noise densities are 3.9nV/ $\sqrt{Hz}$  and 0.8pA/ $\sqrt{Hz}$ , respectively. In addition to the noise generated by the amplifier, the surrounding feedback resistors also contribute noise. A simplified noise model is shown in Figure 4. The output noise generated by both the amplifier and the feedback components is given by the equation:

$$e_{no} = \sqrt{\left[e_{ni} \bullet \left(1 + \frac{R_F}{R_I}\right)\right]^2 + 2 \bullet (i_n \bullet R_F)^2}$$
$$+ 2 \bullet \left[e_{nRI} \bullet \frac{R_F}{R_I}\right]^2 + 2 \bullet e_{nRF}^2$$

For example, if  $R_F$  =  $R_I$  = 1k, the output noise of the circuit  $e_{no}$  = 12nV/ $\sqrt{Hz}.$ 

If the circuits surrounding the amplifier are well balanced, common mode noise ( $e_{nvocm}$ ) does not appear in the differential output noise equation given above.





Figure 4. Simplified Noise Model

The LTC6362's input referred voltage noise contributes the equivalent noise of a 920 $\Omega$  resistor. When the feedback network is comprised of resistors whose values are larger than this, the output noise is resistor noise and amplifier current noise dominant. For feedback networks consisting of resistors with values smaller than 920 $\Omega$ , the output noise is voltage noise dominant.

Lower resistor values always result in lower noise at the penalty of increased distortion due to increased loading of the feedback network on the output. Higher resistor values will result in higher output noise, but typically improved distortion due to less loading on the output. For this reason, when LTC6362 is configured in a differential gain of 1, using feedback resistors of at least 1k is recommended.

#### GBW vs f\_3dB

Gain-bandwidth product (GBW) and -3dB frequency (f<sub>-3dB</sub>) have been specified in the Electrical Characteristics table as two different metrics for the speed of the LTC6362. GBW is obtained by measuring the open-loop gain of the amplifier at a specific frequency (f<sub>TEST</sub>), then calculating gain • f<sub>TEST</sub>. GBW is a parameter that depends only on the internal design and compensation of the amplifier and is a suitable metric to specify the inherent speed capability of the amplifier.

 $f_{-3dB}$ , on the other hand, is a parameter of more practical interest in different applications and is by definition the frequency at which the closed-loop gain is 3dB lower than its low frequency value. The value of  $f_{-3dB}$  depends on the

speed of the amplifier as well as the feedback factor. Since the LTC6362 is designed to be stable in a differential signal gain of 1 (where  $R_I = R_F$  or  $\beta = 1/2$ ), the maximum  $f_{-3dB}$  is obtained and measured in this gain setting, as reported in the Electrical Characteristics table.

In most amplifiers, the open-loop gain response exhibits a conventional single-pole roll-off for most of the frequencies before the unity-gain crossover frequency, and the GBW and unity-gain frequency are close to each other. However, the LTC6362 is intentionally compensated in such a way that its GBW is significantly larger than its  $f_{-3dB}$ . This means that at lower frequencies where the amplifier inputs generally operate, the amplifier's gain and thus the feedback loop gain is larger. This has the important advantage of further linearizing the amplifier and improving distortion at those frequencies.

#### **Feedback Capacitors**

In cases where the LTC6362 is connected such that the combination of parasitic capacitances (device + PCB) at the inverting input forms a pole whose frequency lies within the closed-loop bandwidth of the amplifier, a capacitor ( $C_F$ ) can be added in parallel with the feedback resistor ( $R_F$ ) to cancel the degradation on stability.  $C_F$  should be chosen such that it generates a zero at a frequency close to the frequency of the pole.

In general, a larger value for  $C_F$  reduces the peaking (overshoot) of the amplifier in both frequency and time domains, but also decreases the closed-loop bandwidth ( $f_{-3dB}$ ).

### **Board Layout and Bypass Capacitors**

For single supply applications, it is recommended that high quality  $0.1\mu$ F ceramic bypass capacitors be placed directly between the V<sup>+</sup> and the V<sup>-</sup> pin with short connections. The V<sup>-</sup> pins (including the exposed pad in the DD8 package) should be tied directly to a low impedance ground plane with minimal routing. For dual (split) power supplies, it is recommended that additional high quality  $0.1\mu$ F ceramic capacitors be used to bypass V<sup>+</sup> to ground and V<sup>-</sup> to ground, again with minimal routing. Small geometry (e.g., 0603) surface mount ceramic capacitors have a much higher self-resonant frequency than leaded capacitors, and perform best with LTC6362.



To prevent degradation in stability response, it is highly recommended that any stray capacitance at the input pins, +IN and –IN, be kept to an absolute minimum by keeping printed circuit connections as short as possible.

At the output, always keep in mind the differential nature of the LTC6362, because it is critical that the load impedances seen by both outputs (stray or intended), be as balanced and symmetric as possible. This will help preserve the balanced operation of the LTC6362 that minimizes the generation of even-order harmonics and maximizes the rejection of common mode signals and noise.

The  $V_{OCM}$  pin should be bypassed to the ground plane with a high quality  $0.1\mu$ F ceramic capacitor. This will prevent common mode signals and noise on this pin from being inadvertently converted to differential signals and noise by impedance mismatches both externally and internally to the IC.

#### Interfacing to ADCs

When driving an ADC, an additional passive filter should be used between the outputs of the LTC6362 and the inputs of the ADC. Depending on the application, a single-pole RC filter will often be sufficient. The sampling process of ADCs creates a charge transient that is caused by the switching in of the ADC sampling capacitor. This momentarily "shorts" the output of the amplifier as charge is transferred between amplifier and sampling capacitor. The amplifier must recover and settle from this load transient before the acquisition period has ended, for a valid representation of the input signal. The RC network between the outputs of the driver and the inputs of the ADC decouples the sampling transient of the ADC (see Figure 5). The capacitance serves to provide the bulk of the charge during the sampling process, while the two resistors at the outputs of the LTC6362 are used to dampen and attenuate any charge injected by the ADC. The RC filter gives the additional benefit of band limiting broadband output noise.

The selection of an appropriate filter depends on the specific ADC, however the following procedure is suggested for choosing filter component values. Begin by selecting an appropriate RC time constant for the input signal. Generally, longer time constants improve SNR at the expense of settling time. Output transient settling to 18-bit accuracy will typically require over twelve RC time constants. To select the resistor value, remember the resistors in the decoupling network should be at least  $10\Omega$ . Keep in mind that these resistors also serve to decouple the LTC6362 outputs from load capacitance. Too large of a resistor will leave insufficient settling time. Too small of a resistor will not properly dampen the load transient of the sampling process, prolonging the time required for settling. For lowest distortion, choose capacitors with low dielectric absorption (such as a COG multilayer ceramic capacitor). In general, large capacitor values attenuate the fixed nonlinear charge kickback, however very large capacitor values will detrimentally load the driver at the desired input frequency and thus cause driver distortion. Smaller input swings will in general allow for larger filter capacitor values due to decreased loading demands on the driver. This property however may be limited by the particular input amplitude dependence of differential nonlinear charge kickback for the specific ADC used.

In some applications, placing series resistors at the inputs of the ADC may further improve distortion performance. These series resistors function with the ADC sampling capacitor to filter potential ground bounce or other high speed sampling disturbances. Additionally the resistors limit the rise time of residual filter glitches that manage to propagate to the driver outputs. Restricting possible glitch propagation rise time to within the small signal bandwidth of the driver enables less disturbed output settling.

For the specific application of LTC6362 driving the LTC2379-18 SAR ADC in a gain of  $A_V = -1$  configuration, the recommended component values of the RC filter for varying filter bandwidths are provided in Figure 5. These component values are chosen for optimal distortion performance. Broadband output noise will vary with filter bandwidth.





Figure 5. Recommended Interface Solutions for Driving the LTC2379-18 SAR ADC

### TYPICAL APPLICATIONS

Single-Ended-to-Differential Conversion of a  $20V_{P-P}$  Ground-Referenced Input with Gain of  $A_V = -0.4$  to Drive an ADC





### TYPICAL APPLICATIONS

Single-Ended-to-Differential Conversion of a 5V<sub>P-P</sub>, 2.5V Referenced Input with Gain of  $A_V = -1.6$  to Drive an ADC



Differentially Driving an ADC with  $\Delta V_{IN} = 8V_{P-P}$  and Gain of  $A_V = 1$ 



Single-Ended-to-Differential Conversion of a  $4V_{P-P}$  Input with Gain of  $A_V = 2$  to Drive an ADC for Applications Where the Importance of High Input Impedance Justifies Some Degradation in Distortion, Noise, and DC Accuracy. Input Is True High Impedance, However Common Mode Noise and Offset Are Present on the Output. Additionally, When the Input Signal Exceeds  $2.8V_{P-P}$ , a Step in Input Offset Will Occur That Will Degrade Distortion Performance





### **TYPICAL APPLICATIONS**

#### V<sub>CM</sub> = 0.9V 100Ω ... $V_{+OUT}$ 0.1µF Ξ 1k 1.8V 3.3V 1.5nF Ŧ 30Ω 5Ω $V_{DD}$ V<sub>CM</sub> 16 BIT $A_{IN}^{\dagger}$ ~^ VOCM LTC2160 LTC6362 1.5nF PIPELINE ADC SHDN 30Ω 5Ω 0.1µF INPUT BW = 1.2MHz $A_{IN}^{-}$ 25Msps Ŧ FULL SCALE = $2V_{P-P}$ GND 1.5nF Ŧ 1k Ŧ 6362 TA08 V<sub>IN</sub> ( V-OUT MEASURED PERFORMANCE FOR LTC6362 DRIVING LTC2160: INPUT: $f_{IN} = 2kHz$ , -1dBFSSNR: 77.0dB HD2: -98.9dBc HD3: -102.3dBc THD: -96.3dB

#### Differentially Driving a Pipeline ADC with $A_V = 1$







### TYPICAL APPLICATIONS

LTC6362 Used as Lowpass Filter/Driver with  $10V_{P-P}$  Singled-Ended Input, Driving a SAR ADC



Differential  $A_V = 1$  Configuration Using an LT<sup>®</sup>5400 Quad-Matched Resistor Network



#### CMRR Comparison Using the LT5400 and 1% 0402 Resistors



### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.



**MS8** Package 8-Lead Plastic MSOP

MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX



### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.



ON TOP AND BOTTOM OF PACKAGE



### **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                           | PAGE NUMBER     |
|-----|-------|---------------------------------------|-----------------|
| А   | 05/12 | Added DFN package                     | 1, 2, 9, 13, 20 |
|     |       | Added typical spec for $2V_{P-P} t_S$ | 4               |

