

## 3GHz, Low Noise, Rail-to-Rail Input Differential Amplifier/Driver

### **FEATURES**

Low Noise: 1.6nV/√Hz RTI
 Low Power: 18mA at 3V
 Low Distortion (HD2/HD3):

 $-80 dBc/\!-\!69 dBc$  at  $50 MHz, \, 2V_{P-P}$   $-104 dBc/\!-\!90 dBc$  at  $20 MHz, \, 2V_{P-P}$ 

■ Rail-to-Rail Differential Input

■ 2.7V to 3.5V Supply Voltage Range

Fully Differential Input and Output

Adjustable Output Common Mode Voltage

■ 800MHz –3dB Bandwidth with A<sub>V</sub> = 1

Gain-Bandwidth Product: 3GHz

Low Power Shutdown

 Available in 8-Lead MSOP and Tiny 16-Lead 3mm × 3mm × 0.75mm QFN Packages

## **APPLICATIONS**

- Differential Input ADC Driver
- Single-Ended to Differential Conversion
- Level-Shifting Ground-Referenced Signals
- Level-Shifting V<sub>CC</sub>-Referenced Signals
- High Linearity Direct Conversion Receivers

### DESCRIPTION

The LTC®6406 is a very low noise, low distortion, fully differential input/output amplifier optimized for 3V, single supply operation. The LTC6406 input common mode range is rail-to-rail, while the output common mode voltage is independently adjustable by applying a voltage on the  $V_{\rm OCM}$  pin. This makes the LTC6406 ideal for level-shifting signals with a wide common mode range for driving 12-bit to 16-bit single supply, differential input ADCs.

A 3GHz gain-bandwidth product results in 70dB linearity for 50MHz input signals. The LTC6406 is unity-gain stable and the closed-loop bandwidth extends from DC to 800MHz. The output voltage swing extends from near ground to 2V, to be compatible with a wide range of ADC converter input requirements. The LTC6406 draws only 18mA, and has a hardware shutdown feature which reduces current consumption to  $300\mu A$ .

The LTC6406 is available in a compact  $3mm \times 3mm$  16-pin leadless QFN package as well as an 8-lead MSOP package, and operates over a  $-40^{\circ}$ C to 85°C temperature range.

## TYPICAL APPLICATION

ADC Driver: Single-Ended Input to Differential Output with Common Mode Level Shifting



#### Harmonic Distortion vs Frequency





## **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| Total Supply Voltage (V <sup>+</sup> to V <sup>-</sup> )     | 3.5V      |
|--------------------------------------------------------------|-----------|
| Input Current                                                |           |
| +IN, -IN, V <sub>OCM</sub> , SHDN, V <sub>TIP</sub> (Note 2) | .±10mA    |
| Output Short-Circuit Duration (Note 3) II                    | ndefinite |

| Operating Temperature Range (Note 4) | -40°C to 85°C |
|--------------------------------------|---------------|
| Specified Temperature Range (Note 5) | -40°C to 85°C |
| Junction Temperature                 | 150°C         |
| Storage Temperature Range6           | 5°C to 150°C  |

## PIN CONFIGURATION



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL      | PART MARKING* | PACKAGE DESCRIPTION             | SPECIFIED<br>Temperature range |
|------------------|--------------------|---------------|---------------------------------|--------------------------------|
| LTC6406CUD#PBF   | LTC6406CUD#TRPBF   | LCTC          | 16-Lead (3mm × 3mm) Plastic QFN | 0°C to 70°C                    |
| LTC6406IUD#PBF   | LTC6406IUD#TRPBF   | LCTC          | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 85°C                  |
| LTC6406CMS8E#PBF | LTC6406CMS8E#TRPBF | LTCTB         | 8-Lead Plastic MSOP             | 0°C to 70°C                    |
| LTC6406IMS8E#PBF | LTC6406IMS8E#TRPBF | LTCTB         | 8-Lead Plastic MSOP             | -40°C to 85°C                  |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



**DC ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{OCM} = V_{ICM} = 1.25V$ ,  $V_{\overline{SHDN}} = open$ ,  $R_{BAL} = 100k\Omega$ ,  $R_I = 150\Omega$ ,  $R_F = 150\Omega$  (0.1% resistors),  $C_F = 1.8pF$  (see Figure 1) unless otherwise noted.  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL                       | PARAMETER                                                                                | CONDITIONS                                                      |   | MIN             | TYP        | MAX            | UNITS          |
|------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---|-----------------|------------|----------------|----------------|
|                              | Differential Offset Voltage (Input Referred)                                             | V <sub>ICM</sub> = 3V (Note 12)                                 | • | IVIIIV          | ±1         | ±5             | mV             |
| V <sub>OSDIFF</sub>          | billerential Offset voltage (iliput Neterreu)                                            | $V_{ICM} = 3V (Note 12)$<br>$V_{ICM} = 1.25V$                   |   |                 | ±0.25      | ±3.5           | mV             |
|                              |                                                                                          | V <sub>ICM</sub> = 0V (Note 12)                                 | • |                 | ±1         | ±5             | mV             |
| $\Delta V_{OSDIFF}/\Delta T$ | Differential Offset Voltage Drift (Input Referred)                                       | V <sub>ICM</sub> = 3V (Note 12)                                 | • |                 | 12         |                | μV/°C          |
|                              |                                                                                          | V <sub>ICM</sub> = 1.25V<br>V <sub>ICM</sub> = 0V (Note 12)     | • |                 | 1<br>7     |                | μV/°C<br>μV/°C |
| I <sub>B</sub>               | Input Bias Current (Note 6)                                                              | V <sub>ICM</sub> = 3V                                           |   |                 | 6          |                | μА             |
|                              |                                                                                          | V <sub>ICM</sub> = 1.25V<br>V <sub>ICM</sub> = 0V               | • | <del>-2</del> 4 | -9<br>-17  | -1             | μA<br>μA       |
| I <sub>OS</sub>              | Input Offset Current (Note 6)                                                            | $V_{ICM} = 3V$                                                  |   |                 | ±1         |                | μА             |
| 103                          | input officer current (Note o)                                                           | $V_{ICM} = 1.25V$                                               | • |                 | ±1         | ±3             | μA             |
|                              |                                                                                          | V <sub>ICM</sub> = 0V                                           |   |                 | ±1         |                | μA             |
| R <sub>IN</sub>              | Input Resistance                                                                         | Common Mode<br>Differential Mode                                |   |                 | 130<br>3   |                | kΩ<br>kΩ       |
| C <sub>IN</sub>              | Input Capacitance                                                                        | Differential                                                    |   |                 | 1          |                | pF             |
| e <sub>n</sub>               | Differential Input Referred Noise Voltage Density                                        | f = 1MHz, Not Including<br>R <sub>I</sub> /R <sub>F</sub> Noise |   |                 | 1.6        |                | nV/√Hz         |
| i <sub>n</sub>               | Input Noise Current Density                                                              | f = 1MHz, Not Including<br>R <sub>I</sub> /R <sub>F</sub> Noise |   |                 | 2.5        |                | pA/√Hz         |
| e <sub>nVOCM</sub>           | Input Referred Common Mode Output Noise Voltage Density                                  | f = 1MHz                                                        |   |                 | 9          |                | nV/√Hz         |
| V <sub>ICMR</sub> (Note 7)   | Input Signal Common Mode Range                                                           | Op Amp Inputs                                                   | • | V <sup>-</sup>  |            | V <sup>+</sup> | V              |
|                              | Input Common Mode Rejection Ratio<br>(Input Referred) $\Delta V_{ICM}/\Delta V_{OSDIFF}$ | V <sub>ICM</sub> from 0V to 3V                                  | • | 50              | 65         |                | dB             |
| CMRRIO                       | Output Common Mode Rejection Ratio (Input Referred) $\Delta V_{OCM}/\Delta V_{OSDIFF}$   | V <sub>OCM</sub> from 0.5V to 2V                                | • | 50              | 70         |                | dB             |
| PSRR                         | Differential Power Supply Rejection $(\Delta V_S/\Delta V_{OSDIFF})$                     | V <sub>S</sub> = 2.7V to 3.5V                                   | • | 55              | 75         |                | dB             |
| PSRRCM                       | Output Common Mode Power Supply Rejection $(\Delta V_S/\Delta V_{OSCM})$                 | V <sub>S</sub> = 2.7V to 3.5V                                   | • | 55              | 65         |                | dB             |
| G <sub>CM</sub>              | Common Mode Gain (ΔV <sub>OUTCM</sub> /ΔV <sub>OCM</sub> )                               | V <sub>OCM</sub> from 0.5V to 2V                                | • |                 | 1          |                | V/V            |
| $\Delta G_{CM}$              | Common Mode Gain Error 100 • (G <sub>CM</sub> – 1)                                       | V <sub>OCM</sub> from 0.5V to 2V                                | • |                 | ±0.4       | ±0.8           | %              |
| BAL                          | Output Balance (ΔV <sub>OUTCM</sub> /ΔV <sub>OUTDIFF</sub> )                             | $\Delta V_{OUTDIFF} = 2V$                                       |   |                 |            |                |                |
|                              |                                                                                          | Single-Ended Input<br>Differential Input                        | • |                 | –57<br>–65 | -45<br>-45     | dB<br>dB       |
| V <sub>OSCM</sub>            | Common Mode Offset Voltage (V <sub>OUTCM</sub> – V <sub>OCM</sub> )                      | 2 moronia mpar                                                  | • |                 | ±6         | ±15            | mV             |
| $\Delta V_{OSCM}/\Delta T$   | Common Mode Offset Voltage Drift                                                         |                                                                 | • |                 | 15         |                | μV/°C          |
| V <sub>OUTCMR</sub>          | Output Signal Common Mode Range<br>(Voltage Range for the V <sub>OCM</sub> Pin)          |                                                                 | • | 0.5             |            | 2              | V              |
| R <sub>INVOCM</sub>          | Input Resistance, V <sub>OCM</sub> Pin                                                   |                                                                 | • | 12              | 18         | 24             | kΩ             |
| V <sub>OCM</sub>             | Self-Biased Voltage at the V <sub>OCM</sub> Pin                                          | V <sub>OCM</sub> = Open                                         | • | 1.15            | 1.25       | 1.35           | V              |
|                              | Output Voltage, High, +OUT/-OUT Pins                                                     | $V_S = 3.3V$ , $I_L = 0$                                        | • | 2.2             | 2.35       |                | V              |
|                              |                                                                                          | $V_S = 3.3V$ , $I_L = -20mA$                                    | • | 2               | 2.15       |                | V              |
|                              |                                                                                          | $V_S = 3V, I_L = 0$<br>$V_S = 3V, I_L = -5mA$                   | • | 2<br>1.95       | 2.05<br>2  |                | V              |
|                              |                                                                                          | $V_S = 3V$ , $I_L = -300$ A                                     | • | 1.7             | 1.85       |                | V              |
|                              | Output Voltage, Low, +OUT/-OUT Pins                                                      | V <sub>S</sub> = 3V, I <sub>L</sub> = 0                         | • |                 | 0.23       | 0.33           | V              |
|                              |                                                                                          | $V_S = 3V, I_L = 5mA$                                           | • |                 | 0.34       | 0.4            | V              |
|                              |                                                                                          | $V_{S} = 3V, I_{L} = 20mA$                                      | • |                 | 0.75       | 0.85           | 6406fc         |



**DC ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{OCM} = V_{ICM} = 1.25V$ ,  $V_{\overline{SHDN}} = open$ ,  $R_{BAL} = 100k\Omega$ ,  $R_I = 150\Omega$ ,  $R_F = 150\Omega$  (0.1% resistors),  $C_F = 1.8pF$  (see Figure 1) unless otherwise noted.  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL            | PARAMETER                                              | CONDITIONS                                  |   | MIN | TYP  | MAX  | UNITS |
|-------------------|--------------------------------------------------------|---------------------------------------------|---|-----|------|------|-------|
| I <sub>SC</sub>   | Output Short-Circuit Current, +OUT/-OUT Pins (Note 10) |                                             | • | ±35 | ±55  |      | mA    |
| A <sub>VOL</sub>  | Large-Signal Open Loop Voltage Gain                    |                                             |   |     | 90   |      | dB    |
| Vs                | Supply Voltage Range                                   |                                             | • | 2.7 |      | 3.5  | V     |
| Is                | Supply Current                                         |                                             | • |     | 18   | 22   | mA    |
| I <sub>SHDN</sub> | Supply Current in Shutdown                             | V <sub>SHDN</sub> = 0V                      | • |     | 300  | 500  | μА    |
| R <sub>SHDN</sub> | SHDN Pull-Up Resistor                                  | $V_{\overline{SHDN}} = 0V \text{ to } 0.5V$ | • | 60  | 100  | 140  | kΩ    |
| $V_{IL}$          | SHDN Input Logic Low                                   |                                             | • | 0.4 | 0.7  |      | V     |
| $V_{IH}$          | SHDN Input Logic High                                  |                                             | • |     | 2.25 | 2.55 | V     |
| t <sub>ON</sub>   | Turn-On Time                                           |                                             |   |     | 200  |      | ns    |
| t <sub>OFF</sub>  | Turn-Off Time                                          |                                             |   |     | 50   |      | ns    |

**AC ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{OCM} = V_{ICM} = 1.25V$ ,  $V_{\overline{SHDN}} = open$ ,  $R_1 = 150\Omega$ ,  $R_F = 150\Omega$  (0.1% resistors),  $C_F = 1.8pF$ ,  $R_{LOAD} = 400\Omega$  (see Figure 2) unless otherwise noted.  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL            | PARAMETER                                                                                     | CONDITIONS                                                                                                                                                                        |   | MIN | TYP         | MAX | UNITS      |
|-------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-------------|-----|------------|
| SR                | Slew Rate                                                                                     | Differential Output                                                                                                                                                               |   |     | 630         |     | V/µS       |
| GBW               | Gain-Bandwidth Product                                                                        | f <sub>TEST</sub> = 30MHz                                                                                                                                                         |   |     | 3           |     | GHz        |
| f <sub>-3dB</sub> | -3dB Frequency (See Figure 2)                                                                 |                                                                                                                                                                                   | • | 500 | 800         |     | MHz        |
|                   | 50MHz Distortion<br>Differential Input, V <sub>OUTDIFF</sub> = 2V <sub>P-P</sub><br>(Note 13) | V <sub>OCM</sub> = 1.25V, V <sub>S</sub> = 3V<br>2nd Harmonic<br>3rd Harmonic                                                                                                     | • |     | -77<br>-65  | -55 | dBc<br>dBc |
|                   |                                                                                               | $V_{OCM}$ = 1.25V, $V_S$ = 3V, $R_{LOAD}$ = 800 $\Omega$ 2nd Harmonic 3rd Harmonic                                                                                                |   |     | -85<br>-72  |     | dBc<br>dBc |
|                   |                                                                                               | $\begin{split} &V_{OCM} = 1.25 \text{V, } V_S = 3 \text{V, } R_{LOAD} = 800 \Omega, \\ &R_I = R_F = 500 \Omega \\ &2 \text{nd Harmonic} \\ &3 \text{rd Harmonic} \end{split}$     |   |     | -80<br>-69  |     | dBc<br>dBc |
|                   | 50MHz Distortion<br>Single-Ended Input, V <sub>OUTDIFF</sub> = 2V <sub>P-P</sub><br>(Note 13) | $\begin{aligned} &V_{OCM} = 1.25 \text{V, } V_S = 3 \text{V, } R_{LOAD} = 800 \Omega, \\ &R_I = R_F = 500 \Omega \\ &2 \text{nd Harmonic} \\ &3 \text{rd Harmonic} \end{aligned}$ |   |     | -69<br>-73  |     | dBc<br>dBc |
|                   | 3rd-Order IMD at 49.5MHz, 50.5MHz                                                             | $V_{OUTDIFF} = 2V_{P-P}$ Envelope,<br>$R_{LOAD} = 800\Omega$                                                                                                                      |   |     | -65         |     | dBc        |
|                   | OIP3 at 50MHz (Note 11)                                                                       | $R_{LOAD} = 800\Omega$                                                                                                                                                            |   |     | 36.5        |     | dBm        |
| t <sub>S</sub>    | Settling Time                                                                                 | V <sub>OUTDIFF</sub> = 2V Step<br>1% Settling<br>0.1% Settling                                                                                                                    |   |     | 7<br>11     |     | ns<br>ns   |
| NF                | Noise Figure at 50MHz                                                                         | Shunt-Terminated to $50\Omega$ , $R_S = 50\Omega$ $Z_{IN} = 200\Omega$ ( $R_I = 100\Omega$ , $R_F = 300\Omega$ )                                                                  |   |     | 14.1<br>7.5 |     | dB<br>dB   |

### **ELECTRICAL CHARACTERISTICS**

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Input pins (+IN, -IN,  $V_{\rm OCM}$ ,  $\overline{\rm SHDN}$  and  $V_{\rm TIP}$ ) are protected by steering diodes to either supply. If the inputs should exceed either supply voltage, the input current should be limited to less than 10mA. In addition, the inputs +IN, -IN are protected by a pair of back-to-back diodes. If the differential input voltage exceeds 1.4V, the input current should be limited to less than 10mA.

**Note 3:** A heat sink may be required to keep the junction temperature below the Absolute Maximum Rating when the output is shorted indefinitely. Long-term application of output currents in excess of the absolute maximum ratings may impair the life of the device.

**Note 4:** The LTC6406C/LTC6406I are guaranteed functional over the operating temperature range –40°C to 85°C.

**Note 5:** The LTC6406C is guaranteed to meet specified performance from 0°C to 70°C. The LTC6406C is designed, characterized, and expected to meet specified performance from -40°C to 85°C but is not tested or QA sampled at these temperatures. The LTC6406I is guaranteed to meet specified performance from -40°C to 85°C.

**Note 6:** Input bias current is defined as the average of the input currents flowing into the inputs (-IN, and +IN). Input offset current is defined as the difference between the input currents ( $I_{OS} = I_B^+ - I_B^-$ ).

**Note 7:** Input common mode range is tested using the test circuit of Figure 1 by taking three measurements of differential gain with a  $\pm 1$ V DC differential output with V<sub>ICM</sub> = 0V; V<sub>ICM</sub> = 1.25V; V<sub>ICM</sub> = 3V, verifying that the differential gain has not deviated from the V<sub>ICM</sub> = 1.25V case by more than 0.5%, and that the common mode offset (V<sub>OSCM</sub>) has not deviated from the common mode offset at V<sub>ICM</sub> = 1.25V by more than  $\pm 20$ mV.

The voltage range for the output common mode range is tested using the test circuit of Figure 1 by applying a voltage on the  $V_{OCM}$  pin and testing at

both  $V_{OCM}$  = 1.25V and at the Electrical Characteristics table limits to verify that the common mode offset ( $V_{OSCM}$ ) has not deviated by more than  $\pm 10$ mV from the  $V_{OCM}$  = 1.25V case.

**Note 8:** Input CMRR is defined as the ratio of the change in the input common mode voltage at the pins +IN or -IN to the change in differential input referred voltage offset. Output CMRR is defined as the ratio of the change in the voltage at the  $V_{\rm OCM}$  pin to the change in differential input referred voltage offset. This specification is strongly dependent on feedback ratio matching between the two outputs and their respective inputs, and it is difficult to measure actual amplifier performance (see the Effects of Resistor Pair Mismatch in the Applications Information section of this data sheet). For a better indicator of actual amplifier performance independent of feedback component matching, refer to the PSRR specification.

**Note 9:** Differential power supply rejection (PSRR) is defined as the ratio of the change in supply voltage to the change in differential input referred voltage offset. Common mode power supply rejection (PSRRCM) is defined as the ratio of the change in supply voltage to the change in the common mode offset,  $V_{OUTCM} - V_{OCM}$ .

**Note 10:** Extended operation with the output shorted may cause the junction temperature to exceed the 150°C limit.

Note 11: Because the LTC6406 is a feedback amplifier with low output impedance, a resistive load is not required when driving an ADC. Therefore, typical output power can be very small in many applications. In order to compare the LTC6406 with RF style amplifiers that require  $50\Omega$  load, the output voltage swing is converted to dBm as if the outputs were driving a  $50\Omega$  load. For example,  $2V_{P-P}$  output swing is equal to 10dBm using this convention.

**Note 12:** Includes offset/drift induced by feedback resistors mismatch. See the Applications Information section for more details.

**Note 13:** QFN package only. Refer to data sheet curves for MSOP package numbers.

## TYPICAL PERFORMANCE CHARACTERISTICS





**Differential Input Referred** 



## TYPICAL PERFORMANCE CHARACTERISTICS





















## TYPICAL PERFORMANCE CHARACTERISTICS (QFN Package)

#### **Small-Signal Step Response**



 $\begin{array}{l} V_S=3V \\ V_{OCM}=V_{ICM}=1.25V \\ R_{LOAD}=400\Omega \\ R_I=R_F=150\Omega, \, C_F=1.8pF \\ C_L=0pF \\ V_{IN}=200mV_{P-P}, \, DIFFERENTIAL \end{array}$ 

#### **Large-Signal Step Response**



$$\begin{split} &V_S = 3V \\ &R_{LOAD} = 400\Omega \\ &V_{IN} = 2V_{P-P}, \, DIFFERENTIAL \end{split}$$

#### Output Overdrive Response



 $V_S = 3V$  $V_{OCM} = 1.25V$ 

 $R_{LOAD} = 200\Omega$  TO GROUND PER OUTPUT

# Frequency Response vs Closed-Loop Gain



| A <sub>V</sub> (V/V) | $R_{I}(\Omega)$ | R <sub>F</sub> (Ω) | C <sub>F</sub> (pF) |
|----------------------|-----------------|--------------------|---------------------|
| 1                    | 150             | 150                | 1.8                 |
| 2                    | 150             | 300                | 1.8                 |
| 5                    | 150             | 750                | 0.7                 |
| 10                   | 150             | 1.5k               | 0.3                 |
| 20                   | 150             | 3k                 | 0.2                 |
| 100                  | 150             | 15k                | 0                   |

## Frequency Response vs Load Capacitance



#### Frequency Response vs Input Common Mode Voltage



06 G16

## TYPICAL PERFORMANCE CHARACTERISTICS (QFN Package)

#### **Harmonic Distortion vs Frequency**



## Harmonic Distortion vs Input Common Mode Voltage



## Harmonic Distortion vs Input Amplitude



#### **Harmonic Distortion vs Frequency**



## Harmonic Distortion vs Input Common Mode Voltage



## Harmonic Distortion vs Input Amplitude



## Intermodulation Distortion vs Frequency



## Intermodulation Distortion vs Input Common Mode Voltage



## Intermodulation Distortion vs Input Amplitude





## TYPICAL PERFORMANCE CHARACTERISTICS (MSOP Package)





| A <sub>V</sub> (V/V) | $R_{I}(\Omega)$ | R <sub>F</sub> (Ω) | C <sub>F</sub> (pF) |
|----------------------|-----------------|--------------------|---------------------|
| 1                    | 150             | 150                | 2.2                 |
| 2                    | 150             | 300                | 2.2                 |
| 5                    | 150             | 750                | 0.9                 |
| 10                   | 150             | 1.5k               | 0.4                 |
| 20                   | 150             | 3k                 | 0.2                 |
| 100                  | 150             | 15k                | 0                   |

## Frequency Response vs Load Capacitance



#### Frequency Response vs Input Common Mode Voltage



#### **Harmonic Distortion vs Frequency**







# Harmonic Distortion vs Input Amplitude



## TYPICAL PERFORMANCE CHARACTERISTICS (MSOP Package)







## PIN FUNCTIONS (QFN/MSOP)

**SHDN** (**Pin 1/Pin 7**): When SHDN is floating or directly tied to V<sup>+</sup>, the LTC6406 is in the normal (active) operating mode. When the SHDN pin is connected to V<sup>-</sup>, the LTC6406 enters into a low power shutdown state with Hi-Z outputs.

V+, V-(Pins 2, 10, 11 and Pins 3, 9, 12/Pins 3, 6): Power Supply Pins. It is critical that close attention be paid to supply bypassing. For single supply applications it is recommended that a high quality 0.1µF surface mount ceramic bypass capacitor be placed between V<sup>+</sup> and V<sup>-</sup> with direct short connections. In addition, V- should be tied directly to a low impedance ground plane with minimal routing. For dual (split) power supplies, it is recommended that additional high quality, 0.1µF ceramic capacitors are used to bypass V<sup>+</sup> to ground and V<sup>-</sup> to ground, again with minimal routing. For driving large loads ( $<200\Omega$ ). additional bypass capacitance may be needed for optimal performance. Keep in mind that small geometry (e.g. 0603) or smaller) surface mount ceramic capacitors have a much higher self resonant frequency than do leaded capacitors, and perform best in high speed applications.

 $V_{OCM}$  (Pin 4/Pin 2): Output Common Mode Reference Voltage. The voltage on  $V_{OCM}$  sets the output common mode voltage level (which is defined as the average of the

voltages on the +OUT and –OUT pins). The  $V_{OCM}$  voltage is internally set by a resistive divider between the supplies, developing a default voltage potential of 1.25V with a 3V supply. The  $V_{OCM}$  pin can be overdriven by an external voltage capable of driving the  $18k\Omega$  Thevenin equivalent impedance presented by the pin. The  $V_{OCM}$  pin should be bypassed with a high quality ceramic bypass capacitor of at least  $0.01\mu\text{F}$ , to minimize common mode noise from being converted to differential noise by impedance mismatches both externally and internally to the IC.

 $V_{TIP}$  (Pin 5/NA): This pin can normally be left floating. It determines which pair of input transistors (NPN or PNP or both) is sensing the input signal. The  $V_{TIP}$  pin is set by an internal resistive divider between the supplies, developing a default 1.55V voltage with a 3V supply.  $V_{TIP}$  has a Thevenin equivalent resistance of approximately 15k and can be overdriven by an external voltage. The  $V_{TIP}$  pin should be bypassed with a high quality ceramic bypass capacitor of at least 0.01 $\mu$ F. See the Applications Information section for more details.

**+OUT**, **–OUT** (Pins 7, 14/Pins 4, 5): Unfiltered Output Pins. Besides driving the feedback network, each pin can drive an additional  $50\Omega$  to ground with typical short-circuit current limiting of  $\pm 55$ mA. Each amplifier output

TI INEAD

## PIN FUNCTIONS (QFN/MSOP)

is designed to drive a load capacitance of 5pF. Larger capacitive loads should be decoupled with at least  $15\Omega$  resistors from each output.

**+OUTF, -OUTF (Pins 8, 13/NA):** Filtered Output Pins. These pins have a series RC network (R =  $50\Omega$ , C = 3.75pF) connected between the filtered and unfiltered outputs. See the Applications Information section for more details.

+IN, -IN (Pins 15, 6/Pins 8, 1): Noninverting and Inverting Input Pins of the amplifier, respectively. For best perfor-

mance, it is highly recommended that stray capacitance be kept to an absolute minimum by keeping printed circuit connections as short as possible.

**NC (Pin 16/NA):** No Connection. This pin is not connected internally.

**Exposed Pad (Pin 17/Pin 9):** Tie the bottom pad to V<sup>-</sup>. If split supplies are used, DO NOT tie the pad to ground.

### **BLOCK DIAGRAMS**

#### LTC6406 Block Diagram/Pinout in MSOP Package



#### LTC6406 Block Diagram/Pinout in QFN Package





#### **Functional Description**

The LTC6406 is a small outline, wideband, low noise, and low distortion fully-differential amplifier with accurate output phase balancing. The LTC6406 is optimized to drive low voltage, single-supply, differential input analog-to-digital converters (ADCs). The LTC6406 input common mode range is rail-to-rail, while the output common mode voltage is independently adjustable by applying a voltage on the V<sub>OCM</sub> pin. The output voltage swing extends from near ground to 2V, to be compatible with a wide range of ADC converter input requirements. This makes the LTC6406 ideal for level-shifting signals with a wide common mode range for driving 12-bit to 16-bit single supply, differential input ADCs. The differential output allows for twice the signal swing in low voltage systems when compared to

single-ended output amplifiers. The balanced differential nature of the amplifier also provides even-order harmonic distortion cancellation, and less susceptibility to common mode noise (like power supply noise). The LTC6406 can be used as a single-ended input to differential output amplifier, or as a differential input to differential output amplifier.

The LTC6406 output common mode voltage, defined as the average of the two output voltages, is independent of the input common mode voltage, and is adjusted by applying a voltage on the  $V_{OCM}$  pin. If the pin is left open, there is an internal resistive voltage divider, which develops a potential of 1.25V (if the supply is 3V). It is recommended that a high quality ceramic capacitor is used to bypass the  $V_{OCM}$  pin to a low impedance ground plane. The LTC6406's internal common mode feedback path forces accurate



Figure 1. DC Test Circuit





Figure 2. AC Test Circuit (-3dB BW Testing)

output phase balancing to reduce even order harmonics, and centers each individual output about the potential set by the  $V_{\text{OCM}}$  pin.

$$V_{OUTCM} = V_{OCM} = \frac{V_{+OUT} + V_{-OUT}}{2}$$

The outputs (+OUT and -OUT) of the LTC6406 are capable of swinging from close to ground to typically 1V below V<sup>+</sup>. They can source or sink up to approximately 55mA of current. Each output is designed to directly drive up to 5pF to ground. Higher load capacitances should be decoupled with at least 15 $\Omega$  of series resistance from each output.

### **Input Pin Protection**

The LTC6406 input stage is protected against differential input voltages which exceed 1.4V by two pairs of series diodes connected back to back between +IN and -IN. In

addition, the input pins have clamping diodes to either power supply. If the input pins are over-driven, the current should be limited to under 10mA to prevent damage to the IC. The LTC6406 also has clamping diodes to either power supply on the  $V_{OCM}$ ,  $V_{TIP}$  and  $\overline{SHDN}$  pins and if driven to voltages which exceed either supply, they too, should be current limited to under 10mA.

#### SHDN Pin

The SHDN pin is a CMOS logic input with a 100k internal pull-up resistor. If the pin is driven low, the LTC6406 powers down with Hi-Z outputs. If the pin is left unconnected or driven high, the part is in normal active operation. Some care should be taken to control leakage currents at this pin to prevent inadvertently putting the LTC6406 into shutdown. The turn-on and turn-off time between the shutdown and active states are typically less than 1µs.



#### **General Amplifier Applications**

As levels of integration have increased and correspondingly, system supply voltages decreased, there has been a need for ADCs to process signals differentially in order to maintain good signal to noise ratios. These ADCs are typically supplied from a single supply voltage which can be as low as 3V, and will have an optimal common mode input range of 1.25V or 1.5V. The LTC6406 makes interfacing to these ADCs easy, by providing both single-ended to differential conversion as well as common mode level shifting. The front page of this data sheet shows a typical application. The gain to  $V_{\text{OUTDIFF}}$  from  $V_{\text{INM}}$  and  $V_{\text{INP}}$  is:

$$V_{OUTDIFF} = V_{+OUT} - V_{-OUT} \approx \frac{R_F}{R_I} \bullet (V_{INP} - V_{INM})$$

Note from the above equation, the differential output voltage  $(V_{+OUT}-V_{-OUT})$  is completely independent of input and output common mode voltages, or the voltage at the common mode pin. This makes the LTC6406 ideally suited for preamplification, level shifting and conversion of single-ended signals to differential output signals in preparation for driving differential input ADCs.

#### **Effects of Resistor Pair Mismatch**

Figure 3 shows a circuit diagram which takes into consideration that real world resistors will not match perfectly. Assuming infinite open-loop gain, the differential output relationship is given by the equation:

$$\begin{aligned} &V_{OUTDIFF} = V_{+OUT} - V_{-OUT} \cong \frac{R_F}{R_I} \bullet V_{INDIFF} + \\ &\frac{\Delta \beta}{\beta_{\Delta VG}} \bullet V_{ICM} - \frac{\Delta \beta}{\beta_{\Delta VG}} \bullet V_{OCM} \end{aligned}$$

where:

 $R_F$  is the average of  $R_{F1}$ , and  $R_{F2}$ , and  $R_I$  is the average of  $R_{I1}$ , and  $R_{I2}$ .

 $\beta_{AVG}$  is defined as the average feedback factor from the outputs to their respective inputs:

$$\beta_{AVG} = \frac{1}{2} \bullet \left( \frac{R_{I1}}{R_{I1} + R_{F1}} + \frac{R_{I2}}{R_{I2} + R_{F2}} \right)$$

 $\Delta\beta$  is defined as the difference in feedback factors:

$$\Delta \beta = \frac{R_{|2}}{R_{|2} + R_{F2}} - \frac{R_{|1}}{R_{|1} + R_{F1}}$$

 $V_{ICM}$  is defined as the average of the two input voltages  $V_{INP}$ , and  $V_{INM}$  (also called the input common mode voltage):

$$V_{ICM} = \frac{1}{2} \bullet (V_{INP} + V_{INM})$$

and V<sub>INDIFF</sub> is defined as the difference of the input voltages:

$$V_{INDIFF} = V_{INP} - V_{INM}$$

 $V_{OCM}$  is defined as the average of the two output voltages  $V_{+OUT}$  and  $V_{-OUT}\colon$ 

$$V_{OCM} = \frac{V_{+OUT} + V_{-OUT}}{2}$$

When the feedback ratios mismatch ( $\Delta\beta$ ), common mode to differential conversion occurs.

Setting the differential input to zero ( $V_{INDIFF} = 0$ ), the degree of common mode to differential conversion is given by the equation:

$$V_{OUTDIFF} = V_{+OUT} - V_{-OUT} \approx \left(V_{ICM} - V_{OCM}\right) \bullet \frac{\Delta \beta}{\beta_{AVG}}$$



Figure 3. Real-World Application with Feedback Resistor Pair Mismatch

TLINEAR

In general, the degree of feedback pair mismatch is a source of common mode to differential conversion of both signals and noise. Using 1% resistors or better will mitigate most problems, and will provide about 34dB worst case of common mode rejection. Using 0.1% resistors will provide about 54dB of common mode rejection. A low impedance ground plane should be used as a reference for both the input signal source and the  $V_{OCM}$  pin. Bypassing the  $V_{OCM}$  with a high quality 0.1µF ceramic capacitor to this ground plane will further help prevent common mode signals from being converted to differential signals.

There may be concern on how feedback factor mismatch affects distortion. Feedback factor mismatch from using 1% resistors or better, has a negligible effect on distortion. However, in single supply level-shifting applications where there is a voltage difference between the input common mode voltage and the output common mode voltage, resistor mismatch can make the apparent voltage offset of the amplifier appear worse than specified.

The apparent input referred offset induced by feedback factor mismatch is derived from the above equation:

$$V_{OSDIFF(APPARENT)} \approx (V_{ICM} - V_{OCM}) \bullet \Delta \beta$$

Using the LTC6406 in a single supply application on a single 3V supply with 1% resistors, and the input common mode grounded, with the  $V_{OCM}$  pin biased at 1.25V, the worst case DC offset can induce 12.5mV of apparent offset voltage. With 0.1% resistors, the worst-case apparent offset reduces to 1.25mV.

#### **Input Impedance and Loading Effects**

The input impedance looking into the  $V_{INP}$  or  $V_{INM}$  input of Figure 1 depends on whether or not the sources  $V_{INP}$  and  $V_{INM}$  are fully differential or not. For balanced input sources ( $V_{INP} = -V_{INM}$ ), the input impedance seen at either input is simply:

$$R_{INP} = R_{INM} = R_{I}$$

For single-ended inputs, because of the signal imbalance at the input, the input impedance actually increases over

the balanced differential case. The input impedance looking into either input is:

$$R_{INP} = R_{INM} = \frac{R_I}{\left(1 - \frac{1}{2} \cdot \left(\frac{R_F}{R_I + R_F}\right)\right)}$$

Input signal sources with non-zero output impedances can also cause feedback imbalance between the pair of feedback networks. For the best performance, it is recommended that the input source output impedance be compensated for. If input impedance matching is required by the source, a termination resistor R1 should be chosen (see Figure 4):

$$R1 = \frac{R_{INM} \cdot R_{S}}{R_{INM} - R_{S}}$$



Figure 4. Optimal Compensation for Signal Source Impedance

According to Figure 4, the input impedance looking into the differential amp ( $R_{INM}$ ) reflects the single-ended source case, thus:

$$R_{INM} = \frac{R_I}{\left(1 - \frac{1}{2} \cdot \left(\frac{R_F}{R_I + R_F}\right)\right)}$$

R2 is chosen to equal R1||R<sub>S</sub>:

$$R2 = \frac{R1 \cdot R_S}{R1 + R_S}$$



#### **Input Common Mode Voltage Range**

The LTC6406's input common mode voltage ( $V_{ICM}$ ) is defined as the average of the two input voltages,  $V_{+IN}$ , and  $V_{-IN}$ . At the inputs to the actual op amp, the range extends from  $V^-$  to  $V^+$ . This makes it easy to interface to a wide range of common mode signals, from ground referenced to  $V_{CC}$  referenced signals. Moreover, due to external resistive divider action of the gain and feedback resistors, the effective range of signals that can be processed is even wider. The input common mode range at the op amp inputs depends on the circuit configuration (gain),  $V_{OCM}$  and  $V_{CM}$  (refer to Figure 5). For fully differential input applications, where  $V_{INP} = -V_{INM}$ , the common mode input is approximately:

$$\begin{split} V_{ICM} = & \frac{V_{+IN} + V_{-IN}}{2} \approx V_{OCM} \bullet \left(\frac{R_I}{R_I + R_F}\right) + \\ V_{CM} \bullet \left(\frac{R_F}{R_F + R_I}\right) \end{split}$$

With single-ended inputs, there is an input signal component to the input common mode voltage. Applying only  $V_{INP}$  (setting  $V_{INM}$  to zero), the input common voltage is approximately:

$$\begin{split} V_{ICM} = & \frac{V_{+IN} + V_{-IN}}{2} \approx V_{0CM} \bullet \left(\frac{R_I}{R_I + R_F}\right) + \\ & V_{CM} \bullet \left(\frac{R_F}{R_F + R_I}\right) + \frac{V_{INP}}{2} \bullet \left(\frac{R_F}{R_F + R_I}\right) \end{split}$$

Use the equations above to check that the  $V_{ICM}$  at the op amp inputs is within range ( $V^-$  to  $V^+$ ).

#### Manipulating the Rail-to-Rail Input Stage with V<sub>TIP</sub>

To achieve rail-to-rail input operation, the LTC6406 features an NPN input stage in parallel with a PNP input stage. When the input common mode voltage is near V<sup>+</sup>, the NPNs are active while the PNPs are off. When the input common mode is near V<sup>-</sup>, the PNPs are active while the NPNs are off. At some range in the middle, both input stages are active. This 'hand-off' operation happens automatically.

In the QFN package, a special pin,  $V_{TIP}$ , is made available that can be used to manipulate the 'hand-off' operation between the NPN and PNP input stages. By default, the  $V_{TIP}$  pin is internally biased by an internal resistive divider between the supplies, developing a default 1.55V voltage with a 3V supply. If desired,  $V_{TIP}$  can be overdriven by an external voltage (the Thevenin equivalent resistance is approximately 15k).

If  $V_{TIP}$  is pulled closer to  $V^-$ , the range over which the NPN input pair remains active is increased, while the range over which the PNP input pair is active is reduced. In applications where the input common mode does not come close to  $V^-$ , this mode can be used to further improve linearity beyond the specified performance.

If  $V_{TIP}$  is pulled closer to  $V^+$ , the range over which the PNP input pair remains active is increased, while the range over which the NPN input pair is active is reduced. In applications where the input common mode does not come close to  $V^+$ , this mode can be used to further improve linearity beyond the specified performance.



TECHNOLOGY TECHNOLOGY

#### **Output Common Mode Voltage Range**

The output common mode voltage is defined as the average of the two outputs:

$$V_{OUTCM} = V_{OCM} = \frac{V_{+OUT} + V_{-OUT}}{2}$$

The  $V_{OCM}$  pin sets this average by an internal common mode feedback loop which internally forces  $V_{OUTCM} = V_{OCM}$ . The output common mode range extends from 0.5V above  $V^-$  to 1V below  $V^+$ . The  $V_{OCM}$  voltage is internally set by a resistive divider between the supplies, developing a default voltage potential of 1.25V with a 3V supply.

In single supply applications, where the LTC6406 is used to interface to an ADC, the optimal common mode input range to the ADC is often determined by the ADC's reference. If the ADC makes a reference available for setting the input common mode voltage, it can be directly tied to the  $V_{OCM}$  pin (as long as it is able to drive the  $18 k\Omega$  Thevenin equivalent input impedance presented by the  $V_{OCM}$  pin).

The  $V_{OCM}$  pin should be bypassed with a high quality ceramic bypass capacitor of at least  $0.01\mu F$  to filter any common mode noise rather than being converted to differential noise and to prevent common mode signals on this pin from being inadvertently converted to differential signals by impedance mismatches both externally and internally to the IC.

#### **Output Filter Considerations and Use**

Filtering at the output of the LTC6406 is often desired to provide antialiasing or to improve signal to noise ratio. To simplify this filtering, the LTC6406 in the QFN package includes an additional pair of differential outputs (+OUTF and -OUTF) which incorporate an internal lowpass RC network with a -3dB bandwidth of 850MHz (Figure 6).

These pins each have an output resistance of  $50\Omega$  (tolerance  $\pm 12\%$ ). Internal capacitances are 1.25pF (tolerance  $\pm 15\%$ ) to V<sup>-</sup> on each filtered output, plus an additional



Figure 6. LTC6406 Internal Filter Topology

1.25pF (tolerance ±15%) capacitor connected between the two filtered outputs. This resistor/capacitor combination creates filtered outputs that look like a series  $50\Omega$  resistor with a 3.75pF capacitor shunting each filtered output to AC ground, providing a –3dB bandwidth of 850MHz, and a noise bandwidth of 1335MHz. The filter cutoff frequency is easily modified with just a few external components. To increase the cutoff frequency, simply add two equal value resistors, one between +OUT and +OUTF and the other between -OUT and -OUTF (Figure 7). These resistors, in parallel with the internal  $50\Omega$  resistors, lower the overall resistance and therefore increase filter bandwidth. For example, to double the filter bandwidth, add two external  $50\Omega$  resistors to lower the series filter resistance to  $25\Omega$ . The 3.75pF of capacitance remains unchanged, so filter bandwidth doubles. Keep in mind, the series resistance also serves to decouple the outputs from load capacitance. The outputs of the LTC6406 are designed to drive 5pF to ground, so care should be taken to not lower the effective impedance between +OUT and +OUTF or -OUT and -OUTF below  $15\Omega$ .

To decrease filter bandwidth, add two external capacitors, one from +OUTF to ground, and the other from -OUTF to ground. A single differential capacitor connected between +OUTF and -OUTF can also be used, but since it is being



driven differentially it will appear at each filtered output as a single-ended capacitance of twice the value. To halve the filter bandwidth, for example, two 3.9pF capacitors could be added (one from each filtered output to ground). Alternatively, one 1.8pF capacitor could be added between

the filtered outputs, which also halves the filter bandwidth. Combinations of capacitors could be used as well; a three capacitor solution of 1.2pF from each filtered output to ground plus a 1.2pF capacitor between the filtered outputs would also halve the filter bandwidth (Figure 8).



Figure 7. LTC6406 Filter Topology Modified for 2x Filter Bandwidth (Two External Resistors)



Figure 8. LTC6406 Filter Topology Modified for 1/2x Filter Bandwidth (Three External Capacitors)

LINEAR

#### **Noise Considerations**

The LTC6406's input referred voltage noise is  $1.6 \text{nV}/\sqrt{\text{Hz}}$ . Its input referred current noise is  $2.5 \text{pA}/\sqrt{\text{Hz}}$ . In addition to the noise generated by the amplifier, the surrounding feedback resistors also contribute noise. A noise model is shown in Figure 9. The output noise generated by both the amplifier and the feedback components is governed by the equation:

$$e_{no} = \sqrt{\frac{\left(e_{ni} \cdot \left(1 + \frac{R_F}{R_I}\right)\right)^2 + 2 \cdot \left(I_n \cdot R_F\right)^2 + 2 \cdot \left(I_n \cdot R_$$

A plot of this equation, and a plot of the noise generated by the feedback components for the LTC6406 is shown in Figure 10.



Figure 9. Noise Model of the LTC6406



Figure 10. LTC6406 Output Spot Noise vs Spot Noise Contributed by Feedback Network Alone

The LTC6406's input referred voltage noise contributes the equivalent noise of a  $155\Omega$  resistor. When the feedback network is comprised of resistors whose values are less than this, the LTC6406's output noise is voltage noise dominant (see Figure 10):

$$e_{no} \approx e_{ni} \cdot \left(1 + \frac{R_F}{R_I}\right)$$

Feedback networks consisting of resistors with values greater than about  $200\Omega$  will result in output noise which is resistor noise and amplifier current noise dominant.

$$e_{no} \approx \sqrt{2} \cdot \sqrt{\left(I_n \cdot R_F\right)^2 + \left(1 + \frac{R_F}{R_I}\right) \cdot 4 \cdot k \cdot T \cdot R_F}$$

Lower resistor values ( $<100\Omega$ ) always result in lower noise at the penalty of increased distortion due to increased loading of the feedback network on the output. Higher resistor values (but still less than  $<500\Omega$ ) will result in higher output noise, but typically improved distortion due to less loading on the output. The optimal feedback resistance for the LTC6406 runs in between  $100\Omega$  to  $500\Omega$ .

The differential filtered outputs +OUTF and -OUTF will have a little higher noise than the unfiltered outputs (due to the two  $50\Omega$  resistors which contribute  $0.9nV/\sqrt{Hz}$  each), but can provide superior signal-to-noise due to the output noise filtering.

#### **Layout Considerations**

Because the LTC6406 is a very high speed amplifier, it is sensitive to both stray capacitance and stray inductance. In the QFN package, three pairs of power supply pins are provided to keep the power supply inductance as low as possible to prevent any degradation of amplifier 2nd harmonic performance. It is critical that close attention be paid to supply bypassing. For single supply applications it is recommended that high quality 0.1µF surface mount ceramic bypass capacitor be placed directly between each V<sup>+</sup> and V<sup>-</sup> pin with direct short connections. The V<sup>-</sup> pins should be tied directly to a low impedance ground plane with minimal routing. For dual (split) power supplies, it is recommended that additional high quality, 0.1µF ceramic capacitors are used to bypass V<sup>+</sup> to ground and V<sup>-</sup> to ground, again with minimal routing. For driving large loads  $(<200\Omega)$ , additional bypass capacitance may be needed for optimal performance. Keep in mind that small geometry (e.g. 0603) surface mount ceramic capacitors have a much higher self resonant frequency than do leaded capacitors, and perform best in high speed applications.

Any stray parasitic capacitances to ground at the summing junctions, +IN and –IN, should be minimized. This becomes especially true when the feedback resistor network uses resistor values >500 $\Omega$  in circuits with R<sub>F</sub> = R<sub>I</sub>. Excessive peaking in the frequency response can be mitigated by adding small amounts of feedback capacitance around R<sub>F</sub>. Always keep in mind the differential nature of the LTC6406, and that it is critical that the load impedances seen by both outputs (stray or intended), should be as balanced and symmetric as possible. This will help preserve the natural balance of the LTC6406, which minimizes the generation of even order harmonics, and improves the rejection of common mode signals and noise.

It is highly recommended that the  $V_{OCM}$  pin be bypassed to ground with a high quality ceramic capacitor whose value exceeds  $0.01\mu E$ . This will help stabilize the common mode feedback loop as well as prevent thermal noise from the internal voltage divider and other external sources of noise from being converted to differential noise due to divider mismatches in the feedback networks. It is also recommended that the resistive feedback networks be comprised of 1% resistors (or better) to enhance the

output common mode rejection. This will also prevent  $V_{OCM}$  input referred common mode noise of the common mode amplifier path (which cannot be filtered) from being converted to differential noise, degrading the differential noise performance.

Feedback factor mismatch has a weak effect on distortion. Using 1% or better resistors will limit any mismatch from impacting amplifier linearity. However, in single supply level-shifting applications where there is a voltage difference between the input common mode voltage and the output common mode voltage, resistor mismatch can make the apparent voltage offset of the amplifier appear worse than specified.

#### Interfacing the LTC6406 to A/D Converters

Rail-to-rail input and fast settling time make the LTC6406 ideal for interfacing to low voltage, single supply, differential input ADCs. The sampling process of ADCs create a sampling glitch caused by switching in the sampling capacitor on the ADC front end which momentarily "shorts" the output of the amplifier as charge is transferred between the amplifier and the sampling capacitor. The amplifier must recover and settle from this load transient before this acquisition period ends for a valid representation of the input signal. In general, the LTC6406 will settle much more quickly from these periodic load impulses than from a 2V input step, but it is a good idea to either use the filtered outputs to drive the ADC (Figure 11 shows an example of this), or to place a discrete R-C filter network between the differential unfiltered outputs of the LTC6406 and the input of the ADC to help absorb the charge injection that comes out of the ADC from the sampling process. The capacitance of the filter network serves as a charge reservoir to provide high frequency charging during the sampling process, while the two resistors of the filter network are used to dampen and attenuate any charge kickback from the ADC. The selection of the R-C time constant is trial and error for a given ADC, but the following guidelines are recommended: Choosing too large of a resistor in the decoupling network leaving insufficient settling time will create a voltage divider between the dynamic input impedance of the ADC and the decoupling resistors. Choosing too small of a resistor will possibly prevent the resistor

LINEAD

from properly dampening the load transient caused by the sampling process, prolonging the time required for settling. In 16-bit applications, this will typically require a minimum of 11 R-C time constants. It is recommended that the capacitor chosen have a high quality dielectric (such as COG multilayer ceramic).



Figure 11. Interfacing the LTC6406 to an ADC

## TYPICAL APPLICATION

#### **DC-Coupled Level Shifting of Demodulator Output**



/ TLINEAR

## PACKAGE DESCRIPTION

#### **UD Package** 16-Lead Plastic QFN (3mm × 3mm)

(Reference LTC DWG # 05-08-1691)



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS



- 1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION (WEED-2) 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- ALL DIMENSIONS ARE IN MILLIMITERS
   DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH, MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



## PACKAGE DESCRIPTION

#### **MS8E Package** 8-Lead Plastic MSOP

(Reference LTC DWG # 05-08-1662)



- 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

  MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

