

# LTC6431-15 50Ω Gain Block IF Amplifier

- <sup>n</sup> **20MHz to 1700MHz Bandwidth**
- <sup>n</sup> **15.5dB Power Gain**
- <sup>n</sup> **47dBm OIP3 at 240MHz into a 50Ω Load**
- <sup>n</sup> **NF = 3.33dB at 240MHz**
- <sup>n</sup> **1nV/√Hz Total Input Noise**
- <sup>n</sup> **S11 < –15dB Up to 1.2GHz**
- <sup>n</sup> **S22 < –15dB Up to 1.2GHz**
- <sup>n</sup> >**2VP-P Linear Output Swing**
- <sup>n</sup> **P1dB = 20.6dBm**
- <sup>n</sup> **DC Power = 450mW**
- $\blacksquare$  50Ω Single-Ended Operation
- **n** Insensitive to  $V_{CC}$  Variation
- A-Grade 100% OIP3 Tested at 240MHz
- n Input/Output Internally Matched to  $50\Omega$
- Single 5V Supply
- **n** Unconditionally Stable

## Applications

- Single-Ended IF Amplifier
- ADC Driver
- **CATV**

# Typical Application



## Features Description

The LTC®6431-15 is a gain-block amplifier with excellent linearity at frequencies beyond 1000MHz and with low associated output noise.

The unique combination of high linearity, low noise and low power dissipation make this an ideal candidate for many signal-chain applications. The LTC6431-15 is easy to use, requiring a minimum of external components. It is internally input/output matched to  $50\Omega$  and it draws only 90mA from a single 5V supply.

On-chip bias and temperature compensation maintain performance over environmental changes.

The LTC6431-15 uses a high performance SiGe BiCMOS process for excellent repeatability compared with similar GaAs amplifiers. All A-grade LTC6431-15 devices are tested and guaranteed for OIP3 at 240MHz. The LTC6431-15 is housed in a 4mm  $\times$  4mm 24-lead QFN package with an exposed pad for thermal management and low inductance.

 $I$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.



1

## Absolute Maximum Ratings Pin Configuration

#### **(Note 1)**





## Order Information



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

### DC ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 50Ω. Typical measured DC electrical **performance using Test Circuit A.**







#### **AC ELECTRICAL CHARACTERISTICS** TA = 25°C (Note 3), V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 50 $\Omega$ , unless otherwise **noted. Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



# **AC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C (Note 3), V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 50** $\Omega$ **, unless otherwise**

**noted. Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**





# **AC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C (Note 3), V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 50** $\Omega$ **, unless otherwise**

**noted. Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** Guaranteed by design and characterization. This parameter is not tested.

**Note 3:** The LTC6431-15 is guaranteed functional over the case operating temperature range of –40°C to 85°C.

643115f **Note 4:** Small-signal parameters S and noise are de-embedded to the package pins, while large-signal parameters are measured directly from the circuit.



TYPICAL PERFORMANCE CHARACTERISTICS TA = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 50Ω, unless

**otherwise noted. Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**









**S11 vs Frequency Over Temperature S21 vs Frequency Over Temperature**







### Typical Performance Characteristics **A-Grade**

**TA = 25°C, VCC = 5V, ZSOURCE = ZLOAD = 50Ω, unless otherwise noted. Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**





**OIP3 vs Frequency Over Case Temperature**





7

TYPICAL PERFORMANCE CHARACTERISTICS TA = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 50Ω, unless

**otherwise noted. Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**





## Pin Functions

**GND (Pins 8, 17, 23, Exposed Pad Pin 25):** Ground. For best RF performance, all ground pins should be connected to the printed circuit board ground plane. The exposed pad should have multiple via holes to an underlying ground plane for low inductance and good thermal dissipation.

**IN (Pin 24):** Signal Input Pin. This pin has an internally generated 2V DC bias. A DC blocking capacitor is required. See the Applications Information section for specific recommendations.

**V<sub>CC</sub>** (Pins 9, 22): Positive Power Supply. Either V<sub>CC</sub> pin should be connected to the 5V supply. Bypass the  $V_{CC}$  pin with 1000pF and 0.1µF capacitors. The 1000pF capacitor should be physically close to Pin 22.

**OUT (Pin 18):** Amplifier Output Pin. A choke inductor is necessary to provide power from the 5V supply and to provide RF isolation. For best performance select a choke with low loss and high self-resonant frequency (SRF). A DC blocking capacitor is also required. See the Applications Information section for specific recommendations.

**DNC (Pins 1 to 7, 10 to 15, 19 to 21):** Do Not Connect. Do not connect these pins; allow them to **float. Failure to float these pins may impair operation of the LTC6431-15.**

**T\_DIODE (Pin 16):** Optional Diode. The T\_DIODE can be forward-biased to ground with 1mA of current. The measured voltage will be an indicator of chip temperature.

## Block Diagram





# Test Circuit A



**Figure 1. Application, Test Circuit A** 

## **OPERATION**

The LTC6431-15 is a highly linear, fixed-gain amplifier that is configured to operate single ended. Its core signal path consists of a single amplifier stage minimizing stability issues. The input is a Darlington pair for high input impedance and high current gain. Additional circuit enhancements increase the output impedance and minimize the effects of internal Miller capacitance.

The LTC6431-15 starts with a classic RF gain-block topology but adds additional enhancements to achieve dramatically improved linearity. Shunt and series feedback are added to lower the input/output impedance and match them simultaneously to the 50 $\Omega$  source and load. Meanwhile, an internal bias controller optimizes the internal operating point for peak linearity over environmental changes. This circuit architecture provides low noise, excellent RF power handling capability and wide bandwidth—characteristics that are desirable for IF signal chain applications.



## Applications Information

The LTC6431-15 is a highly linear fixed-gain amplifier which is designed for ease of use. Implementing an RF gain stage is often a multistep project. Typically an RF designer must choose a bias point and design a bias network. Next the designer needs to address impedance matching with input and output matching networks and, finally, add stability networks to ensure stable operation in and out of band. These tasks are handled internally within the LTC6431-15.

The LTC6431-15 has an internal self-biasing network which compensates for temperature variation and keeps the device biased for optimal linearity. Therefore, input and output DC blocking capacitors are required.

Both the input and output are internally impedance matched to 50Ω from 20MHz to 1700MHz. Similarly, an RF choke is required at the output to deliver DC current to the device. The RF choke acts as a high impedance (isolation) to the DC supply which is at RF ground. Thus, the internal LTC6431-15 impedance matching is unaffected by the biasing network. The open collector output topology can deliver much more power than an amplifier whose collector is biased through a resistor or active load.

#### **Choosing the Right RF Choke**

Not all choke inductors are created equal. It is always important to select an inductor with low  $R_{LOS}$ , as this will drop the available voltage to the device. Also look for an inductor with high self-resonant frequency (SRF) as this will limit the upper frequency where the choke is useful. Above the SRF, the parasitic capacitance dominates and the choke impedance will drop. For these reasons, wire wound inductors are preferred, and multilayer ceramic chip inductors should be avoided for an RF choke. Since the LTC6431-15 is capable of such wideband operation, a single choke value will probably not result in optimized performance across its full frequency band. Table 1 lists target frequency bands and suggested corresponding inductor values.





#### **DC Blocking Capacitor**

The role of a DC blocking capacitor is straightforward: block the path of DC current and allow a low series impedance path for the AC signal. Lower frequencies require a higher value of DC blocking capacitance. Generally, 1000pF to 10000pF will suffice for operation down to 20MHz. The LTC6431-15 is relatively insensitive to the choice of blocking capacitor.

#### **RF Bypass Capacitor**

RF bypass capacitors act to shunt AC signals to ground with a low impedance path. It is best to place them as close as possible to the DC power supply pins of the device. Any extra distance translates into additional series inductance which lowers the self-resonant frequency and useful bandwidth of the bypass capacitor. The suggested bypass capacitor network consists of two capacitors: a low value 1000pF capacitor to handle high frequencies in parallel with a larger 0.1µF capacitor to handle lower frequencies. Use ceramic capacitors of an appropriate physical size for each capacitance value (e.g., 0402 for the 1000pF, 0805 for the 0.1µF) to minimize the equivalent series resistance (ESR) of the capacitor.



# Applications Information

#### **Low Frequency Stability**

Most RF gain blocks suffer from low frequency instability. To avoid any stability issues, the LTC6431-15 has an internal feedback network that lowers the gain and matches the input and output impedances at frequencies above 20MHz. This feedback network contains a series capacitor, so if at some low frequency the feedback fails, the gain increases and gross impedance mismatches occur—indeed a recipe for instability. Luckily, this situation is easily resolved with a parallel capacitor and resistor network on the input, as seen in Figure 1. This network provides resistive loss at low frequencies and is bypassed by the parallel capacitor within the desired band of operation. However, if the LTC6431-15 is preceeded by a low frequency termination, such as a choke, the input stability network is NOT required.

#### **Test Circuit**

The test circuit shown in Figure 2 is designed to allow evaluation of the LTC6431-15 with standard single-ended 50 $Ω$  test equipment. The circuit requires a minimum of external components. Since the LTC6431-15 is a wideband part, the evaluation test circuit is optimized for wideband operation. Obviously, for narrowband applications the circuit can be further optimized. As mentioned earlier, input and output DC blocking capacitors are required as this device is internally biased for optimal operation. A frequency appropriate choke and decoupling capacitors are required to provide DC bias to the RF out node. A 5V

supply should also be applied to both of the  $V_{CC}$  pins on the device. A suggested parallel 60pF,  $350\Omega$  network has been added to the input to ensure low frequency stability. The 60pF capacitance can be increased to improve low frequency (<150MHz) performance. However, the designer needs to be sure that the impedance presented at low frequency will not create instability.

Please note that a number of DNC pins are connected on the demo board. These connections are not necessary for normal circuit operation.

#### **Exposed Pad and Ground Plane Considerations**

As with any RF device, minimizing ground inductance is critical. Care should be taken with board layouts using these exposed pad packages. The maximum allowable number of minimum diameter via holes should be placed underneath the exposed pad and connect to as many ground plane layers as possible. This will provide good RF ground and low thermal impedance. Maximizing the copper ground plane will also improve heat spreading and lower inductance. It is a good idea to cover the via holes with a solder mask on the backside of the PCB to prevent the solder from wicking away from the critical PCB to the exposed pad interface.

The LTC6431-15 is a wide bandwidth part, but it is not intended for operation down to DC. The lower frequency cutoff (20MHz) is limited by on-chip matching elements.



### Applications Information



**Figure 2. DC1774A-C Demo Board Schematic**



**Figure 3. Demo Board**



# LTC6431-15

S PARAMETERS 5V, 90mA, Z = 50Ω, T = 25°C, De-Embedded to Package Pins





### Package Description

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE, IF PRESENT

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION



