## LTC6432-15



# 100kHz to 1.4GHz Differential ADC Driver/IF Amplifier

- <sup>n</sup> **100kHz to 1400MHz Bandwidth**
- <sup>n</sup> **54.4dBm OIP3 at 1MHz into a 100Ω Diff Load**
- <sup>n</sup> **48.0dBm OIP3 at 150MHz into a 100Ω Diff Load**
- Up to 15dBm Output Power
- <sup>n</sup> **NF = 3.0dB at 240MHz**
- <sup>n</sup> **Low 1/f Noise Corner**
- User Defined Low Frequency
- <sup>n</sup> **15.2dB Fixed Power Gain**
- <sup>n</sup> **A-Grade 100% OIP3 Tested at 150MHz**
- 0.8 nV/ $\sqrt{Hz}$  Total Input Noise
- $\blacksquare$  >2.75V<sub>P-P</sub> Linear Output Swing
- $P1dB = 22.5dBm$
- **n** Insensitive to  $V_{CC}$  Variation
- Input/Output Internally Matched to 100Ω Differential
- Single 5V Supply
- $\blacksquare$  DC Power = 850mW
- **n** Unconditionally Stable

# **APPLICATIONS**

- Differential 1GHz Bandwidth ADC Driver
- Wideband Test Instrument Amplifier
- $\blacksquare$  Differential IF Amplifier
- 

TYPICAL APPLICATION

# FEATURES DESCRIPTION

The [LTC®6432-15](http://www.linear.com/LTC6432-15) is an ultra-high dynamic range differential gain block amplifier designed to drive high resolution, high speed ADCs. It offers a full GHz of data bandwidth for complex spectrally efficient modulations schemes or where resistance to blockers is critical. This unique device can simultaneously achieve low noise, incomparable linearity and flat gain over the 100kHz to 1GHz band.

Unlike wideband GaAs PHEMTs, MESFETs and GaN FETs, this SiGe based amplifier exhibits low 1/f noise and can be used down to 100kHz.

The LTC6432-15 is designed for ease of use requiring a minimum of support components. Impedance matching, temperature compensation and bias control are handled internally to ensure consistent performance over environmental changes.

All A-Grade LTC6432-15 devices are tested and guaranteed for OIP3 at 150MHz. The LTC6432-15 is housed in a 4mm × 4mm, 24L, QFN package with an exposed pad for thermal management and low inductance.

For a single-ended 50Ω IF Gain Block with similar performance, see the related LTC6433-15.

 $50\Omega/75\Omega$  Balanced IF Amplifier  $\sigma$ , LT, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners.



#### **OIP3 and S21 vs Frequency**



643215 TA01b

1

## ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

#### **(Note 1)**





### ORDER INFORMATION **<http://www.linear.com/product/LTC6432-15#orderinfo>**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to:<http://www.linear.com/leadfree/>

For more information on tape and reel specifications, go to: [http://www.linear.com/tapeandreel/.](http://www.linear.com/tapeandreel/) Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

The LTC6432-15 is available in two grades. Grade A guarantees a minimum OIP3 at 150MHz while grade B does not. A- and B-grades are identified by a label on the shipping container.

### DC ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 100Ω. Typical measured DC electrical **performance using Test Circuit A (Note 3).**



### AC ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>CASE</sub> = 30°C (Note 3). V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 100Ω, unless otherwise noted, **measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



### AC ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>CASE</sub> = 30°C (Note 3). V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 100Ω, unless otherwise noted, **measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



### AC ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>CASE</sub> = 30°C (Note 3). V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 100Ω, unless otherwise noted, **measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

tested.

**Note 3:** The LTC6432-15 is guaranteed functional over the case operating temperature range of –40 C to 85°C.

**Note 2:** Guaranteed by design and characterization. This parameter is not the test circuit.

**Note 4:** Small signal parameters S and Noise are de-embedded to the package pins, while large signal parameters are measured directly from

### TYPICAL PERFORMANCE CHARACTERISTICS T<sub>CASE</sub> = 30°C, V<sub>CC</sub> = 5V, Z<sub>IN</sub> = Z<sub>OUT</sub> = 100Ω Diff.

**Unless otherwise noted, measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding.**



**Differential Input match (S11<sub>DD</sub>) vs Frequency Over Temperature**



**Differential Output Match (S22<sub>DD</sub>) vs Frequency Over Temperature**





**Differential Gain (S21<sub>DD</sub>) vs Frequency Over Temperature**



**Common Mode Gain (S21<sub>CC</sub>) vs Frequency Over Temperature**



**Differential Noise Figure vs Frequency Over Temperature**



**Differential Reverse Isolation (S12<sub>DD</sub>) vs Frequency Over Temperature**



**CM to DM Gain (S21<sub>DC</sub>) vs Frequency Over Temperature**



### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_{\text{CASE}} = 30^{\circ}\text{C}$ ,  $V_{\text{CC}} = 5V$ ,  $Z_{\text{IN}} = Z_{\text{OUT}} = 100\Omega$  Diff. **Unless otherwise noted, measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding.**









### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_{\text{CASE}} = 30^{\circ}C$ ,  $V_{\text{CC}} = 5V$ ,  $Z_{\text{IN}} = Z_{\text{OUT}} = 100\Omega$  Diff. **Unless otherwise noted, measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding.**



**Total Current vs RF Power In Total Current vs Temperature**





### PIN FUNCTIONS

**DNC (Pins 1, 2, 3, 4, 10, 11, 14, 16, 20, 21):** Do Not Connect. Do not connect to these pins, allow them to float. *Failure to float these pins may impair the performance of the LTC6432-15.*

**NFILT2 (Pin 5):** A 1µF capacitor to ground is required to reduce the low frequency noise of the internal bias supply.

**NFILT1 (Pin 6):** A 1µF capacitor to ground is required to reduce the low frequency noise of the internal bias supply.

**–IN (Pin 7):** Negative Signal Input Pin. This pin has an internally generated 2V DC bias. A DC blocking capacitor is required. See Application Information for specific recommendations.

**GND (Pins 8, 17, 23 Exposed Pad Pin 25):** Ground. For best RF performance, all ground pins should be connected to the printed circuit board ground plane. The Exposed Pad (Pin 25) should have multiple via holes to an underlying ground plane for low inductance and good thermal dissipation.

V<sub>CC</sub> (Pins 9, 22): Positive Power Supply. Either or both  $V_{\rm CC}$  pins should be connected to the 5V supply. Pins 9 and 22 are internally connected on chip. Bypass the  $V_{CC}$  Pin with 1000pF and 0.1µF capacitors. The 1000pF capacitor should be physically close to the  $V_{CC}$  Pin.

**–FDBK (Pin 12):** A 1µF capacitor is required between this pin and –OUT to extend the low frequency cutoff.

**–OUT (Pin 13):** Negative Amplifier Output Pin. A transformer with a center tap tied to  $V_{CC}$  or a choke inductor is required to provide DC current and RF isolation. For best performance select a choke with low loss and high Self Resonant Frequency (SRF). See Applications Information Section for more information.

**T\_DIODE (Pin 15):** Optional. A diode which can be forward biased to ground with up to 1mA of current. The measured voltage will be an indicator of the chip temperature.

**+OUT (Pin 18):** Positive Amplifier Output Pin. A transformer with a center tap tied to  $V_{CC}$  or a choke inductor tied to 5V supply is required to provide DC current and RF isolation. For best performance select a choke with low loss and high Self Resonant Frequency (SRF). See Applications Information Section for more information.

**+FDBK (Pin 19):** A 1µF capacitor is required between this pin and +OUT to extend the low frequency cutoff.

**+IN (Pin 24):** Positive Signal Input Pin. This pin has an internally generated 2V DC bias. A DC blocking capacitor is required. See Application Information Section for specific recommendations.

# BLOCK DIAGRAM



# **TEST CIRCUIT A**



**Figure 1. Differential Application Test Circuit A (Balanced Amp)**

# **OPERATION**

The LTC6432-15 is a highly linear, fixed gain differential amplifier. It can be considered a pair of  $50\Omega$  single-ended devices operating 180 degrees apart. Its core signal path consists of a single amplifier stage minimizing stability issues. The input is a Darlington pair for high input impedance and high current gain. Additional circuit enhancements increase the output impedance commensurate with the input impedance and minimize the effects of internal Miller capacitance.

The LTC6432-15 uses a classic RF gain block topology, with enhancements to achieve excellent linearity. Shunt and Series feedback elements are added to simultaneously lower the input/output impedance and match them to the 100Ω differential source and load. An internal bias controller optimizes the bias point for peak linearity over environmental changes. This circuit architecture provides low noise, good RF power handling capability and wide bandwidth; characteristics that are desirable for IF signal chain applications.

# APPLICATIONS INFORMATION

The LTC6432-15 is a highly linear fixed gain amplifier designed for ease of use. Both the input and output are matched to 100Ω differential source and load impedance from 100kHz to 1000MHz using the specified evaluation circuit. Biasing and temperature compensation are also handled internally to deliver optimized performance. The designer need only supply input/output blocking caps, RF chokes, feedback caps, filter caps and decoupling caps for the 5V supply. However, because the device is capable of such wide band operation, a single application circuit will probably not result in optimized performance across the full frequency band.

Differential circuits minimize the common mode noise and 2nd harmonic distortion issues that plague many designs. The LTC6432's differential topology matches well with the differential inputs of an ADC. However, evaluation of these differential circuits is difficult, as high resolution, high frequency, differential test equipment is lacking.

Our test circuit is designed for evaluation with standard single-ended 50 $\Omega$  test equipment. Therefore, 1:2 balun transformers have been added to the input and output to transform the LTC6432-15's 100Ω differential source/load impedance to  $50\Omega$  single-ended impedance, compatible with most test equipment.

Other than the balun, the evaluation circuit requires a minimum of external components. Input and output DC blocking caps are required as this device is internally biased

for optimal operation. A frequency appropriate choke and decoupling caps provide DC bias to the RF  $\pm$ OUT nodes. Only a single 5V supply is necessary to either of the  $V_{CC}$ pins on the device. Both  $V_{CC}$  pins are connected inside the package. Two  $V_{CC}$  pins are provided for the convenience of supply routing on the PCB. An optional parallel  $1\mu$ F, 350 $\Omega$  input network has been added to ensure low frequency stability.

The particular element values shown in Test Circuit A are chosen for wide bandwidth operation. Depending on the desired frequency, performance may be improved by proper selection of these supporting components.

### **Choosing the Right RF Choke**

Not all choke inductors are created equal. It is always important to select an inductor with low  $R_{LOS}$  as this will drop the available voltage to the device. Also look for an inductor with high self resonant frequency (SRF) as this will limit the upper frequency where the choke is useful. Above the SRF, the parasitic capacitance dominates and the choke's impedance will drop. For these reasons, wire wound inductors are preferred, while multilayer ceramic chip inductors should be avoided for an RF choke if possible. Since the LTC6432-15 is capable of such wideband operation, a single choke value will not result in optimized performance across its full frequency band. Table 1 list common frequency bands and suggested corresponding inductor values



#### **Table 1. Target Frequency and Suggested Inductor Values**

#### **Designing a Wideband Output Network**

Often a single choke will not work over a wide bandwidth due to a low SRF or low inductance value. Using multiple choke stages, it is possible to extend the frequency range of the output network. This is best done using a circuit simulator and S parameters provided by the inductor manufacturer or measured by the user. Please refer to the output network in Figure 1 Test circuit A. Starting at OUT we connect two chokes in series, a 240nH RF choke and follow that with a 470µH choke to provide high AC impedance at 100kHz. It is important to place the lower valued (higher SRF) choke closer to the signal line for best performance. De-Qing resistors 250 $\Omega$  and 280 $\Omega$  respectively have been placed in parallel with the chokes. This flattens the loss of the output network and gives an overall flat gain response for the amplifier application circuit. With proper care selecting chokes, wideband performance is possible. In this case circuit A works over 13 octaves.

#### **DC Blocking Capacitor**

The role of a DC blocking capacitor is straightforward: block the path of DC current and allow a low series impedance path for the AC signal. Lower frequencies require a higher value of DC blocking capacitance. Generally, 1µF will suffice for operation down to 100kHz.

### **RF Bypass Capacitor**

RF bypass capacitors act to shunt the AC signals to ground with a low impedance path. They prevent the AC signal from getting into the DC bias supply. It is best to place the bypass capacitor as close as possible to the DC supply pins of the amplifier. Any extra distance translates into additional series inductance which lowers the effectiveness of the bypass capacitor network. The suggested bypass capacitor network consists of two capacitors; a low value 1000pF capacitor to shunt high frequencies and a larger 1µF capacitor to handle lower frequencies. Use ceramic capacitors of appropriate physical size for each capacitance value (e.g. 0402 for the 1000pF, 0805 for the 0.1µF) to minimize the equivalent series resistance (ESR) of the capacitor.

#### **High Valued Capacitors and Linearity degradation**

One might not expect a passive element to create signal distortions. However, high value capacitors can create nonlinear responses at frequencies below 1MHz. Typically lower quality materials are used to create high density capacitors. High quality NPO and film capacitors have low capacitance density and become unmanageably large at 1µF values. Typical low quality capacitors have high voltage coefficients that deviate from their expected linear response, creating IM products and harmonics. We have found that automotive grade X8R capacitors have reasonable voltage coefficients at high capacitance densities and will not degrade the linearity of the LTC6432-15. We highly suggest their use in the 6 DC blocking capacitors and the 2 feedback capacitors shown in the application circuit.

#### **Low Frequency Stability**

Most RF gain blocks suffer from low frequency instability. To avoid stability issues, the LTC6432-15, contains an onchip feedback network that lowers the gain and matches the input and output impedance of the intrinsic amplifier. This feedback network contains a series capacitor, whose value is limited by physical size. So at some low frequency, this feedback capacitor looks like an open circuit; the feedback fails, gain increases and gross impedance mismatches occur which can create instability. This situation is easily resolved with a parallel capacitor and a resistor network on the input. This is shown in Figure 1. This network provides resistive loss at low frequencies and is bypassed by the capacitor at the desired band of operation. However, if the LTC6432-15 is preceded by a low frequency termination such as a choke or balun transformer, the input stability network is not required.

#### **Exposed Pad and Ground Plane Considerations**

As with any RF device, minimizing the ground inductance is critical. Care should be taken with PC board layouts using exposed pad packages, as the exposed pad provides the lowest inductive path to ground. The maximum allowable number of minimum diameter via holes should be placed underneath the exposed pad and connect to as many ground plane layers as possible. This will provide good RF ground and low thermal impedance. Maximizing the copper ground plane at the signal and microstrip ground will also improve the heat spreading and lower inductance. It is a good idea to cover the via holes with solder mask on the backside of the PCB to prevent the solder from wicking away from the critical PCB to exposed pad interface. One to two ounces of copper plating is suggested to improve heat spreading from the device.

#### **Frequency limitations**

The LTC6432-15 is a wide bandwidth amplifier but it is not intended for operation down to DC. The lower frequency cutoff is limited by on-chip matching elements. The cutoff may be arbitrarily pushed lower with off chip elements. However, the translation between the low fixed DC common mode input voltage and the higher open collector DC common mode output bias point make DC-coupled operation impractical.

### **Test Circuit A**

Test Circuit A shown in Figure 1 is designed to allow for the evaluation of the LTC6432-15 with standard single-ended  $50\Omega$  test equipment. This allows the designer to verify the performance when the device is operated differentially. This evaluation circuit requires a minimum of external components. Since the LTC6432-15 operates over a very wide bandwidth, the evaluation test circuit is optimized for wideband operation. Obviously, for narrowband operation, the circuit can be further optimized.

Input and output DC blocking capacitors are required, as this device is internally DC biased for optimal performance. A frequency appropriate choke and decoupling capacitors are required to provide DC bias to the RF output nodes (+OUT and –OUT). A 5V supply should also be applied to one of the  $V_{CC}$  pins on the device. Two noise filtering capacitors should be tied to ground at NFILT1 and NFILT2 to suppress noise below 20MHz. In addition 1µF capacitors should be tied between +FDBK and +OUT and between –FDBK and –OUT to provide impedance matching below 20MHz.

Components for a suggested parallel  $1\mu$ F, 350 $\Omega$  stability network have been added to ensure low frequency stability. The 1µF capacitance can be increased to improve low frequency (<100kHz) performance, however the designer needs to be sure that the impedance presented at low frequency will not create an instability.

As mentioned earlier, the LTC6432-15 is extremely wideband. Its bandwidth is most often limited by the passive components surrounding it. The DC2496A evaluation board has provisions to allow characterization over the full bandwidth of the LTC6432-15 by substituting baluns and output networks. This balanced amplifier circuit is a replica of the Test Circuit A. It is useful for single-ended  $50\Omega$ amplifier requirements and is surprisingly wide band. Using this balanced arrangement and the frequency appropriate baluns, one can achieve the intermodulation and harmonic performance listed in the AC Electrical Characteristics of this data sheet. Besides its impressive intermodulation performance; the LTC6432-15 has impressive 2nd harmonic suppression as well. This makes it particularly well suited for multi-octave applications where the 2nd harmonic cannot be filtered.

This balanced circuit example uses two mini-circuits 1:2 baluns. The baluns were chosen for their bandwidth and frequency options. See Table 2. A pair of these baluns, back to back has less than 1.5dB of loss, so the penalty for this level of performance is minimal. Any 1:2 balun may be used to create a balanced amplifier with the LTC6432-15, but one must be careful that the balun does not degrade the linearity of the circuit.

The optional input stability network is only required when the balun's bandwidth reaches below 100kHz. It is included in the circuit as a comprehensive protection for any passive element placed at the LTC6432-15 input. Its performance degradation at low frequencies can be mitigated by increasing the 1µF capacitor's value.



Figure 2. DC2496A Balanced Amplifier Circuit – 50Ω Input and 50Ω Output **Figure 2. DC2496A Balanced Amplifier Circuit – 50Ω Input and 50Ω Output**



**Figure 3. DC2496A Topside No Baluns Installed**



**Figure 4. DC2496A Backside No Baluns Installed**



**Figure 5. DC2496A Topside with Balun Installed**



#### **Table 2. Target Frequency and Suggested 2:1 Balun**

The DC2496A is designed for versatility to cover a wide range of applications. There are provisions for baluns on both the topside and backside of the DC2496A PCB. Please see Figures 3 through 6 for details. The smaller footprint ADTX2-X baluns can be mounted on the front while the larger SYTX2-6T balun can be mounted on the back. Table 2 lists the recommended Balun for each frequency range. Alternatively, the circuit can be operated differentially by using zero ohm jumpers across T3 and T4.



**Figure 6. DC2496A Backside with Baluns Installed**

The plots below show the resulting small signal performance for each balun choice. More detailed results and operation details can be found in the DC2496A Quick Start Guide.

The LTC6432-15's differential output and high linearity make it the ideal solution to drive the demanding differential inputs of a high resolution ADC. In Figure 11 we show suggested circuit to drive an ADC. Both input and output are AC-coupled. A 1:2 Balun has been inserted at the input allowing a single-ended  $50\Omega$  input. The output impedance is 100Ω differential. However, a 1:1 Balun has been added to the output to suppress common mode signals. This is followed by a low pass filter to limit the noise presented to the ADC.

643215f



**Figure 7. DC2496A with SYTX2 Baluns**



**Figure 9. DC2496A with ADT2-1T-1P Baluns**



**Figure 8. DC2496A with ADT2-1T Baluns**



**Figure 10. DC2496A with ADTL2-18 Baluns**



#### DIFFERENTIAL S PARAMETERS 5V, Z<sub>DIFF</sub> = 100Ω, T<sub>CASE</sub> = 30°C, de-embedded to package pins, 1µF **capacitor +FDBK to OUT+ and 1µF capacitor –FDBK to OUT– DD: Differential in to differential out.**



17

#### DIFFERENTIAL S PARAMETERS 5V, Z<sub>DIFF</sub> = 100Ω, T<sub>CASE</sub> = 30°C, de-embedded to package pins, 1µF **capacitor +FDBK to OUT+ and 1µF capacitor –FDBK to OUT– DD: Differential in to differential out.**



### PACKAGE DESCRIPTION

**Please refer to <http://www.linear.com/product/LTC6432-15#packaging> for the most recent package drawings.**

![](_page_18_Figure_3.jpeg)

**UF Package**

1. DRAWING PROPOSED TO BE MADE A JEDEC PACKAGE OUTLINE MO-220 VARIATION (WGGD-X)—TO BE APPROVED

2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE, IF PRESENT

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON THE TOP AND BOTTOM OF PACKAGE

19