

# Dual Programmable Gain Amplifiers with Serial Digital Interface

# **DESCRIPTION**

The LTC® 6912 is a family of dual channel, low noise, digitally programmable gain amplifiers (PGA) that are easy to use and occupy very little PC board space. The gains for both channels are independently programmable using a 3-wire SPI interface to select voltage gains of 0, 1, 2, 5, 10, 20, 50, and 100V/V (LTC6912-1 ); and 0, 1, 2, 4, 8, 16, 32, and 64V/V (LTC6912-2). All gains are inverting.

The LTC6912 family consists of 2 matched amplifiers with rail-to-rail outputs. When operated with unity gain, they will also process rail-to-rail input signals. A half-supply reference generated internally at the AGND pin supports single power supply applications. Operating from single or split supplies from 2.7V to 10.5V total, the LTC6912-X family is offered in tiny SSOP and DFN-12 Packages.

■ 16-Pin GN (SSOP) or 12-Pin DFN Package Options <sub>All other trademarks are the property of their respective owners.<br>All other trademarks are the property of their respective owners.</sub>  $\sqrt{J}$ , LTC and LT are registered trademarks of Linear Technology Corporation.

# **FEATURES**

- **2 Channels with Independent Gain Control LTC6912-1: (0, 1, 2, 5, 10, 20, 50, and 100V/V) LTC6912-2: (0, 1, 2, 4, 8, 16, 32, and 64V/V)**
- **Offset Voltage = 2mV Max (–40**°**C to 85**°**C)**
- **Channel-to-Channel Gain Matching of 0.1dB Max**
- **3-Wire SPI<sup>™</sup> Interface**
- **Extended Gain-Bandwidth at High Gains**
- Wired-OR Outputs Possible (2:1 Analog MUX Function)
- Low Power Hardware Shutdown (GN-16 Only, 2µA Max at 2.7V)
- Rail-to-Rail Input Range
- Rail-to-Rail Output Swing
- Single or Dual Supply: 2.7V to 10.5V Total
- Input Noise: 12.6nV/ $\sqrt{Hz}$
- Total System Dynamic Range to 115dB
- 

- Data Acquisition Systems
- Dynamic Gain Changing
- Automatic Ranging Circuits
- Automatic Gain Control

# **TYPICAL APPLICATION**

**A Dual, Matched Low Noise PGA (16-Lead SSOP Package)**







1

# **ABSOLUTE MAXIMUM RATINGS**







# **PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.



# **GAIN SETTINGS AND PROPERTIES**

#### **Table 1. LTC6912-1 GAIN SETTINGS AND PROPERTIES**



#### **Table 2. LTC6912-2 GAIN SETTINGS AND PROPERTIES**





temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**





### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications that apply over the full operating** temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**



temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**





temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**





7

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**





### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications that apply over the full operating** temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**





temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**





temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = 5V, AGND = 2.5V, Gain = 1, R<sub>L</sub> = 10k to midsupply point, unless **otherwise noted.**



# **SERIAL INTERFACE SPECIFICATIONS**





# **U U SERIAL I TERFACE SPECIFICATIO S**





**Note 1:** Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

**Note 2:** The LTC6912-1C and LTC6912-1I are guaranteed functional over the operating temperature range of  $-40^{\circ}$ C to 85 $^{\circ}$ C. The LTC6912-1H is guaranteed functional over the operating temperature range of  $-40^{\circ}$ C to 125°C.

**Note 3:** The LTC6912-1C is guaranteed to meet specified performance from 0°C to 70°C. The LTC6912-1C is designed, characterized and expected to meet specified performance from  $-40^{\circ}$ C to 85 $^{\circ}$ C but is not tested or QA sampled at these temperatures. The LTC6912-1I is guaranteed to meet specified performance from –40°C to 85°C. The LTC6912-1H is guaranteed to meet specified performance from –40°C to 125°C.

**Note 4:** Output voltage swings are measured as differences between the output and the respective supply rail.

**Note 5:** Extended operation with output shorted may cause junction temperature to exceed the 150°C limit for GN package and 125°C for a DFN package is not recommended.

**Note 6:** Gain is measured with a large signal DC test using an output excursion between approximately 30% and 70% of supply voltage.

**Note 7:** Channel-to-channel isolation is measured by applying a 200kHz input signal to one channel so that its output varies  $1V<sub>RMS</sub>$ , and measuring the output voltage RMS of the other channel relative to AGND with its input tied to AGND. Isolation is calculated:

Isolation<sub>B</sub> = 20 • log<sup>10</sup>(V<sub>OUTA</sub>/V<sub>OUTB</sub>) or  $Isolation<sub>A</sub> = 20 • log<sup>10</sup>(V<sub>OUTB</sub>/V<sub>OUTA</sub>)$ 

High channel-to-channel isolation is strongly dependent on proper circuit layout. See Applications Information.

**Note 8:** Offset voltage referred to the INA or INB input is  $(1 + 1/|GAIN|)$ times the offset voltage of the internal op amp, where GAIN is the nominal gain magnitude. The typical offset voltage values are for 25°C only. See Applications Information.

**Note 9:** Input resistance can vary by approximately ±30% part-to-part at a given gain setting.

**Note 10:** Guaranteed by design, not subject to test.

**Note 11:** States 13, 14 and 15 (binary 11xx) are not used. Programming a channel to states 8 or higher will configure that particular channel into a low power shutdown state. In addition, programming a channel into state 15 (binary 1111) will cause that particular channel to draw up to 20mA of supply current and is not recommended.





**TLINEAR** 

13



6912fa



14



15



# **PIN FUNCTIONS**

**INA, INB:** Analog Inputs. The input signal to the A channel amplifier of the LTC6912-X is the voltage difference between the INA pin and AGND pin. Likewise, the input signal to the B channel amplifier of the LTC6912-X is the voltage difference between the INB pin and AGND pin. The INA (or INB) pin connects internally to a digitally controlled resistance whose other end is a current summing point at the same potential as the AGND pin (Figure 1). At unity gain, the value of this input resistance is approximately  $10k\Omega$ and the INA (or INB) pin voltage range is rail-to-rail (V+ to V–). At gain settings above unity, the input resistance falls. The linear input range at INA and INB also falls inversely proportional to the programmed gain. Tables 1 and 2 summarize this behavior. The higher gains are designed to boost lower level signals with good noise performance. In the "zero" gain state (state =  $\overline{0}$ ), or in software shutdown (state = 8) analog switches disconnect the INA or INB pin internally and this pin presents a very high input resistance. In the "zero" gain state (state  $= 0$ ), the input may vary from rail to rail but the output is insensitive to it and is forced to the AGND potential. Circuitry driving the INA and INB pins must consider the LTC6912-X's input resistance, its process variance, and the variation of this resistance from gain setting to gain setting. Signal sources with significant output resistance may introduce a gain error as the source's output resistance and the LTC6912- X's input resistance forms a voltage divider. This is especially true at higher gain settings where the input resistance is the lowest.

In single supply voltage applications, the LTC6912-X's DC ground reference for both input and output is AGND, not V–. With increasing gains, the LTC6912-X's input voltage range for an unclipped output is no longer rail-to-rail but diminishes inversely to gain, centered about the AGND potential.







## **PIN FUNCTIONS**

**AGND:** Analog Ground. The AGND pin is at the midpoint of an internal resistive voltage divider, developing a potential halfway between the  $V^+$  and  $V^-$  pins. In normal operation, the AGND pin has an equivalent input resistance of nominally 50k (Figure 1). In order to reduce the quiescent supply current in hardware shutdown (SHDN pin pulled to V+, GN-16 only), the equivalent series resistance of this pin significantly increases (to a value on the order of 800k $\Omega$  with 5V supplies, but is highly supply voltage, temperature, and process dependent). AGND is the noninverting input to both the internal channel A and channel B amplifiers. This makes AGND the ground reference voltage for the INA, INB, OUTA, and OUTB pins. Recommended analog ground plane connection depends on how power is applied to the LTC6912-X (See Figures 2, 3, and 4). Single power supply applications typically use V– for the system signal ground. The analog ground plane in single-supply applications should therefore tie to  $V^-$ , and the AGND pin should be bypassed to this ground plane by a high quality capacitor of at least 0.1µF (Figure 2). The AGND pin provides an internal analog reference voltage at half the V<sup>+</sup> supply voltage. Dual supply applications with symmetrical supplies (such as ±5V) have a natural system ground plane potential of zero volts, in which the AGND pin can be directly tied to, making the zero volt ground plane the input and output reference voltage for the LTC6912-X (Figure 3). Finally, if dual asymmetrical power supplies are used, the supply ground is still the natural ground plane voltage. To maximize signal swing capability with an



**Figure 2. Single Supply Ground Plane Connection**

asymmetrical supply, however, it is often desirable to refer the LTC6912-X's analog input and output to a voltage equidistant from the two supply rails  $V^+$  and  $V^-$ . The AGND pin will provide such a potential when open-circuited and bypassed with a capacitor (Figure 4). In noise sensitive applications where AGND does not tie directly to a ground plane, as in Figures 2 and 4, it is important to AC-bypass the AGND pin. Otherwise channel to channel isolation is degraded, and wideband noise will enter the signal path from the thermal noise of the internal voltage divider resistors which present a Thévenin equivalent resistance of approximately 50kΩ. This noise can reduce SNR by at least 15dB at high gain settings. An external capacitor from AGND to the ground plane, whose impedance is well below 50kΩ at frequencies of interest, will filter and suppress this noise. A 0.1µF high quality capacitor is effective for frequencies down to 1kHz. Larger capacitors will extend this suppression to lower frequencies. This issue does not arise in dual supply applications because the AGND pin ties directly to ground. In applications requiring an analog ground reference other than half the total supply voltage, the user can override the built-in analog ground reference by tying the AGND pin to a reference voltage with the AGND voltage range specified in the Electrical Characteristics Table. The AGND pin will load the external reference with approximately 50kΩ returned to the half-supply potential. AGND should still be capacitively bypassed to a ground plane as noted above. Do not connect the AGND pin to the  $V^-$  pin.



**Figure 3. Symmetrical Dual Supply Ground Plane Connection**



# **PIN FUNCTIONS**



**Figure 4. Asymmetrical Dual Supply Ground Plane Connection**

**SHDN (GN-16 ONLY):** CMOS Compatible Logic Hardware Shutdown Input. The LTC6912-X has two shutdown modes. One is a software shutdown state which can be software programmed into either Channel A, Channel B, or both. The software shutdown, when programmed to a particular channel (state  $= 8$ ), will disable that channel's amplifier and tri-state open its analog input and analog output. The serial interface, however is still active. A hardware shutdown occurs when the SHDN pin is pulled to the positive rail. In this condition, both amplifiers and serial interface are disabled. The SHDN pin is allowed to swing from  $V^-$  to 10.5V above V–, regardless of V+ so long as the logic levels meet the minimum requirements specified in the Electrical Characteristics table. The SHDN pin is a high impedance CMOS logic input, but has a small pull-down current source (<10µA) which will force SHDN low if the logic input is externally floated. On initial power up (with SHDN open), or coming out of the hardware shutdown mode (pulling SHDN to  $V^-$ ), both amplifiers are reset into the power-on reset state (software shutdown mode, state = 8) for both channels.

**CS/LD:** TTL/CMOS Compatible Logic Input. When this pin is asserted low, the CLK pin is enabled, and the 8-bit shift register serially shifts the shift register contents and whatever data is present on the  $D_{IN}$  pin into the shift register on the rising edge of CLK. On the rising edge of CS/LD, the contents of the shift register data are loaded into the eight bit latch which configures the gain state of both channel A and channel B amplifiers. A logic high on CS/LD inhibits the CLK signal internally to the IC.

**D<sub>IN</sub>:** TTL/CMOS Compatible Logic Serial Data Input. The serial interface is synchronously loaded MSB first via  $D_{IN}$ on the rising edge of CLK with CS/LD asserted low.

**CLK:** TTL/CMOS Compatible Logic Input. With CS/LD asserted low, the clock synchronizes the loading of the serial shift register on its rising and falling edges. Data is shifted in at  $D_{IN}$  on the rising edge of CLK and is shifted out on  $D_{\text{OUT}}$  on the falling edge of CLK.

**DOUT:** TTL/CMOS Compatible Logic Output. The MSB of the shift register contents is shifted out at  $D_{\text{OUT}}$  on the falling edge of CLK. The output at  $D_{OUT}$  swings between  $V^+$ and DGND, and is rated to drive approximately 15pF.

**DGND:** Digital Ground: The DGND pin defines the potential from which LOGIC levels  $V_{\text{IH}}$  and  $V_{\text{II}}$  for the 3-wire serial digital interface are referenced. The recommended connection of DGND depends on how power is applied to the LTC6912 (See Figures 2, 3, and 4). (CAVEAT: Under no conditions is DGND to exceed either supply pins V+ and V–, which could result in damage to the IC if not current limited.)

Single power supply applications typically use  $V^-$  for the system signal ground. The preferred connection for DGND is therefore  $V^-$  (See Figure 2).

Dual supply applications with symmetrical supplies (such as ±5V) have a natural system ground potential of zero volts, in which the DGND pin can be tied to, making the zero volt ground plane the logic reference (Figure 3).

Finally, if dual asymmetrical power supplies are used, the system ground is still the natural ground plane voltage.

**V–, V+:** Power Supply Pins. The V+ and V– pins should be bypassed with 0.1µF capacitors to an adequate analog ground plane using the shortest possible wiring. Electrically clean supplies and a low impedance ground are important for the high dynamic range available from the LTC6912 (see further details under the AGND pin description). Low noise linear power supplies are recommended. Switching power supplies require special care to prevent switching noise coupling into the signal path, reducing dynamic range.



## **PIN FUNCTIONS**

**OUT A, OUT B:** Analog Output. These pins are the output of the A and B channel amplifiers respectively. Each operational amplifier can swing rail-to-rail  $(V^+$  to  $V^-$ ) as specified in the Electrical Characteristics table. For best performance, loading the output as lightly as possible will minimize signal distortion and gain error. The Electrical Characteristics table shows performance at output currents up to 10mA, and the current limits which occur when the output is shorted midsupply at 2.7V and  $\pm$ 5V supplies.

Output current above 10mA is possible but current-limiting circuitry will begin to affect amplifier performance at approximately 20mA. Long-term operation above 20mA output is not recommended. Do not exceed maximum junction temperature of 150°C for a GN and 125°C for a DFN package. The output will drive capacitive loads up to 50pF. Capacitances higher than 50pF should be isolated by a series resistor (10 $\Omega$  or higher).

## **APPLICATIONS INFORMATION**

#### **Functional Description**

The LTC6912-X is a small outline, wideband, inverting two-channel amplifier with voltage gains that are independently programmable. Each delivers a choice of eight voltage gains, configurable through a 3-wire serial digital interface, which accepts TTL or CMOS logic levels (See Figure 5). Tables 1 and 2 list the nominal gains for the LTC6912-1 and LTC6912-2 respectively. Gain control within the amplifier occurs by switching resistors from a matched array in or out of a closed-loop op amp circuit using MOS analog switches (Figure 1). The bandwidths of the individual amplifiers depend on gain setting. The Typical Performance Characteristics section shows measured frequency responses.



**Figure 5. Serial Digital Interface Block Diagram**

#### **Description of the 3-Wire SPI Interface**

Gain control of each amplifier is independently programmable using the 3-wire SPI interface (see Figure 5). Logic levels for the LTC6912 3-wire serial interface are TTL/ CMOS compatible. When CS/LD is low, the serial data on  $D_{IN}$  is shifted into an 8-bit shift-register on the rising edge of the clock, with the MSB transferred first. Serial data on  $D_{\text{OUT}}$  is shifted out on the clock's falling edge. A rising edge on CS/LD will latch the shift-register's contents into an 8 bit D-latch and disable the clock internally on the IC. The upper nibble of the D-latch (4 most significant bits), configure the gain for the B-channel amplifier. The lower nibble of the D-latch (4 least significant bits), configures the gain for the A-channel amplifier. Tables 1 and 2 detail the nominal gains and respective gain codes. Care must be taken to ensure CLK is taken low before  $\overline{\text{CS}}$ /LD is pulled low to avoid an extra internal clock pulse to the input of the 8-bit shift-register (See Figure 5).

 $D_{\text{OUT}}$  is active in all states, therefore  $D_{\text{OUT}}$  cannot be "wire-OR'd" to other SPI outputs.

An LTC6912 may be daisy-chained with other LTC6912s or other devices having serial interfaces by connecting the  $D_{\text{OUT}}$  to the  $D_{\text{IN}}$  of the next chip while CLK and  $\overline{\text{CS}}$ /LD remain common to all chips in the daisy chain. The serial data is clocked to all the chips then the  $\overline{\text{CS}}$ /LD signal is pulled high to update all of them simultaneously. Figure 6 shows an example of two LTC6912s in a daisy chained SPI

# **APPLICATIONS INFORMATION**

configuration. It is recommended the serial interface signals should remain idle in between data transfers in order to minimize digital noise coupling into the analog path.

#### **Power On Reset**

On the initial application of power, the power on reset state of both amplifiers is low power software shutdown  $(state = 8)$  (see Tables 1 and 2). In this state, both analog amplifiers are disabled and have their inputs and outputs opened. This will facilitate the application of using the device as a 2:1 analog MUX, in that the amplifier's outputs may be wired-OR together and the LTC6912 can alternately select between A and B channels. Care must be taken if the outputs are wired-OR'd to ensure the software shutdown state (state  $= 8$ ) is always programmed in one of the two channels.

#### **Timing Constraints**

Settling time in the CMOS gain-control logic is typically several nanoseconds and is faster than the analog signal path. When the amplifier gain changes, the limiting timing is analog. As with any programmable-gain amplifier, each gain change causes an output transient as the amplifier's output moves, with finite speed, toward a differently scaled version of the input signal. The LTC6912-X analog path settles with a characteristic time constant or time scale,  $\tau$ , that is roughly the standard value for a first order band limited response:

#### $\tau = 0.35/f_{-3dB}$

See the –3dB BW vs Gain Setting graph in the Typical Performance Characteristics section.



**Figure 6. Two LTC6912s (Four PGAs) in Daisy Chain Configuration**



# **APPLICATIONS INFORMATION**

#### **Offset Voltage vs Gain Setting**

The electrical tables list DC offset (error),  $V_{OS(OA)}$ , at the inputs of the internal op amp (See Figure 1). The electrical tables also show the resulting, gain dependent offset voltage referred to the INA, or INB pins,  $V_{OS(1N)}$ . The two measures are related through the feedback/input resistor ratio, which equals the nominal gain-magnitude setting, |GAIN|:

### $V_{OS(1N)} = (1 + 1/|\text{GAIN}|) V_{OS(0A)}$

Offset voltages at any gain setting can be inferred from this relationship. For example, an internal amplifier offset  $V_{OS(OA)}$  of 1 mV will appear referred to the INA, INB pins as 2mV at a gain setting of 1, or 1.5mV at a gain setting of 2. At high gains,  $V_{OS(1N)}$  approaches  $V_{OS(0A)}$ . (Offset voltage is random and can have either polarity centered on 0V). The MOS input circuitry of the internal op amp in Figure 1 draws negligible input currents (less than 10µA), so only  $V_{OS(OA)}$  and the GAIN affect the overall amplifier's offset.

### **AC-Coupled Operation**

Adding capacitors in series with the INA and INB pins converts the LTC6912-X into a dual AC-coupled inverting amplifier, suppressing the input signal's DC level (and also adding the additional benefit of reducing the offset voltage from the LTC6912-X's amplifier itself). No further components are required because the input of the LTC6912-X biases itself correctly when a series capacitor is added. The INA and INB analog input pins connect internally to a resistor whose nominal value varies between 10kΩ and 1kΩ depending on the version of LTC6912 used (see the rightmost column of Tables 1 and 2). Therefore, the low frequency cutoff will vary with capacitor and gain setting. If, for example, a low frequency corner of 1kHz (or lower) on the LTC6912-1 is desired, use a series capacitor of 0.16µF or larger. 0.16µF has a reactance of 1kΩ at 1kHz, giving a 1kHz lower –3dB frequency for gain settings of 10V/V through 100V/V. If the LTC6912-1 is operated at lower gain settings with a 0.16µF capacitor, the higher input resistance will reduce the lower corner frequency down to 100Hz at a gain setting of 1V/V. These frequencies scale inversely with the value of input capacitor used.

Note that operating the LTC6912 family in "zero" gain mode (digital state 0000) open circuits both the INA and INB pins and this demands some care if employed with a series AC coupling input capacitor. When the chip enters the zero gain mode, the opened INA or INB pin tends to sample and freeze the voltage across the capacitor to the value it held just before the zero gain state. This can place the INA or INB pin at or near the DC potential of a supply rail. (The INA or INB pin may also drift to a supply potential in this state due to small leakage currents.) To prevent driving the INA or INB pin outside the supply limit and potentially damaging the chip, avoid AC input signals in the zero gain state with an AC coupling capacitor. Also, switching later to a non-zero gain value will cause a transient pulse at the output of the LTC6912-1 (with a time constant set by the capacitor value and the new LTC6912-1 input resistance value). This occurs because the INA and INB pins return to the AGND potential forcing transient current sourced by the amplifier output to charge the AC coupling capacitor to its proper DC blocking value.

### **SNR and Dynamic Range**

The term "dynamic range" is much used (and abused) with signal paths. Signal-to-noise (SNR) is an unambiguous comparison of signal and noise levels, measured in the same way and under the same operating conditions. In a variable gain amplifier, however, further characterization is useful because both noise and maximum signal level in the amplifier will vary with the gain setting, in general. In the LTC6912-X, maximum output signal is independent of gain (and is near the full power supply voltage, as detailed in the swing sections of the Electrical Characteristics table). The maximum input level falls with increasing gain, and the input-referred noise falls as well (listed also in the table). To summarize the useful signal range in such an amplifier, we define dynamic range (DR) as the ratio of maximum input (at unity gain) to minimum input-referred noise (at maximum gain). This DR has a physical interpretation as the range of signal levels that will experience an SNR above unity V/V or 0dB. At a 10V total power supply, DR in the LTC6912-X (gains 0V/V to 100V/V), the DR is typically 115dB (the ratio of 9.9 V<sub>P-P</sub>, or 3.5V<sub>RMS</sub>, maximum input to the  $6.3\mu V_{RMS}$  high gain input noise). The



# **APPLICATIONS INFORMATION**

SNR from an amplifier is the ratio of input level to inputreferred noise, and can be 108dB with the LTC6912 family at unity gain.

#### **Construction and Instrumentation Cautions**

Electrically clean construction is important in applications seeking the full dynamic range of the LTC6912 family of dual amplifiers. It is absolutely critical to have AGND either AC bypassed or wired directly using the shortest possible wiring, to a low impedance ground return for best channelto-channel isolation. Short, direct wiring minimizes parasitic capacitance and inductance. High quality supply bypass capacitors of 0.1µF near the chip provide good

decoupling from a clean, low inductance power source. But several centimeters of wire (i.e., a few  $\mu$ H of inductance) from the power supplies, unless decoupled by substantial capacitance (>10µF) near the chip, can create a parasitic high-Q LC resonant circuit in the hundreds of kHz range in the chip's supplies or ground reference. This may impair circuit performance at those frequencies. A compact, carefully laid out printed circuit board with a good ground plane makes a significant difference in minimizing distortion. Finally, equipment to measure performance can itself introduce distortion or noise floors. Checking for these limits with wired shorts from INA to OUTA and INB to OUTB in place of the chip is a prudent routine procedure.

# **TYPICAL APPLICATIO U**

#### **Low Noise AC Amplifier with Programmable Gain and Bandwidth**

Analog data acquisition can exploit band limiting as well as gain to suppress unwanted signals or noise. Tailoring an analog front end to both the level and bandwidth of each source maximizes the resulting SNR. Figure 7 shows a block diagram for a low noise amplifier with gain and bandwidth independently programmable over a 100:1 range. Channels A and B of the LTC6912-1 are used to independently control the gain and bandwidth respectively over a 100:1 range. The LT1884 dual op amp forms an integrating lowpass loop with capacitor C2 to set the programmable upper corner frequency. The LT1884 also supports rail-to-rail output swings over the total supply voltage range of 2.7V to 10.5V. AC coupling through capacitor C1 establishes a fixed low frequency corner of 1Hz, which can be adjusted by changing C1. Alternatively, shorting C1 makes the amplifier DC coupled. If DC gain is not needed, the AC coupling cap C1 serves to suppress several error sources: any shift in DC levels, low frequency noise, and DC offset voltages (not including the LT1884's low internal offset).



**Figure 7. Block Diagram of an AC Amplifier with Programmable Gain and Bandwidth**



### **U PACKAGE DESCRIPTIO**



**DE/UE Package 12-Lead Plastic DFN (4mm** × **3mm)**



