# [LTC7811](https://www.analog.com/LTC7811?doc=LTC7811.pdf)

1

## $40V$ , Low  $I_Q$ , 3MHz, Triple Output Buck/Buck/Boost Controller

### <span id="page-0-0"></span>FEATURES

- Dual Synchronous Buck Plus Single Boost Controllers
- **n** Low Operating  $I_n$ :
	- <sup>n</sup> **14μA (14V to 3.3V, Channel 1 On)**
- Outputs Remain in Regulation Through Cold Crank **Down to 1V Input Supply Voltage**
- Wide Bias Input Voltage Range: 4.5V to 40V
- Buck Output Voltages Up to 40V
- Boost Output Voltage Limited Only by External **Components**
- <sup>n</sup> **Spread Spectrum Operation**
- **n RSENSE OF DCR Current Sensing**
- Low Battery Indicator for Automotive Applications
- **n** Programmable Fixed Frequency (100kHz to 3MHz)
- Phase-Lockable Frequency (100kHz to 3MHz)
- Selectable Continuous, Pulse-Skipping, or Low Ripple Burst Mode® Operation at Light Loads
- Boost Channel Current Monitor Output
- **Low Shutdown I<sub>Q</sub>: 1.5μA**
- Small 40-Lead 6mm  $\times$  6mm QFN Package
- AEC-Q100 Qualified for Automotive Applications

### **APPLICATIONS**

- $\blacksquare$  Automotive and Transportation
- $\blacksquare$  Industrial
- Military/Avionics

# **DESCRIPTION**

The [LTC®7811](https://www.analog.com/LTC7811?doc=LTC7811.pdf) is a high performance triple output (buck/ buck/boost) DC/DC switching regulator controller that drives all N-channel power MOSFET stages. Its constant frequency current mode architecture allows a phase-lockable switching frequency of up to 3MHz. The LTC7811 operates from a wide 4.5V to 40V input supply range. When biased from the output of the boost converter or another auxiliary supply, the LTC7811 can operate from an input supply as low as 1V after start-up.

The very low no-load quiescent current extends operating run time in battery powered systems. OPTI-LOOP® compensation allows the transient response to be optimized over a wide range of output capacitance and ESR values. The LTC7811 features a precision 0.8V reference for the bucks, 1.2V reference for the boost and a power good output indicator.

The LTC7811 additionally features spread spectrum operation which significantly reduces the peak radiated and conducted noise on both the input and output supplies, making it easier to comply with electromagnetic interference (EMI) standards.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. Patents including 5481178, 5705919, 5929620, 6144194, 6177787, 6580258.



TYPICAL APPLICATION

# **TABLE OF CONTENTS**



### <span id="page-2-1"></span><span id="page-2-0"></span>ABSOLUTE MAXIMUM RATINGS





# PIN CONFIGURATION



## ORDER INFORMATION



Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

[Tape and reel specifications](https://www.analog.com/media/en/package-pcb-resources/package/tape-reel-rev-n.pdf?doc=LTC7811.pdf). Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

**\*\***Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

### <span id="page-3-1"></span><span id="page-3-0"></span>**ELECTRICAL CHARACTERISTICS** The  $\bullet$  indicates specifications which apply over the specified operating

junction temperature range, otherwise specifications are for T<sub>A</sub> = 25°C, V<sub>BIAS</sub> = 12V, RUN1,2,3>1.25V, EXTV<sub>CC</sub> = 0V, VPRG3 = FLOAT **unless otherwise noted. (Note 2)**



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  indicates specifications which apply over the specified operating

junction temperature range, otherwise specifications are for T<sub>A</sub> = 25°C, V<sub>BIAS</sub> = 12V, RUN1,2,3>1.25V, EXTV<sub>CC</sub> = 0V, VPRG3 = FLOAT **unless otherwise noted. (Note 2)**



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  indicates specifications which apply over the specified operating

junction temperature range, otherwise specifications are for  $T_A = 25^\circ \text{C}$ , V<sub>BIAS</sub> = 12V, RUN1,2,3>1.25V, EXTV<sub>CC</sub> = 0V, VPRG3 = FLOAT **unless otherwise noted. (Note 2)**



**Note 1:** Stresses beyond those listed under [Absolute Maximum Ratings](#page-2-1)  may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC7811 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTC7811I is guaranteed over the -40°C to 125°C operating junction temperature range, and the LTC7811J is guaranteed over the –40°C to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature (T<sub>J</sub>, in °C) is calculated from the ambient temperature (T<sub>A</sub>, in °C) and power dissipation (P<sub>D</sub>, in Watts) according to the formula:  $T_J = T_A$ + (P<sub>D</sub>  $\cdot$   $\theta$ <sub>JA</sub>), where  $\theta$ <sub>JA</sub> (in °C/W) is the package thermal impedance. **Note 3:** When SENSE1<sup>-</sup>  $\geq$  3.2V or EXTV<sub>CC</sub>  $\geq$  4.8V, V<sub>BIAS</sub> supply current is transferred to these pins to reduce the total input supply quiescent current. SENSE1<sup>-</sup> bias current is reflected to the buck channel 1 input supply  $(V_{\text{IN1}})$ by the formula  $I_{VIN1} = I_{SENSE1}^- \bullet V_{OUT1}/(V_{IN1} \bullet \eta)$ , where  $\eta$  is the efficiency.  $EXTV_{CC}$  bias current is similarly reflected to a buck channel input supply when biased by a buck channel output. To minimize input supply current, select channel 1 to be the lowest output voltage greater than 3.2V and connect  $EXTV_{CC}$  to the lowest output voltage greater than 4.8V.

**Note 4:** The LTC7811 is tested in a feedback loop that servos V<sub>ITH1,2,3</sub> to a specified voltage and measures the resultant  $V_{FB1,2,3}$ . The specifications at 0°C and 85°C are not tested in production and are assured by design, characterization and correlation to production testing at other temperatures (125°C for the LTC7811I, 150°C for the LTC7811J).

**Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See [Applications Information.](#page-17-1)

**Note 6:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels.

**Note 7:** The minimum on-time condition is specified for an inductor peak-to-peak ripple current > 40% of  $I_{L(MAX)}$  (See Minimum On-Time Considerations in the [Applications Information](#page-17-1) section).

**Note 8:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

**Note 9:** Do not apply a voltage or current source to these pins. They must be connected to capacitive loads only, otherwise permanent damage may occur.

<span id="page-6-0"></span>

7





#### **Efficiency vs Output Current (Boost) Efficiency vs Output Current (Boost) Pulse–Skipping or Forced Continuous Pulse–Skipping or Forced Continuous**



#### **Load Step (Boost) Load Step (Boost) Forced Continuous or Forced Continuous or Pulse–Skipping Mode Pulse–Skipping Mode**





7811 G13

 $I_{LOAD} = 4A$  $I_{LOAD} = 2A$  $I_{LOAD} = 100mA$ 

INPUT VOLTAGE (V) 2 4 6 8 10 12

75

 $80$ 

85

90

EFFICIENCY (%)

EFFICIENCY (%)

95

100

#### **Efficiency vs Input Voltage (Boost) Load Step (Boost) Efficiency vs Input Voltage (Boost) Burst Mode Operation Burst Mode Operation Load Step (Boost)**



**Inductor Current at Light Load Inductor Current at Light Load (Boost) Soft Start-Up (Boost) Soft Start–Up (Boost) (Boost)** V<sub>IN</sub> = 5V<br>V<sub>OUT</sub> = 9.5V<br>NO LOAD 4µs/DIV Burst Mode OPERATION 1A/DIV FORCED CONTINUOUS MODE OR PULSE–SKIPPING 1A/DIV 7811 G16





#### **Boost Regulated Feedback Boost Regulated Feedback Voltage vs Temperature Voltage vs Temperature**



8

Rev. A



SENSE1,2<sup>–</sup> and SENSE3<sup>+</sup> Current<br>vs Voltage **vs Voltage** SENSE1<sup>-</sup> CURRENT SENSE2– OR SENSE3+ **CURRENT**  $MODE = INTV_{CC}$ SENSE VOLTAGE (V) 0 5 10 15 20 25 30 35 40 0 100 200 300 400 500 600 700 800 900 SENSE CURRENT (μA) 7811 G20

#### **Maximum Current Sense Threshold vs SENSE Common Maximum Current Sense Threshold Mode Voltage**



**Buck Foldback Current Limit Buck Foldback Current Limit**



**SENSE1,2– and SENSE3+ Input SENSE1,2–, SENSE3+ Input Current vs Temperature Current vs Temperature**



**SENSE1,2+ and SENSE3− Input SENSE1,2+ and SENSE3– Input Current vs Temperature Current vs Temperature**



**Boost Current Monitor Voltage Boost Channel Current Monitor vs Sense Voltage Output vs Sense Voltage**



#### Rev. A

9

**Oscillator Frequency Oscillator Frequency vs Temperature**









**RUN Pin Thresholds RUN Pin Thresholdsvs Temperature vs Temperature**



**BATTSNS Thresholds vs BATTSNS Thresholds Temperature vs Temperature**





**VBIAS Quiescent Current vs Temperature vs Temperature**

**VBIAS Quiescent Current** 

 $V_{BIAS} = 12V$ 

ALL CHANNELS ON SLEEP MODE

 $0 -55$ 

 $\begin{smallmatrix}0&\mathbf{0}\&0\end{smallmatrix}$ 

0.5

1.0

1.5

BATTSNS CURRENT (μA)

2.0

a a ar

2.5

3.0

VBIAS CURRENT (μA)



**Shutdown Current Shutdown Current vs VBIAS Input Voltage vs Input Voltage**



**vs Temperature vs Temperature TRACK/SS Pull–Up Current**



10

BATTSNS VOLTAGE (V) 0 5 10 15 20 25 30 35 40

**BATTSNS Pin Current vs Voltage** 

 $V_{BIAS} = RUN3 = 12V$  $-55^{\circ}$ C 25°C 125°C 150°C

TEMPERATURE (°C) –55 –25 5 35 65 95 125 155

 $EXTV_{CP} = 0V$ ,  $SENSE1 = 3.3V$ 

 $EXTV_{CC} = 0V$ , SENSE1<sup>-</sup>=0V

 $EXYC_{CC} = 12V$ , SENSE1<sup>-</sup>=3.3V

7811 G32

7811 G35

## <span id="page-10-0"></span>PIN FUNCTIONS

**MODE (Pin 1):** Mode Select Input. This input, which acts on all three channels, determines how the LTC7811 operates at light loads. Pulling this pin to ground selects Burst Mode operation. An internal 100k resistor to ground also invokes Burst Mode operation when the pin is floating. Tying this pin to  $INTV_{CC}$  forces continuous inductor current operation. Tying this pin to  $INTV_{CC}$  through a 100k resistor selects pulse-skipping operation.

**TRACK/SS3, TRACK/SS2, SS1 (Pins 2, 15, 35):** External Tracking and Soft-Start Input. For the buck channels, the LTC7811 regulates the  $V<sub>FB1.2</sub>$  voltage to the lesser of 0.8V or the voltage on the TRACK/SS1,2 pin. For the boost channel, the LTC7811 regulates  $V<sub>FB3</sub>$  to the lesser of 1.2V or the voltage on the SS3 pin. Internal 12.5µA pull-up current sources are connected to these pins. A capacitor to ground sets the startup ramp time to the final regulated output voltage. The ramp time is equal to 0.65ms for every 10nF of capacitance for the buck channels and 1ms for every 10nF for the boost channel. Alternatively, a resistor divider on another voltage supply connected to the TRACK/SS pins of the buck channels allows the LTC7811 output to track the other supply during startup.

**SENSE3+, SENSE2+, SENSE1+ (Pins 3, 12, 38):** The Positive (+) Input to the Differential Current Comparators. The ITH pin voltage and controlled offsets between the SENSE<sup>-</sup> and SENSE<sup>+</sup> pins in conjunction with  $R_{SENSF}$ set the current trip threshold. For the boost channel, the SENSE3+ pin supplies current to the current comparator when it is greater than  $INTV_{CC}$ .

**SENSE3–, SENSE2–, SENSE1– (Pins 4, 11, 39):** The Negative (–) Input to the Differential Current Comparators. When SENSE1<sup>-</sup> is 3.2V or greater, it supplies the majority of the sleep mode quiescent current instead of VRIAS, further reducing the input-referred quiescent current. For the buck channels, the SENSE– pins supply current to the current comparators when they are greater than  $INTV_{CC}$ .

**VFB3 (Pin 5):** Boost Controller Feedback Input. When VPRG3 is floating, connect an external resistor divider between the boost output voltage and the  $V_{FR3}$  pin to set the regulated voltage. When VPRG3 is connected to ground or INTV<sub>CC</sub>, tie V<sub>FB3</sub> directly to the boost converter output.

**ITH3, ITH2, ITH1 (Pins 6, 14, 36):** Error Amplifier Outputs and Regulator Compensation Points. Each associated channel's current comparator trip point increases with this control voltage. Place compensation components between the ITH pins and ground.

**IMON3 (Pin 7):** Boost Channel Current Monitor. This pin generates a voltage between 0.4V and 1.4V that corresponds to the boost channel inductor current between zero current and full-load. Optionally place a capacitor from this pin to ground to average the current reading.

**RUN1, RUN2, RUN3 (Pins 8, 9, 10):** Run Control Inputs for Each Controller. Forcing any of these pins below 1.1V disables switching of the corresponding controller. Forcing all of these pins below 0.7V shuts down the entire LTC7811, reducing the quiescent current to approximately 1.5 $\mu$ A. These pins can be tied to  $V_{\text{IN}}$  or  $V_{\text{BIAS}}$  for alwayson operation.

**VFB2, VFB1 (Pins 13, 37):** Buck Controller Feedback Inputs. Connect an external resistor divider between the output voltage and the  $V_{FB}$  pin to set the regulated output voltage. Tie  $V<sub>FB2</sub>$  to INTV<sub>CC</sub> to configure the bucks for a two-phase single output application, in which both buck channels share  $V_{FR1}$ , ITH1, and TRACK/SS1.

**VPRG3 (Pin 16):** Boost Output Voltage Programming Pin. This pin sets the boost channel to adjustable output voltage or to a fixed output voltage. Floating this pin allows the boost channel output to be programmed through the  $V<sub>FB3</sub>$  pin using external resistors, regulating  $V<sub>FB3</sub>$  to the 1.2V reference. Connecting this pin to GND or  $INTV_{CC}$ programs the boost channel output to 8V or 9.5V (respectively), with  $V_{FR3}$  directly connected to the output.

**BATTGOOD (Pin 17):** Battery Monitor Open-Drain Logic Output. BATTGOOD is pulled to ground when the voltage on BATTSNS is below 9.5V, and becomes high impedance when BATTSNS exceeds 9.75V. Connect to ground if the battery monitor feature is not used.

**TG2, TG1 (Pins 18, 32):** High Current Gate Drives for Top N-Channel MOSFETs. These are the outputs of floating drivers with a voltage swing of  $INTV_{CC}$  superimposed on the switch node voltage SW.

# PIN FUNCTIONS

**SW2, SW1 (Pins 19, 31):** Switch Node Connections to Inductors.

**BOOST2, BOOST1 (Pins 20, 30):** Bootstrapped Supplies to the Top Side Floating Drivers. Connect capacitors between the corresponding BOOST and SW pins for each channel. Also connect Schottky diodes between the BOOST1 and INTV<sub>CC</sub> pins, and BOOST2 and the INTV<sub>CC</sub> pins. Voltage swing at the BOOST1,2 pins is from  $INTV_{CC}$ to  $(V_{IN}+INTV_{CC})$ .

**BG2, BG3, BG1 (Pins 21, 25, 29):** High Current Gate Drives for Bottom N-Channel MOSFETs. Voltage swing at these pins is from ground to  $INTV_{CC}$ .

**INTV<sub>CC</sub>** (Pin 22): Output of the Internal 5.1V Low Dropout Regulator. The driver and control circuits are powered by this supply. Must be decoupled to ground with a minimum of 4.7μF ceramic or tantalum capacitor.

**EXTV<sub>CC</sub>** (Pin 23): External Power Input to an Internal LDO Connected to  $INTV_{CC}$ . This LDO supplies  $INTV_{CC}$  power, bypassing the internal LDO powered from  $V_{BIAS}$  whenever  $EXTV_{CC}$  is higher than 4.7V. See INTV<sub>CC</sub> Regulators in the [Applications Information](#page-17-1) section. Do not exceed 30V on this pin. Connect this pin to ground if the  $EXTV_{CC}$  LDO is not used.

**V<sub>BIAS</sub> (Pin 24):** Main Bias Input Supply Pin. A bypass capacitor should be tied between this pin and ground.

**BATTSNS (Pin 26):** Battery Monitor Input. Connect to a battery or other supply to use the battery monitor feature. When the voltage on this pin is below 9.5V, BATTGOOD is pulled to ground. Connect to ground if the battery monitor feature is not used.

**NC (Pins 27, 28):** No Internal Connection. Float these pins or connect to ground.

**PGOOD1 (Pin 33):** Open-Drain Power Good Output. The  $V_{FR1}$  pin is monitored to ensure that  $V_{OUT1}$  is in regulation. When  $V_{\text{OUT1}}$  is not within  $\pm 10\%$  of its regulation point, the PGOOD1 pin is pulled low.

**PLLIN/SPREAD (Pin 34):** External Synchronization Input and Spread Spectrum Selection. When an external clock is applied to this pin, the phase-locked loop will force the rising TG1 signal to be synchronized with the rising edge of the external clock. When an external clock is present, the regulators operate in pulse-skipping mode if it is selected by the MODE pin, or in forced continuous mode otherwise. When not synchronizing to an external clock, tie this input to  $INTV_{CC}$  to enable spread spectrum dithering of the oscillator or to ground to disable spread spectrum.

**FREQ (Pin 40):** Frequency Control Pin for the Internal Oscillator. Connect to ground to set the switching frequency to 380kHz. Connect to  $INTV_{CC}$  to set the switching frequency to 2.25MHz. Frequencies between 100kHz and 3MHz can be programmed using a resistor between the FREQ pin and ground. Minimize the capacitance on this pin.

**GND (Exposed Pad Pin 41):** Ground. Connects to the sources of bottom N-channel MOSFETs and the  $(-)$ terminal(s) of decoupling capacitors. The exposed pad must be soldered to PCB ground for rated electrical and thermal performance.

### <span id="page-12-1"></span><span id="page-12-0"></span>FUNCTIONAL DIAGRAM



### <span id="page-13-0"></span>OPERATION **(Refer to [Functional Diagram](#page-12-1))**

#### **Main Control Loop**

The LTC7811 is a three-channel controller utilizing a constant frequency, peak current mode architecture. The two step-down (buck) synchronous controllers, channels 1 and 2, operate 180° out of phase with each other. The step-up (boost) non-synchronous controller, channel 3, operates in phase with channel 1. During normal operation, the main switch (external top MOSFET for the buck channels or the external bottom MOSFET for the boost channel) is turned on when the clock for that channel sets the SR latch, causing the inductor current to increase. The main switch is turned off when the main current comparator, ICMP, resets the SR latch. After the main switch is turned off each cycle, the synchronous switch (bottom MOSFET for the buck channels) is turned on which causes the inductor current to decrease until either the inductor current starts to reverse, as indicated by the current comparator IR, or the beginning of the next clock cycle.

The peak inductor current at which ICMP trips and resets the latch is controlled by the voltage on the ITH pin, which is the output of the error amplifier EA. The error amplifier compares the output voltage feedback signal at the  $V_{FB}$ pin, (which is generated with an external resistor divider connected across the output voltage,  $V_{OIII}$ , to ground) to the internal reference voltage (0.8V for the bucks or 1.2V for the boost). When the load current increases, it causes a slight decrease in  $V_{FR}$  relative to the reference, which causes the EA to increase the ITH voltage until the average inductor current matches the new load current.

#### Power and Bias Supplies (V<sub>BIAS</sub>, EXTV<sub>CC</sub>, and INTV<sub>CC</sub>)

The INTV<sub>CC</sub> pin supplies power for the top and bottom MOSFET drivers and most of the internal circuitry. LDOs (low dropout linear regulators) are available from both the  $V_{BIAS}$  and EXTV<sub>CC</sub> pins to provide power to INTV<sub>CC</sub>, which has a regulation point of 5.1V. When the  $\text{EXTV}_{\text{CC}}$  pin is left open or tied to a voltage less than 4.7V, the  $V_{\text{BIAS}}$  LDO (low dropout linear regulator) supplies power to  $INTV_{CC}$ . If  $EXT_{CC}$  is taken above 4.7V, the  $V_{BIAS}$  LDO is turned off and an  $EXTV_{CC}$  LDO is turned on. Once enabled, the  $EXTV_{CC}$  LDO supplies power to INTV<sub>CC</sub>. Using the EXTV<sub>CC</sub> pin allows the INTV<sub>CC</sub> power to be derived from a high

efficiency external source such as one of the LTC7811 switching regulator outputs.

Each top MOSFET driver is biased from the floating bootstrap capacitor  $C_B$ , which normally recharges during each cycle through an external diode when the switch voltage goes low.

For buck channels 1 and 2, if the buck's input voltage decreases to a voltage close to its output, the loop may enter dropout and attempt to turn on the top MOSFET continuously. The dropout detector detects this and forces the top MOSFET off for a short time every tenth cycle to allow  $C_B$  to recharge, resulting in a 99% duty cycle at 380kHz operation and approximately 98% duty cycle at 2MHz operation.

#### **Shutdown and Start-Up (RUN1, RUN2, RUN3 and TRACK/SS1, TRACK/SS2, SS3 Pins)**

The three channels of the LTC7811 can be independently shut down using the RUN1, RUN2 and RUN3 pins. Pulling a RUN pin below 1.1V shuts down the main control loop for that channel. Pulling all three pins below 0.7V disables all controllers and most internal circuits, including the INTV<sub>CC</sub> LDOs. In this state, the LTC7811 draws only 1.5 $\mu$ A of quiescent current.

The RUN pins may be externally pulled up or driven directly by logic. Each pin can tolerate up to 40V (absolute maximum), so it can be conveniently tied to  $V_{\text{BIAS}}$  or to an input supply in always-on applications where one or more controllers are enabled continuously and never shut down. Additionally, a resistive divider from the input supply to a RUN pin can be used to set a precise input undervoltage lockout so that the power supply does not operate below a user-adjustable level.

The start-up of each channel's output voltage  $V_{\text{OUT}}$  is controlled by the voltage on the TRACK/SS pin (TRACK/ SS1 for channel 1, TRACK/SS2 for channel 2, SS3 for channel 3). When the voltage on the TRACK/SS pin is less than the internal reference voltage (0.8V for the bucks or 1.2V for the boost), the LTC7811 regulates the  $V_{FB}$ voltage to the TRACK/SS pin voltage instead of the corresponding reference voltage. This allows the TRACK/SS

# **OPERATION**

pin to be used as a soft-start which smoothly ramps the output voltage on startup, thereby limiting the input supply inrush current. An external capacitor from the TRACK/ SS pin to GND is charged by an internal 12.5uA pull-up current, creating a voltage ramp on the TRACK/SS pin. As the TRACK/SS voltage rises linearly from 0V to 0.8V/1.2V (and beyond), the output voltage  $V_{\text{OUT}}$  rises smoothly from zero to its final value.

Alternatively, the TRACK/SS pins for buck channels 1 and 2 can be used to make the start-up of  $V_{\text{OUT}}$  track that of another supply. Typically this requires connecting to the TRACK/SS pin through an external resistor divider from the other supply to ground (see the [Applications](#page-17-1) [Information](#page-17-1) section).

#### **Light Load Operation: Burst Mode Operation, Pulse-Skipping, or Forced Continuous Mode (MODE Pin)**

The LTC7811 can be set to enter high efficiency Burst Mode operation, constant frequency pulse-skipping mode or forced continuous conduction mode at low load currents.

To select Burst Mode operation, tie the MODE pin to ground. To select forced continuous operation, tie the MODE pin to  $INTV_{CC}$ . To select pulse-skipping mode, tie the MODE pin to a DC voltage greater than 1.2V and less than INTV<sub>CC</sub> – 1.3V. An internal 100k resistor to ground invokes Burst Mode operation when the MODE pin is floating and pulse-skipping mode when the MODE pin is tied to INTV $_{\text{CC}}$  through an external 100k resistor.

When the controllers are enabled for Burst Mode operation, the minimum peak current in the inductor is set to approximately 25% of its maximum value even though the voltage on the ITH pin might indicate a lower value. If the average inductor current is higher than the load current, the error amplifier EA will decrease the voltage on the ITH pin. When the ITH voltage drops below 0.425V, the internal sleep signal goes high (enabling sleep mode) and both external MOSFETs are turned off. The ITH pin is then disconnected from the output of the EA and parked at 0.45V.

In sleep mode, much of the internal circuitry is turned off, reducing the quiescent current that the LTC7811 draws. If one channel is in sleep mode and the other two are shut down, the LTC7811 draws only 15μA of quiescent current. If all three channels are in sleep mode, the LTC7811 draws only 18 $\mu$ A of quiescent current. When  $V_{\text{OUT}}$  on channel 1 is 3.2V or higher, the majority of this quiescent current is supplied by the SENSE1<sup>-</sup> pin, which further reduces the input-referred quiescent current by the ratio of  $V_{IN}/V_{OUT}$ multiplied by the efficiency.

In sleep mode, the load current is supplied by the output capacitor. As the output voltage decreases, the EA's output begins to rise. When the output voltage drops enough, the ITH pin is reconnected to the output of the EA, the sleep signal goes low, and the controller resumes normal operation by turning on the main switch on the next cycle of the internal oscillator.

When a controller is enabled for Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator (IR) turns off the synchronous switch just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller operates in discontinuous operation.

In forced continuous operation for the synchronous buck channels the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined by the voltage on the ITH pin, just as in normal operation. In this mode, the efficiency at light loads is lower than in Burst Mode operation. However, continuous operation has the advantage of lower output voltage ripple and less interference to audio circuitry. In forced continuous mode, the output ripple is independent of load current. The boost channel does not have a synchronous switch and therefore always operates in discontinuous operation at light load.

When the MODE pin is connected for pulse-skipping mode, the LTC7811 operates in PWM pulse-skipping mode at light loads. In this mode, constant frequency operation is maintained down to approximately 1% of designed maximum output current. At very light loads, the current comparator ICMP may remain tripped for several cycles and force the main switch to stay off for the same

# **OPERATION**

number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference as compared to Burst Mode operation. It provides higher low current efficiency than forced continuous mode, but not nearly as high as Burst Mode operation.

Unlike forced continuous mode and pulse-skipping mode, Burst Mode cannot be synchronized to an external clock. Therefore, if Burst Mode is selected and the switching frequency is synchronized to an external clock applied to the PLLIN/SPREAD pin, the LTC7811 switches from Burst Mode to forced continuous mode.

#### **Frequency Selection, Spread Spectrum, and Phase-Locked Loop (FREQ and PLLIN/SPREAD Pins)**

The free running switching frequency of the LTC7811 controllers is selected using the FREQ pin. Tying FREQ to GND selects 380kHz while tying FREQ to  $INTV_{CC}$  selects 2.25MHz. Placing a resistor between FREQ and GND allows the frequency to be programmed between 100kHz and 3MHz.

Switching regulators can be particularly troublesome for applications where electromagnetic interference (EMI) is a concern. To improve EMI, the LTC7811 can operate in spread spectrum mode, which is enabled by tying the PLLIN/SPREAD pin to  $INTV_{CC}$ . This feature varies the switching frequency within typical boundaries of -12% to  $\pm 15\%$  of the frequency set by the FREQ pin.

A phase-locked loop (PLL) is available on the LTC7811 to synchronize the internal oscillator to an external clock source connected to the PLLIN/SPREAD pin. The LTC7811's PLL aligns the turn-on of controller 1's external top MOSFET to the rising edge of the synchronizing signal. Thus, the turn-on of controller 2's external top MOSFET is 180° out-of-phase to the rising edge of the external clock source.

The PLL frequency is prebiased to the free running frequency set by the FREQ pin before the external clock is applied. If prebiased near the external clock frequency, the PLL only needs to make slight changes in order to synchronize the rising edge of the external clock to the rising edge of TG1. For more rapid lock-in to the external clock, use the FREQ pin to set the internal oscillator to approximately the frequency of the external clock. The LTC7811's PLL is guaranteed to lock to an external clock source whose frequency is between 100kHz and 3MHz.

The PLLIN/SPREAD pin is TTL compatible with thresholds of 1.6V (rising) and 1.1V (falling) and is guaranteed to operate with a clock signal swing of 0.5V to 2.5V.

#### **Boost Controller at Low Input Voltage**

The LTC7811 features a rail-to-rail current comparator for the boost channel which functions down to zero volts. The minimum boost converter input voltage is therefore determined by the practical limitations of the boost converter architecture. Since the input voltage could be lower than the 4.5V V $_{BIAS}$  limit, V $_{BIAS}$  can be connected to the output of the boost controller, as illustrated in the typical application circuit in [Figure 10.](#page-37-1) This allows the boost controller to handle very low input voltage transients while maintaining output voltage regulation.

#### **Buck Controller Output Overvoltage Protection**

The two buck channels have an overvoltage comparator that guards against transient overshoots as well as other more serious conditions that may overvoltage their outputs. When the  $V<sub>FB1,2</sub>$  pin rises more than 10% above its regulation point of 0.8V, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared.

# **OPERATION**

#### **Buck Foldback Current**

When the buck output voltage falls to less than 50% of its nominal level, foldback current limiting is activated, progressively lowering the peak current limit in proportion to the severity of the overcurrent or short-circuit condition. Foldback current limiting is disabled during the soft-start interval (as long as the  $V_{FR}$  voltage is keeping up with the TRACK/SS1,2 voltage). There is no foldback current limiting for the boost channel.

#### **Channel 1 Power Good (PGOOD1)**

Channel 1 has a PGOOD1 pin that is connected to an open drain of an internal N-channel MOSFET. The MOSFET turns on and pulls the PGOOD1 pin low when the  $V_{FB1}$ pin voltage is not within  $\pm 10\%$  of the 0.8V reference. The PGOOD1 pin is also pulled low when the RUN1 pin is low (shut down). When the  $V_{FA1}$  pin voltage is within the ±10% requirement, the MOSFET is turned off and the pin is allowed to be pulled up by an external resistor to a source no greater than 6V, such as  $INTV_{CC}$ .

#### **Low Battery Indicator**

The BATTGOOD pin is connected to an open drain of an internal N-channel MOSFET that is pulled low when the voltage on the BATTSNS pin is low. When BATTSNS is below 9.5V, the MOSFET turns on and pulls the BATTGOOD pin low. When BATTSNS is greater than 9.75V, the MOSFET is turned off and the BATTGOOD pin is allowed to be pulled up by an external resistor to a source no greater than 6V, such as  $INTV_{CC}$ . The BATTGOOD pin is also low when RUN3 is low (when the boost channel is shutdown).

<span id="page-17-1"></span><span id="page-17-0"></span>The [Typical Application](#page--1-1) on the first page is a basic LTC7811 application circuit. External component selection is largely driven by the load requirement and begins with the selection of the inductor, current sense components, operating frequency, and light load operating mode. The remaining power stage components, consisting of the input and output capacitors, power MOSFETs, and boost channel catch diode can then be chosen. Next, feedback resistors are selected to set the desired output voltage. Then, the remaining external components are selected, such as for soft-start, biasing, and loop compensation.

#### **Inductor Value Calculation**

The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. So why would anyone ever choose to operate at lower frequencies with larger components? The answer is efficiency. A higher frequency generally results in lower efficiency because of MOSFET switching and gate charge losses. In addition to this basic trade-off, the effect of inductor value on ripple current and low current operation must also be considered. The inductor value has a direct effect on ripple current.

For a buck regulator, the maximum average inductor current  $I_{\text{L}}(MAX)$  is equal to the maximum output current. The peak current is equal to the average inductor current plus half of the inductor ripple current,  $\Delta I_L$ , which for a buck regulator decreases with higher inductance or higher frequency and increases with higher  $V_{IN}$ :

$$
\Delta I_L = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)
$$

For a boost regulator, the maximum average output current in continuous conduction mode is equal to the maximum average inductor current multiplied by a factor of  $V_{IN}/V_{OUT}$ , or  $I_{OUT(MAX)} = I_{L(MAX)} \cdot V_{IN}/V_{OUT}$ . Be aware that the maximum output current from a boost regulator decreases with decreasing  $V_{IN}$ . The choice of  $I_{L(MAX)}$  therefore depends on the maximum load current for a regulated

 $V_{\text{OUT}}$  at the minimum normal operating  $V_{\text{IN}}$ . If the load current limit for a given  $V_{IN}$  is exceeded,  $V_{OUT}$  will decrease until the  $I_{OUT(MAX)} = I_{L(MAX)} \cdot V_{IN}/V_{OUT}$  equation is satisfied. Additionally, when the output is in overvoltage  $(V_{IN} >$  $V_{\text{OUT}}$ , the top switch is on continuously and the maximum load current is equal to  $I_{L(MAX)}$ . The inductor ripple current  $\Delta I_I$  for a boost regulator increases with higher V<sub>OUT</sub>:

$$
\Delta I_{L} = \frac{1}{(f)(L)} V_{IN} \left( 1 - \frac{V_{IN}}{V_{OUT}} \right)
$$

Accepting larger values of  $\Delta I_1$  allows the use of low inductances, but results in higher output voltage ripple and greater core losses. A reasonable starting point for setting ripple current is  $\Delta I_L = 0.3 \cdot I_{L(MAX)}$ . The maximum  $\Delta I_1$  occurs at the maximum input voltage for a buck and at  $V_{IN} = V_{OUIT}/2$  for a boost.

The inductor value also has secondary effects. The transition to Burst Mode operation begins when the average inductor current required results in a peak current below  $25%$  of the current limit determined by  $R_{SENSE}$ . Lower inductor values (higher  $\Delta I_1$ ) will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation.

#### **Inductor Core Selection**

Once the value for L is known, the type of inductor must be selected. High efficiency regulators generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite or molypermalloy cores. Actual core loss is very dependent on inductance value selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core loss and are preferred for high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates hard, which means that inductance collapses abruptly when the peak design current is

exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

#### **Current Sense Selection**

The LTC7811 can be configured to use either DCR (inductor resistance) sensing or low value resistor sensing. The choice between the two current sensing schemes is largely a design trade-off between cost, power consumption and accuracy. DCR sensing has become popular because it saves expensive current sensing resistors and is more power efficient, particularly in higher current and lower frequency applications. However, current sensing resistors provide the most accurate current limits for the controller. Other external component selection is driven by the load requirement, and begins with the selection of R<sub>SENSE</sub> (if R<sub>SENSE</sub> is used) and inductor value.

The SENSE<sup>+</sup> and SENSE<sup>-</sup> pins are the inputs to the current comparators. The common mode voltage range on these pins is 0V to 40V (absolute maximum), enabling the LTC7811 to regulate output voltages up to a maximum of 40V. The SENSE1<sup>+</sup>, SENSE2<sup>+</sup>, and SENSE3<sup>-</sup> pins are high impedance, drawing less than ≈1μA. This high impedance allows the current comparators to be used in inductor DCR sensing. The impedance of the SENSE1–, SENSE2–, and SENSE3+ pins changes depending on the common mode voltage. When less than  $INTV_{CC} - 0.5V$ , these pins are relatively high impedance, drawing  $\approx 1 \mu A$ . When above INTV<sub>CC</sub> + 0.5V, a higher current (≈620µA) flows into each pin. Between  $INTV_{CC} - 0.5V$  and  $INTV_{CC}$ + 0.5V, the current transitions from the smaller current to the higher current. Channel 1's SENSE1– pin has an additional  $\approx$  40µA current when its voltage is above 3.2V to bias internal circuitry from  $V_{O \cup T1}$ , thereby reducing the input-referred supply current.

Filter components mutual to the sense lines should be placed close to the LTC7811, and the sense lines should run close together to a Kelvin connection underneath the current sense element (shown in [Figure 1](#page-18-0)). Sensing current elsewhere can effectively add parasitic inductance and capacitance to the current sense element, degrading the information at the sense terminals and making the

programmed current limit unpredictable. If DCR sensing is used ([Figure 2b](#page-19-0)), resistor R1 should be placed close to the switching node, to prevent noise from coupling into sensitive small signal nodes.





#### <span id="page-18-0"></span>**Low Value Resistor Current Sensing**

A typical sensing circuit using a discrete resistor is shown in [Figure 2a](#page-19-1).  $R_{\text{SFNSF}}$  is chosen based on the required output current. Each controller's current comparator has a maximum threshold  $V_{SENSE(MAX)}$  of 50mV. The current comparator threshold voltage sets the peak inductor current.

Using the maximum inductor current  $(I<sub>L(MAX)</sub>)$  and ripple current  $(\Delta I_L)$  from the Inductor Value Calculation section, the target sense resistor value is:

$$
R_{\text{SENSE}} \le \frac{V_{\text{SENSE}(\text{MAX})}}{I_{L(\text{MAX})} + \frac{\Delta I_L}{2}}
$$

To ensure that the application will deliver full load current over the full operating temperature range, choose the minimum value for  $V_{\text{SENSE(MAX)}}$  in the Electrical [Characteristics](#page-3-1) table.

To avoid potential jitter or instability due to PCB noise coupling into the current sense signal, the AC current sensing ripple of  $\Delta V_{\text{SFNSF}} = \Delta I_1 \cdot R_{\text{SFNSF}}$  should also be checked to ensure a good signal-to-noise ratio. In general, for a reasonably good PCB layout, a target ΔV<sub>SENSE</sub> voltage of 10mV to 20mV at nominal input voltage for the bucks and at 50% duty cycle for the boost is recommended for both R<sub>SENSE</sub> and DRC sensing applications.

The parasitic inductance (ESL) of the sense resistor introduces significant error in the current sense signal for lower inductor value (<3µH) or higher current (>5A)

applications. For a buck converter, this error is proportional to the input voltage and may degrade line regulation or cause loop instability. An RC filter into the sense pins, as shown in Figure 2a, can be used to compensate for this error. Set the RC filter time constant  $R_F \cdot C_F = ES L/R_{S F N S F}$ for optimal cancellation of the ESL. In general, select  $C_F$ to be in the range of 1nF to 10nF and calculate the corresponding RF. Surface mount sense resistors in low ESL wide footprint geometries are recommended to minimize this error. If not specified on the manufacturer's data sheet, the ESL can be approximated as 0.4nH for a resistor with a 1206 footprint and 0.2nH for a 1225 footprint.

#### **Inductor DCR Current Sensing**

For applications requiring the highest possible efficiency at high load currents, the LTC7811 is capable of sensing the voltage drop across the inductor DCR, as shown in [Figure 2b](#page-19-0). The DCR of the inductor represents the small amount of DC winding resistance of the copper, which can be less than 1m $\Omega$  for today's low value, high current inductors. In a high current application requiring such an inductor, power loss through a sense resistor would cost several points of efficiency compared to inductor DCR sensing.

If the external (R1||R2) • C1 time constant is chosen to be exactly equal to the L/DCR time constant, the voltage drop across the external capacitor is equal to the drop across the inductor DCR multiplied by R2/(R1+R2). R2 scales the voltage across the sense terminals for applications where the DCR is greater than the target sense resistor value. To properly dimension the external filter components, the DCR of the inductor must be known. It can be measured using a good RLC meter, but the DCR tolerance is not always the same and varies with temperature; consult the manufacturers' data sheets for detailed information.

Using the maximum inductor current  $(I_L(MAX))$  and ripple current  $(\Delta I_L)$  from the Inductor Value Calculation section, the target sense resistor value is:

$$
R_{\text{SENSE}(EQUIV)} \le \frac{V_{\text{SENSE}(MAX)}}{I_{L(MAX)} + \frac{\Delta I_L}{2}}
$$



<span id="page-19-1"></span>



#### <span id="page-19-0"></span>**(b) Using the Inductor DCR to Sense Current**



**(c) Boost Channel Low-Side Current Sensing**

<span id="page-19-2"></span>**Figure 2. Current Sensing Methods**

To ensure that the application will deliver full load current over the full operating temperature range, choose the minimum value for  $V_{\text{SENSE(MAX)}}$  in the Electrical [Characteristics](#page-3-1) table.

Next, determine the DCR of the inductor. When provided, use the manufacturer's maximum value, usually given at 20°C. Increase this value to account for the temperature coefficient of copper resistance, which is approximately 0.4%/°C. A conservative value for  $T_{L(MAX)}$  is 100°C. To scale the maximum inductor DCR to the desired sense resistor value, use the divider ratio:

$$
R_D = \frac{R_{SENSE(EQUIV)}}{DCR_{MAX} \, at \, T_{L(MAX)}}
$$

C1 is usually selected to be in the range of 0.1μF to 0.47μF. This forces R1||R2 to around 2k, reducing error that might have been caused by the SENSE<sup>+</sup> pin's  $\approx$ 1µA current.

The target equivalent resistance R1||R2 is calculated from the nominal inductance, C1 value, and DCR:

$$
R1 || R2 = \frac{L}{(DCR at 20^{\circ}C) \cdot C1}
$$

The sense resistor values are:

$$
R1 = \frac{R1 || R2}{R_D}; \quad R2 = \frac{R1 \cdot R_D}{1 - R_D}
$$

The maximum power loss in R1 is related to duty cycle. For the buck controllers, the maximum power loss occurs in continuous mode at the maximum input voltage:

$$
P_{LOSS} \text{ R1} = \frac{(V_{IN(MAX)} - V_{OUT}) \cdot V_{OUT}}{R1}
$$

For the boost controller, the maximum power loss occurs in continuous mode at  $V_{IN} = V_{OUT}/2$ :

$$
P_{LOSS} \, R1 = \frac{(V_{OUT(MAX)} - V_{IN}) \cdot V_{IN}}{R1}
$$

Ensure that R1 has a power rating higher than this value. If high efficiency is necessary at light loads, consider this power loss when deciding whether to use DCR sensing or sense resistors. Light load power loss can be modestly higher with a DCR network than with a sense resistor, due to the extra switching losses incurred through R1. However, DCR sensing eliminates a sense resistor, reduces conduction losses and provides higher efficiency at heavy loads. Peak efficiency is about the same with either method.

#### **Boost Channel Low-Side Current Sensing**

The boost channel current sense resistor can alternatively be connected in series with the source of the bottom switch as shown in Figure 2c. In this configuration, the boost channel input voltage and output voltage are both limited only by external components. Be aware that the regulator may exhibit a slower transient response since the inductor current cannot be monitored when the bottom switch is off. Additionally, the SENSE3+ and SENSE3- pins must be differentially filtered to keep switching noise from corrupting the current sense signal. Typically, resistors in the range of 50 $\Omega$  to 500 $\Omega$  should be placed series with the SENSE pins, and a 1nF capacitor should be placed between SENSE3+ and SENSE3-, as close as possible to the LTC7811. The IMON3 boost channel current monitor feature is not compatible with low-side current sensing.

#### **Setting the Operating Frequency**

Selection of the operating frequency is a trade-off between efficiency and component size. High frequency operation allows the use of smaller inductor and capacitor values. Operation at lower frequencies improves efficiency by reducing gate charge and transition losses, but requires larger inductance values and/or more output capacitance to maintain low output ripple voltage.

In higher voltage applications transition losses contribute more significantly to power loss, and a good balance between size and efficiency is generally achieved with a switching frequency between 300kHz and 900kHz. Lower voltage applications benefit from lower switching losses and can therefore more readily operate at higher switching frequencies up to 3MHz if desired.

A further constraint on the operating frequency is due to the maximum duty cycle of the boost channel. The maximum duty cycle, which can be approximated as  $DC_{MAX} \approx (1-V_{IN(MIN)}/V_{OUT3})$ \*100%, is limited as shown in [Figure 3a](#page-21-0). At low frequencies, the output will dropout if the required duty cycle is higher than 93%. At high frequencies, the maximum duty cycle available to

maintain constant frequency operation is reduced further. In this region, if a higher duty cycle is required to keep the output voltage in regulation, the controller will keep the bottom MOSFET (BG3) on for more than one clock cycle to achieve the higher duty cycle at an effectively lower frequency. Choose a frequency that limits the maximum duty cycle to a value lower than the curve shown in [Figure 3](#page-21-0)a. The switching frequency is set using the FREQ and PLLIN/ SPREAD pins as shown in Table 1.





Tying the FREQ pin to ground selects 380kHz while tying FREQ to  $INTV_{CC}$  selects 2.25MHz. Placing a resistor between FREQ and ground allows the frequency to be programmed anywhere between 100kHz and 3MHz. Choose a FREQ pin resistor from [Figure 3](#page-21-0)b or the following equation:

 $R_{\text{FREG}}(\text{in k}\Omega)$  =  $\frac{37\text{MHz}}{f_{\text{OSC}}}$ 

To improve electromagnetic interference (EMI) performance, spread spectrum mode can optionally be selected by tying the PLLIN/SPREAD pin to  $INTV_{CC}$ . When spread spectrum is enabled, the switching frequency modulates −12% to +15% of the frequency selected by the FREQ pin. Spread spectrum may be used in any operating mode selected by the MODE pin (Burst Mode, pulse-skipping, or forced continuous mode).

A phase-locked loop (PLL) is also available on the LTC7811 to synchronize the internal oscillator to an external clock source connected to the PLLIN/SPREAD pin. After the PLL locks, TG1 is synchronized to the rising edge of the external clock signal, and TG2 is 180° out of phase from TG1. See the Phase-Locked Loop and Frequency Synchronization section for details.



**(a) Relationship Between Oscillator Frequency and Boost Channel Maximum Duty Cycle**



**(b) Relationship Between Oscillator Frequency and Resistor Value at the FREQ Pin**

<span id="page-21-0"></span>

#### **Selecting the Light-Load Operating Mode**

The LTC7811 can be set to enter high efficiency Burst Mode operation, constant frequency pulse-skipping mode or forced continuous conduction mode at light load currents. To select Burst Mode operation, tie the MODE to ground. To select forced continuous operation, tie the MODE pin to  $INTV_{CC}$ . To select pulse-skipping mode, tie the MODE pin to  $INTV_{CC}$  through a 100k resistor. An internal 100k resistor from the MODE pin to ground selects Burst Mode if the pin is floating. When synchronized to

an external clock through the PLLIN/SPREAD pin, the LTC7811 operates in pulse skipping mode if it is selected, or in forced continuous mode otherwise. [Table 2](#page-22-0) summarizes the use of the MODE pin to select the light load operating mode.

#### <span id="page-22-0"></span>**Table 2.**



In general, the requirements of each application will dictate the appropriate choice for light-load operating mode. In Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator turns off the bottom MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the regulator operates in discontinuous operation. In addition, when the load current is very light, the inductor current will begin bursting at frequencies lower than the switching frequency, and enter a low current sleep mode when not switching. As a result, Burst Mode operation has the highest possible efficiency at light load.

In forced continuous mode, the inductor current is allowed to reverse on the buck channels at light loads and switches at the same frequency regardless of load. In this mode, the efficiency at light loads is considerably lower than in Burst Mode operation. However, continuous operation has the advantage of lower output voltage ripple and less interference to audio circuitry. In forced continuous mode, the output ripple is independent of load current for the buck channels. The inductor current for the boost channel cannot reverse since it does not have a synchronous switch and therefore always operates in discontinuous operation at light load.

In pulse-skipping mode, constant frequency operation is maintained down to approximately 1% of designed maximum output current. At very light loads, the PWM comparator may remain tripped for several cycles and force the main switch (top MOSFET for the bucks, bottom MOSFET for the boost) to stay off for the same number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference as compared to Burst Mode operation. It provides higher light load efficiency than forced continuous mode, but not nearly as high as Burst Mode operation. Consequently, pulse-skipping mode represents a compromise between light load efficiency, output ripple and EMI.

In some applications, it may be desirable to change light load operating mode based on the conditions present in the system. For example, if a system is inactive, one might select high efficiency Burst Mode operation by keeping the MODE pin set to 0V. When the system wakes, one might send an external clock to PLLIN/SPREAD, or tie MODE to  $INTV_{CC}$  to switch to low noise forced continuous mode. Such on-the-fly mode changes can allow an individual application to benefit from the advantages of each light load operating mode.

#### **Power MOSFET Selection**

External power MOSFETs must be selected for each controller in the LTC7811: N-channel MOSFETs for the buck top main switches, and N-channel MOSFETs for the bottom switches (main switch for the boost, synchronous for the buck).

The peak-to-peak gate drive levels are set by the  $INTV_{CC}$ regulation point of 5.1V. Consequently, logic level threshold MOSFETs must be used in most applications. Pay close attention to the  $BV<sub>DSS</sub>$  specification for the MOSFETs as well; many of the logic level MOSFETs are limited to 30V or less.

Selection criteria for the power MOSFETs include the on resistance  $R_{DS(ON)}$ , Miller capacitance  $C_{MII,LR}$ , input voltage and maximum output current. Miller capacitance,  $C_{\text{MII} \perp \text{FR}}$ , can be approximated from the gate charge curve usually provided on the MOSFET manufacturers' data sheet.  $C_{MII|IFR}$  is equal to the increase in gate charge along the horizontal axis while the curve is approximately flat divided by the specified change in  $V_{DS}$ . This result is then multiplied by the ratio of the application applied  $V_{DS}$ to the gate charge curve specified  $V_{DS}$ . When the IC is

operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by:

Buck Main Switch Duty Cycle =  $\frac{V_{OUT}}{V}$ V<sub>IN</sub> Buck Sync Switch Duty Cycle =  $\frac{V_{IN} - V_{OUT}}{V}$ V<sub>IN</sub> Boost Main Switch Duty Cycle =  $\frac{V_{\text{OUT}} - V_{\text{IN}}}{V}$  $\rm V_{\rm OUT}$ 

For a buck converter, the MOSFET power dissipations at maximum output current are given by:

$$
P_{MAIN\_BUCK} = \frac{V_{OUT}}{V_{IN}} (I_{OUT(MAX)})^{2} (1+\delta) R_{DS(ON)} +
$$

$$
(V_{IN})^{2} \left(\frac{I_{OUT(MAX)}}{2}\right) (R_{DR}) (C_{MILLER}) \bullet
$$

$$
\left[\frac{1}{V_{INTVCC} - V_{THMIN}} + \frac{1}{V_{THMIN}}\right] (f)
$$

$$
P_{SYNC\_BUCK} = \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{OUT(MAX)})^{2} (1+\delta) R_{DS(ON)}
$$

Similarly, for a boost converter:

$$
P_{\text{MAIN\_BOOST}} = \frac{(V_{\text{OUT}} - V_{\text{IN}})V_{\text{OUT}}}{V_{\text{IN}}^{2}} (I_{\text{OUT}(\text{MAX})})^{2}
$$

$$
(1+\delta)R_{\text{DS}(\text{ON})} + \left(\frac{V_{\text{OUT}}^{3}}{V_{\text{IN}}}\right) \left(\frac{I_{\text{OUT}(\text{MAX})}}{2}\right)
$$

$$
(R_{\text{DR}})(C_{\text{MILLER}}) \cdot \left[\frac{1}{V_{\text{INTVCC}} - V_{\text{THMIN}}} + \frac{1}{V_{\text{THMIN}}}\right](f)
$$

where  $\delta$  is the temperature dependency of R<sub>DS(ON)</sub> ( $\delta \approx 0.005$ /°C) and R<sub>DR</sub> is the effective driver resistance at the MOSFET's Miller threshold voltage ( $R_{DR} \approx 2\Omega$ ). V<sub>THMIN</sub> is the typical MOSFET minimum threshold voltage.

Both MOSFETs have I<sup>2</sup>R losses while the main N channel equations for the buck and boost controllers include an additional term for transition losses, which are highest at high input voltages for the bucks and high output

voltages for the boost. For  $V_{IN}$  < 20V for the bucks (or  $V_{\text{OUT}}$  < 20V for the boost) the high current efficiency generally improves with larger MOSFETs, while for  $V_{IN}$  > 20V for the bucks ( $V_{\text{OUT}} > 20V$  for the boost) the transition losses rapidly increase to the point that the use of a higher  $R_{DS(ON)}$  device with lower  $C_{MILLER}$  actually provides higher efficiency. The synchronous MOSFET losses for the buck controllers are greatest at high input voltage when the top switch duty factor is low or during a short-circuit when the synchronous switch is on close to 100% of the period.

#### **Boost Output Diode Selection**

The output diode in a boost converter conducts current during the switch off-time. To maximize efficiency, select a fast switching diode with low forward drop and low reverse leakage. The peak reverse voltage that the diode must withstand is equal to the maximum output voltage. When the boost converter is switching, the peak current in the diode is V<sub>SENSE(MAX)</sub>/R<sub>SENSE</sub>, with V<sub>SENSE(MAX)</sub> equal to the upper limit of 55mV.

Maximum power dissipation occurs in the diode when the input voltage is greater than the output voltage regulation set point. In this case, the main switch does not turn on and the maximum average current through the diode is equal to the maximum output current. The maximum power dissipation is therefore  $P_D = I_{OUT3(MAX)} \cdot V_F$  where  $V_F$  is the forward voltage drop of the diode. When the boost channel output is connected as the input for the buck channels, the power dissipation in the output diode is:

$$
P_D = \frac{V_F}{V_{OUT3}} \left( \frac{V_{OUT1} \cdot I_{OUT1}}{\eta_1} + \frac{V_{OUT2} \cdot I_{OUT2}}{\eta_2} \right)
$$

where  $\eta_1$  and  $\eta_2$  are the efficiencies of channel 1 and channel 2, respectively. The power dissipation is greatest when both channels 1 and 2 are operating at maximum load current and  $V_{\text{OUT3}}$  is just above its regulation point.

#### **Boost C<sub>IN</sub> and C<sub>OUT</sub> Selection**

The input ripple current in a boost converter is relatively low (compared to the output ripple current) because this current is continuous. The boost input capacitor  $C_{IN}$  voltage rating should comfortably exceed the maximum input

voltage. Although ceramic capacitors can be relatively tolerant of overvoltage conditions, aluminum electrolytic capacitors are not. Be sure to characterize the input voltage for any possible overvoltage transients that could apply excess stress to the input capacitors.

The value of  $C_{IN}$  is a function of the source impedance, and in general, the higher the source impedance, the higher the required input capacitance. The required amount of input capacitance is also greatly affected by the duty cycle. High output current applications that also experience high duty cycles can place great demands on the input supply, both in terms of DC current and ripple current.

The output current in a boost converter is discontinuous, so  $C<sub>OUT</sub>$  should be selected to meet output voltage ripple requirements. The effects of ESR (equivalent series resistance) and the bulk capacitance must be considered when choosing the right capacitor for a given output ripple voltage. The ripple due to charging and discharging the bulk capacitance of  $C_{\text{OUT}}$  is given by:

$$
Ripple = \frac{I_{OUT(MAX)} \cdot (V_{OUT} - V_{IN(MIN)})}{C_{OUT} \cdot V_{OUT} \cdot f}
$$

The ripple due to the voltage drop across the ESR is given by:

$$
\Delta V_{ESR} = \left(I_{L(MAX)} + \frac{1}{2}\Delta I_L\right) \bullet ESR
$$

Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient. Capacitors are now available with low ESR and high ripple current ratings such as OS-CON and POSCAP.

#### **Buck C<sub>IN</sub>** and C<sub>OUT</sub> Selection

The selection of  $C_{\text{IN}}$  for the two buck controllers is simplified by the two-phase architecture and its impact on the worst-case RMS current drawn through the input network (battery/fuse/capacitor). It can be shown that the worst-case capacitor RMS current occurs when only one controller is operating. The controller with the highest  $V_{\text{OUT}} \cdot I_{\text{OUT}}$  product needs to be used in the formula shown in Equation 1 to determine the maximum RMS capacitor current requirement.

Increasing the output current drawn from the other controller will actually decrease the input RMS ripple current from its maximum value. The out-of-phase technique typically reduces the input capacitor's RMS ripple current by a factor of 30% to 70% when compared to a single phase power supply solution.

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle  $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low ESR capacitor sized for the maximum RMS current of one channel must be used. At maximum load current  $I_{MAX}$ , the maximum RMS capacitor current is given by:

$$
C_{IN} \text{ Required } I_{RMS} \approx \frac{I_{MAX}}{V_{IN}} \big[ (V_{OUT}) (V_{IN} - V_{OUT}) \big]^{1/2}
$$

This formula has a maximum at  $V_{IN} = 2V_{OUIT}$ , where  $I<sub>RMS</sub> = I<sub>OUT</sub>/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be paralleled to meet size or height requirements in the design. Due to the high operating frequency of the LTC7811, ceramic capacitors can also be used for  $C_{IN}$ . Always consult the manufacturer if there is any question.

The benefit of the LTC7811 two-phase operation can be calculated by using this equation for the higher power controller and then calculating the loss that would have resulted if both controller channels switched on at the same time. The total RMS power lost is lower when both controllers are operating due to the reduced overlap of current pulses required through the input capacitor's ESR. This is why the input capacitor's requirement calculated above for the worst-case controller is adequate for the dual controller design. Also, the input protection fuse resistance, battery resistance, and PC board trace resistance losses are also reduced due to the reduced peak currents in a two-phase system. The overall benefit

> 25 Rev. A

of a multiphase design will only be fully realized when the source impedance of the power supply/battery is included in the efficiency testing.

The drains of the top MOSFETs should be placed within 1cm of each other and share a common  $C_{1N}(s)$ . Separating the drains and  $C_{IN}$  may produce undesirable resonances at VIN.

A small (0.1μF to 1μF) bypass capacitor between the chip V<sub>BIAS</sub> pin and ground, placed close to the LTC7811, is also suggested. An optional 1 $\Omega$  to 10 $\Omega$  resistor placed between  $C_{IN}$  and the V<sub>BIAS</sub> pin provides further isolation from a noisy input supply.

The selection of  $C_{\text{OUT}}$  is driven by the effective series resistance (ESR). Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple  $(\Delta V_{\text{OUT}})$  is approximated by:

$$
\Delta V_{\text{OUT}} \approx \Delta I_{L} \left( \text{ESR} + \frac{1}{8fC_{\text{OUT}}} \right)
$$

where f is the operating frequency,  $C_{\text{OUT}}$  is the output capacitance and  $\Delta I_I$  is the ripple current in the inductor. The output ripple is highest at maximum input voltage since  $\Delta I_1$  increases with input voltage.

#### **Setting the Buck Output Voltage**

The LTC7811 output voltages for the buck channels are each set by an external feedback resistor divider carefully placed across the output, as shown in [Figure 4](#page-25-0) The regulated output voltage is determined by:



<span id="page-25-0"></span>**Figure 4. Setting Buck Output Voltage**

Place resistors  $R_A$  and  $R_B$  very close to the V<sub>FB</sub> pin to minimize PCB trace length and noise on the sensitive  $V_{FB}$ node. Great care should be taken to route the  $V_{FB}$  trace away from noise sources, such as the inductor or the SW trace. To improve frequency response, a feedforward capacitor  $(C_{FF})$  may be used.

For applications with multiple output voltage levels, select channel 1 to be the lowest output voltage that is greater than 3.2V. When the SENSE1<sup>-</sup> pin (connected to  $V_{\text{OUT1}}$ ) is above 3.2V, it biases some internal circuitry instead of V<sub>BIAS</sub>, thereby increasing light load Burst Mode efficiency. Similarly, connect  $EXTV_{CC}$  to the lowest output voltage that is greater than the 4.8V maximum  $EXT_{CC}$ rising switch-over threshold.  $EXTV_{CC}$  then supplies the high current gate drivers and relieves additional quiescent current from  $V_{BIAS}$ , further reducing the  $V_{BIAS}$  pin current to ≈1μA in sleep.

#### **Setting Boost Output Voltage (VPRG3 Pin)**

The VPRG3 pin selects whether the boost controller output voltage is set by an external feedback resistor divider or programmed to a fixed 8V or 9.5V output. Floating VPRG3 allows the boost output voltage to be set by an external feedback resistor divider as shown in [Figure 5a](#page-26-0). The regulated output voltage is then determined by:

$$
V_{OUT, BOOST} = 1.195V \left(1 + \frac{R_B}{R_A}\right)
$$

Tying the VPRG3 to GND or  $INTV_{CC}$  configures the boost controller for a fixed output voltage of 8V or 9.5V, respec-tively. As shown in [Figure 5b](#page-26-1), directly connect  $V_{FB3}$  to the output when configured for a fixed output voltage.

#### **RUN Pins and Undervoltage Lockout**

The three channels of the LTC7811 are enabled using the RUN1, RUN2, and RUN3 pins. The RUN pins have a rising threshold of 1.2V with 100mV of hysteresis. Pulling a RUN pin below 1.1V shuts down the main control loop and resets the soft-start for that channel. Pulling all three RUN pins below 0.7V disables the controllers and most internal circuits, including the INTV $_{\text{CC}}$  LDOs. In this state, the LTC7811 draws only ≈1.5μA of quiescent current.



<span id="page-26-0"></span>**(a) Setting Boost Output Using External Resistors**



<span id="page-26-1"></span>**(b) Setting Boost to Fixed 8V/9.5V Output**

**Figure 5. Setting Boost Output Voltage**

The RUN pins are high impedance and must be externally pulled up/down or driven directly by logic. Each RUN pin can tolerate up to 40V (absolute maximum), so it can be conveniently tied to  $V_{BIAS}$  in always-on applications where the controller is enabled continuously and never shut down. Do not float the RUN pins.

The RUN pins can also be configured as precise undervoltage lockouts (UVLOs) on a supply such as  $V_{\text{BIAS}}$  or  $V<sub>OUT3</sub>$  with a resistor divider from the supply to ground. For example, a simple resistor divider can be used as shown in [Figure 6](#page-26-2) to satisfy a  $V_{BIAS}$  UVLO requirement.



**Figure 6. Using the RUN Pins as a UVLO**

The  $V_{BIAS}$  UVLO thresholds can be computed as:

$$
UVLO Rising = 1.2V \left(1 + \frac{R1}{R2}\right)
$$

$$
UVLO Falling = 1.1V \left(1 + \frac{R1}{R2}\right)
$$

The current that flows through the R1-R2 divider directly adds to the shutdown, sleep, and active current of the LTC7811, and care should be taken to minimize the impact of this current on the overall efficiency of the application circuit. Resistor values in the M $\Omega$  range may be required to keep the impact on quiescent shutdown and sleep currents low.

#### **Soft-Start and Tracking (TRACK/SS1, TRACK/SS2, SS3 Pins)**

The start-up of each  $V_{\text{OUT}}$  is controlled by the voltage on the TRACK/SS pin (TRACK/SS1 for channel 1, TRACK/ SS2 for channel 2, SS3 for channel 3). When the voltage on the TRACK/SS pin is less than the internal 0.8V reference (1.2V reference for the boost channel), the LTC7811 regulates the  $V_{FB}$  pin voltage to the voltage on the TRACK/ SS pin instead of the internal reference. The TRACK/SS pin can be used to program an external soft-start function or to allow  $V_{\text{OUT}}$  to track another supply during start-up.

Soft-start is enabled by simply connecting a capacitor from the TRACK/SS pin to ground. An internal 12.5μA current source charges the capacitor, providing a linear ramping voltage at the TRACK/SS pin. The LTC7811 will regulate its feedback voltage (and hence  $V_{\text{OUT}}$ ) according to the voltage on the TRACK/SS pin, allowing  $V_{\text{OUT}}$  to rise smoothly from 0V to its final regulated value. For a desired soft-start time,  $t_{SS}$ , select a soft-start capacitor  $C_{SS}$  =  $t_{SS}$  • 15μF/sec for the buck channels and  $C_{SS}$  =  $t_{SS}$  • 10μF/ sec for the boost channel.

<span id="page-26-2"></span>Alternatively, the TRACK/SS1 and TRACK/SS2 pins can be used to track two or more supplies during start-up, as shown qualitatively in [Figure 7a](#page-27-0) and [Figure 7b.](#page-27-1) To do this, a resistor divider should be connected from the master supply  $(V_X)$  to the TRACK/SS pin of the slave supply ( $V_{\text{OUT}}$ ), as shown in [Figure 8.](#page-27-2) During start-up  $V_{\text{OUT}}$  will track  $V<sub>X</sub>$  according to the ratio set by the resistor divider:

$$
\frac{V_X}{V_{OUT}} = \frac{R_A}{R_{TRACKA}} \cdot \frac{R_{TRACKA} + R_{TRACKB}}{R_A + R_B}
$$

Set  $R_{TRACKA} = R_A$  and  $R_{TRACKB} = R_B$  for coincident tracking ( $V_{\text{OUT}} = V_{\text{X}}$  during start-up).



<span id="page-27-0"></span>**(a) Coincident Tracking**



<span id="page-27-1"></span>**(b) Ratiometric Tracking**





<span id="page-27-2"></span>**Figure 8. Using the TRACK/SS Pin for Tracking**

### **Single Output Two-Phase Operation**

For high power applications, the two buck channels can be operated in a two-phase single output configuration. The buck channels switch 180° out-of-phase, which reduces the required output capacitance in addition to the required input capacitance and power supply induced noise. To configure the LTC7811 for two-phase operation, tie  $V_{FB2}$  to INTV<sub>CC</sub>, ITH2 to ground, and RUN2 to RUN1. The RUN1,  $V_{FR1}$ , ITH1, TRACK/SS1 pins are then used to control both buck channels, but each channel uses its own ICMP and IR comparators to monitor their respective inductor currents. [Figure 11](#page-38-0) is a typical application configured for single output two-phase operation.

### **INTV<sub>CC</sub> Regulators**

The LTC7811 features two separate internal low dropout linear regulators (LDOs) that supply power at the  $INTV_{CC}$ pin from either the V $_{\rm BIAS}$  pin or the EXTV $_{\rm CC}$  pin depending on the  $\text{EXTV}_{\text{CC}}$  pin voltage. INTV<sub>CC</sub> powers the MOSFET gate drivers and most of the internal circuitry. The  $V_{BIAS}$ LDO and the  $EXTV_{CC}$  LDO each regulate INTV<sub>CC</sub> to 5.1V and can provide a peak current of at least 100mA.

The INTV $_{\text{CC}}$  pin must be bypassed to ground with a minimum of 4.7μF ceramic capacitor, placed as close as possible to the pin. An additional 1μF ceramic capacitor placed directly adjacent to the  $INTV_{CC}$  and GND pins is also highly recommended to supply the high frequency transient currents required by the MOSFET gate drivers.

High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LTC7811 to be exceeded. The INTV $_{\text{CC}}$  current, which is dominated by the gate charge current, may be supplied by either the  $V_{BIAS}$ LDO or the EXTV<sub>CC</sub> LDO. When the voltage on the EXTV<sub>CC</sub> pin is less than 4.7V, the  $V_{BIAS}$  LDO is enabled. Power dissipation for the IC in this case is equal to  $V_{BIAS} \cdot I_{INTVCC}$ . The gate charge current is dependent on operating frequency as discussed in the Efficiency Considerations section. The junction temperature can be estimated by using the equations given in Note 2 of the [Electrical](#page-3-1)  [Characteristics](#page-3-1). For example, the LTC7811 INTV $_{\text{CC}}$  current is limited to less than 46mA from a 36V supply when not using the  $EXTV_{CC}$  supply at a 70 $°C$  ambient temperature:

 $T_{J}$  = 70°C + (46mA)(36V)(33°C/W) = 125°C

To prevent the maximum junction temperature from being exceeded, the input supply current must be

checked while operating in continuous conduction mode (MODE =  $INTV_{CC}$ ) at maximum  $V_{BIAS}$ .

When the voltage applied to  $\text{EXTV}_{\text{CC}}$  rises above 4.7V (typical), the  $V_{BIAS}$  LDO is turned off and the EXTV<sub>CC</sub> LDO is enabled. The  $EXTV_{CC}$  LDO remains on as long as the voltage applied to  $EXTV_{CC}$  remains above 4.5V. The  $EXTV_{CC}$  LDO attempts to regulate the INTV<sub>CC</sub> voltage to 5.1V, so while  $\text{EXTV}_{\text{CC}}$  is less than 5.1V, the LDO is in dropout and the  $INTV_{CC}$  voltage is approximately equal to EXTV $_{\rm CC}$ . When EXTV $_{\rm CC}$  is greater than 5.1V (up to an absolute maximum of 30V), INTV $_{\text{CC}}$  is regulated to 5.1V.

Using the  $EXTV_{CC}$  LDO allows the MOSFET driver and control power to be derived from one of the LTC7811's switching regulator outputs (4.8V  $\leq$  V<sub>OUT</sub>  $\leq$  30V) during normal operation and from the V<sub>BIAS</sub> LDO when the output is out of regulation (e.g., start-up, short-circuit). If more current is required through the  $EXTV_{CC}$  LDO than is specified, an external Schottky diode can be added between the  $EXTV_{CC}$  and INTV<sub>CC</sub> pins. In this case, do not apply more than 6V to the  $EXTV_{CC}$  pin.

Significant efficiency and thermal gains can be realized by powering INTV<sub>CC</sub> from a buck output, since the V<sub>IN</sub> current resulting from the driver and control currents will be scaled by a factor of  $V_{\text{OUT}}/(V_{\text{IN}} \cdot \text{Efficiency})$ . For 5V to 30V regulator outputs, this means connecting the  $EXTV_{CC}$  pin directly to  $V_{\text{OUT}}$ . Tying the EXTV<sub>CC</sub> pin to an 8.5V supply reduces the junction temperature in the previous example from 125°C to:

 $T_{\rm J}$  = 70°C + (46mA)(8.5V)(33°C/W) = 83°C

However, for 3.3V and other low voltage outputs, additional circuitry is required to derive  $INTV_{CC}$  power from the output.

The following list summarizes the four possible connections for  $EXTV_{CC}$ :

1. EXTV $_{\rm CC}$  grounded. This will cause INTV $_{\rm CC}$  to be powered from the internal  $V_{BIAS}$  LDO resulting in an efficiency penalty of up to 10% or more at high input voltages.

- 2. EXTV $_{CC}$  connected directly to one of the buck regulator outputs. This is the normal connection for an application with an output in the range of 5V to 30V and provides the highest efficiency. If both buck outputs are in the 5V to 30V range, connect  $\text{EXTV}_{\text{CC}}$  to the lesser of the two outputs to maximize efficiency.
- 3. EXTV $_{\text{CC}}$  connected to an external supply. If an external supply is available, it may be used to power  $\text{EXTV}_{\text{CC}}$ provided that it is compatible with the MOSFET gate drive requirements. This supply may be higher or lower than  $V_{BIAS}$ ; however, a lower  $EXTV_{CC}$  voltage results in higher efficiency.
- 4. EXTV $_{\text{CC}}$  connected to an output-derived boost or charge pump. For regulators where both of the buck channel outputs are below 5V, efficiency gains can still be realized by connecting  $EXTV_{CC}$  to an output-derived voltage that has been boosted to greater than 4.8V.

#### Buck Topside MOSFET Driver Supply (C<sub>B</sub>, D<sub>B</sub>)

External bootstrap capacitors  $C_B$  connected to the BOOST pins supply the gate drive voltages for the topside MOSFETs. Capacitor  $C_B$  in the [Functional Diagram](#page-12-1) is charged though external diode  $D_B$  from INTV<sub>CC</sub> when the SW pin is low.

When one of the topside MOSFETs is to be turned on, the driver places the  $C_B$  voltage across the gate-source of the desired MOSFET. This enhances the MOSFET and turns on the topside switch. The switch node voltage, SW, rises to  $V_{IN}$  and the BOOST pin follows. With the topside MOSFET on, the boost voltage is above the input supply:  $V_{\text{BODST}} =$  $V_{IN}$  +  $V_{INTVCC}$ . The value of the boost capacitor  $C_B$  needs to be 100 times that of the total input capacitance of the topside MOSFET(s). For a typical application, a value of  $C_B = 0.1 \mu F$  is generally sufficient.

The external diode  $D_B$  can be a Schottky diode or silicon diode, but in either case it should have low leakage and fast recovery. The reverse breakdown of the diode must be greater than  $V_{IN(MAX)}$ . Pay close attention to the reverse leakage at high temperatures where it generally increases substantially.

A leaky diode not only increases the quiescent current of the buck converter, but it can create current path from the BOOST pin to INTV<sub>CC</sub>. This will cause INTV<sub>CC</sub> to rise if the diode leakage exceeds the current consumption on  $INTV_{CC}$ , which is primarily a concern in Burst Mode operation where the load on INTV $_{CC}$  can be very small. There is an internal voltage clamp on  $INTV_{CC}$  that prevents the  $INTV_{CC}$  voltage from running away, but this clamp should be regarded as a failsafe only.

#### **Minimum On-Time Considerations**

Minimum on-time  $t_{ON(MIN)}$  is the smallest time duration that the LTC7811 is capable of turning on the top MOSFET (or bottom MOSFET for the boost controller). It is determined by internal timing delays and the gate charge required to turn on the MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:

$$
t_{ON(MIN) \_Buck} < \frac{V_{OUT}}{V_{IN} \cdot f_{OSC}}
$$

$$
t_{ON(MIN) \_BOOST} < \frac{V_{OUT} - V_{IN}}{V_{OUT} \cdot f_{OSC}}
$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase. The minimum on-time for the LTC7811 is approximately 40ns for the bucks and 80ns for the boost. However, as the peak sense voltage decreases the minimum on-time for the bucks gradually increases up to about 60ns. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple.

#### **Boost Channel Current Monitor (IMON3)**

The boost channel inductor current can be monitored at the IMON3 pin. This pin generates a voltage that

represents a scaled and filtered version of the inductor current sensed through the SENSE3+ and SENSE3– pins. The DC voltage on IMON3 normally varies between 0.4V and 1.4V, corresponding to a sensed inductor current  $I_1$ between 0% and 100% of the maximum designed inductor current I<sub>L(MAX)</sub>:

$$
V_{IMON3} = 1V \cdot \frac{I_L}{I_L(MAX)} + 0.4V
$$

The IMON3 voltage may momentarily be less than 0.4V or greater than 1.4V, but eventually is limited to these levels by the current loop. When all three channels are in Sleep, this pin is held at 0.4V. An internal 30k resistor is in series with the IMON3 buffer to facilitate filtering of the sensed inductor current ripple. Place a capacitor from IMON3 to ground to filter the ripple and achieve an average current measurement over multiple switching cycles. Be aware that the current monitor relies on a continuous measurement of the inductor current through the sense pins. It is therefore not compatible with the low-side current sensing configuration shown in [Figure 2](#page-19-2)c.

#### **Fault Conditions: Buck Current Limit and Foldback**

The LTC7811 includes current foldback for the buck channels to reduce the load current when the output is shorted to ground. If the output voltage falls below 50% of its regulation point, then the maximum sense voltage is progressively lowered from 100% to 40% of its maximum value. Under short-circuit conditions with very low duty cycles, the LTC7811 will begin cycle skipping to limit the short circuit current. In this situation the bottom MOSFET dissipates most of the power but less than in normal operation. The short-circuit ripple current is determined by the minimum on-time,  $t_{ON(MIN)} \approx 40$ ns, the input voltage and inductor value:

$$
\Delta I_{L(SC)} = t_{ON(MIN)} \bullet V_{IN}/L
$$

The resulting average short-circuit current is:

$$
I_{SC} = 40\% \cdot I_{LIM(MAX)} - \Delta I_{L(SC)} / 2
$$

#### **Fault Conditions: Buck Overvoltage Protection (Crowbar)**

The overvoltage crowbar is designed to blow a system input fuse when the output voltage of the regulator rises much higher than nominal levels. The crowbar causes huge currents to flow that blow the fuse to protect against a shorted top MOSFET if the short occurs while the controller is operating.

If a buck output voltage rises 10% above the set regulation point, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared. The bottom MOSFET remains on continuously for as long as the overvoltage condition persists; if  $V_{\text{OUT}}$ returns to a safe level, normal operation automatically resumes.

A shorted top MOSFET will result in a high current condition which will open the system fuse. The switching regulator will regulate properly with a leaky top MOSFET by altering the duty cycle to accommodate the leakage.

#### **Fault Conditions: Overtemperature Protection**

At higher temperatures, or in cases where the internal power dissipation causes excessive self-heating (such as a short from  $INTV_{CC}$  to ground) internal overtemperature shutdown circuitry will shut down the LTC7811. When the internal die temperature exceeds  $180^{\circ}$ C, the INTV<sub>CC</sub> LDO and gate drivers are disabled. When the die cools to 160 $\degree$ C, the LTC7811 enables the INTV<sub>CC</sub> LDO and resumes operation beginning with a soft-start startup. Long-term overstress  $(T_1 > 125^{\circ}C)$  should be avoided as it can degrade the performance or shorten the life of the part.

#### **Phase-Locked Loop and Frequency Synchronization**

The LTC7811 has an internal phase-locked loop (PLL) which allows the turn-on of the top MOSFET of controller 1 to be synchronized to the rising edge of an external clock signal applied to the PLLIN/SPREAD pin. The turn on of controller 2's top MOSFET is thus 180° out of phase with the external clock.

Rapid phase-locking can be achieved by using the FREQ pin to set a free-running frequency near the desired synchronization frequency. Before synchronization, the PLL is prebiased to the frequency set by the FREQ pin. Consequently, the PLL only needs to make minor adjustments to achieve phase-lock and synchronization. Although it is not required that the free-running frequency be near the external clock frequency, doing so will prevent the oscillator from passing through a large range of frequencies as the PLL locks.

When synchronized to an external clock, the LTC7811 operates in pulse skipping mode if it is selected by the MODE pin, or in forced continuous mode otherwise. The LTC7811 is guaranteed to synchronize to an external clock applied to the PLLIN/SPREAD pin that swings up to at least 2.5V and down to 0.5V or less. Note that the LTC7811 can only be synchronized to an external clock frequency within the range of 100kHz to 3MHz.

#### **Efficiency Considerations**

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

%Efficiency =  $100\% - (L1 + L2 + L3 + ...)$ 

where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC7811 circuits: 1) IC  $V_{BIAS}$  current, 2) INTV<sub>CC</sub> regulator current, 3) <sup>2</sup>R losses, 4) Topside MOSFET transition losses.

- 1. The  $V_{BIAS}$  current is the DC supply current given in the [Electrical Characteristics](#page-3-1) table, which excludes MOSFET driver and control currents. Other than at very light loads in Burst Mode,  $V_{BIAS}$  current typically results in a small  $( $0.1\%$ ) loss.$
- 2. INTV $_{\rm CC}$  current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge,  $dQ$ , moves from INTV<sub>CC</sub> to ground. The resulting  $dQ$ / dt is a current out of  $INTV_{CC}$  that is typically much larger than the control circuit current. In continuous mode,  $I_{GATECHG} = f_{SW}(Q_T + Q_B)$ , where  $Q_T$  and  $Q_B$  are the gate charges of the top and bottom MOSFETs.

Supplying  $INTV_{CC}$  from an output-derived source through  $EXTV_{CC}$  will scale the  $V_{IN}$  current required for the driver and control circuits by a factor of  $V_{\text{OUT}}/$  $(V_{IN} \cdot$  Efficiency). For example, in a 20V to 5V application, 10mA of INTV $_{\text{CC}}$  current results in approximately 2.5mA of  $V_{\text{IN}}$  current. This reduces the mid-current loss from 10% or more (if the driver was powered directly from  $V_{IN}$ ) to only a few percent.

3.  $1<sup>2</sup>R$  losses are predicted from the DC resistances of the input fuse (if used), MOSFET, inductor, current sense resistor, and input and output capacitor ESR. In continuous mode the average output current flows through L and  $R_{\rm SENSE}$ , but is "chopped" between the top and bottom MOSFETs. If the two MOSFETs have approximately the same  $R_{DS(ON)}$ , then the resistance of one MOSFET can simply be summed with the resistances of L,  $R_{\text{SENSE}}$  and ESR to obtain  $1^2R$  losses.

For example, if each R<sub>DS(ON)</sub> = 30m $\Omega$ , R<sub>L</sub> = 50m $\Omega$ ,  $R_{\text{SENSE}} = 10 \text{m}\Omega$  and ESR = 40m $\Omega$  (sum of both input and output capacitance losses), then the total resistance is 130m $Ω$ . This results in losses ranging from 3% to 13% as the output current increases from 1A to 5A for a 5V output, or a 4% to 20% loss for a 3.3V output. This loss varies as the inverse square of  $V_{\text{OUT}}$  for the same external components and output power level. The combined effects of increasingly

lower output voltages and higher currents required by high performance digital systems is not doubling but quadrupling the importance of loss terms in the switching regulator system!

- 4. Transition losses apply only to the top MOSFETs for the bucks (bottom MOSFET for the boost), and become significant only when operating at higher input voltages (typically 15V or greater). Transition losses can be estimated from the equation for the main switch power dissipation in the Power MOSFET Selection section.
- 5. Losses in the boost channel output diode. The power dissipation in the diode is :

#### $P_{DIODE} = I_{OUT3(MAX)} \cdot V_F$

This diode can be a significant contributor to power loss. For an 8V output with 7A of load current, a Schottky diode with a 0.4V voltage drop dissipates 2.8W, which equates to a 5% power loss.

Other hidden losses such as copper trace and internal battery resistances can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these "system" level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that  $C_{IN}$  has adequate charge storage and very low ESR at the switching frequency. A 25W supply will typically require a minimum of 20μF to 40μF of capacitance having a maximum of 20mΩ to 50mΩ of ESR. The LTC7811 2-phase architecture typically halves this input capacitance requirement over competing solutions. Other losses including inductor core losses generally account for less than 2% total additional loss.

#### **Checking Transient Response**

The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs,  $V_{OUT}$  shifts by an amount equal to  $\Delta I_{\text{LOAD}} \bullet$  (ESR), where ESR is the effective series resistance of  $C_{\text{OUT}}$ .  $\Delta I_{\text{LOAD}}$  also begins to charge or

discharge  $C<sub>OUT</sub>$  generating the feedback error signal that forces the regulator to adapt to the current change and return  $V_{\text{OUT}}$  to its steady-state value. During this recovery time  $V_{\text{OUT}}$  can be monitored for excessive overshoot or ringing, which would indicate a stability problem.

OPTI-LOOP compensation allows the transient response to be optimized over a wide range of output capacitance and ESR values. The availability of the ITH pin not only allows optimization of control loop behavior, but it also provides a DC coupled and AC filtered closed loop response test point. The DC step, rise time and settling at this test point truly reflects the closed loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The ITH external components shown in the [Typical](#page-37-2) [Applications](#page-37-2) circuits provide an adequate starting point for most applications.

The ITH series  $R_C-C_C$  filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their initial values) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1μs to 10μs will produce output voltage and ITH pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop.

Placing a power MOSFET directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce a realistic load step condition. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the ITH pin signal which is in the feedback loop and is the filtered and compensated control loop response.

The gain of the loop will be increased by increasing  $R<sub>C</sub>$  and the bandwidth of the loop will be increased by decreasing  $C_{\text{C}}$ . If RC is increased by the same factor that  $C_{\text{C}}$  is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance.

A second, more severe transient is caused by switching in loads with large (>1μF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with  $C_{\text{OUT}}$ , causing a rapid drop in  $V_{\text{OUT}}$ . No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of  $C_{LOMD}$  to  $C_{OIII}$  is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately  $C_{LOP} \cdot 25 \mu s/\mu F$ . Thus a 10 $\mu$ F capacitor would require a 250μs rise time, limiting the charging current to about 200mA.

#### **Buck Design Example**

As a design example for one of the buck channels, assume  $V_{IN(NOMINAL)} = 12V$ ,  $V_{IN(MAX)} = 22V$ ,  $V_{OUT} = 3.3V$ ,  $I_{\text{OUT}}$  = 20A, and  $f_{\text{SW}}$  = 1MHz.

1. Set the operating frequency. The frequency is not one of the internal preset values, so a resistor from the FREQ pin to GND is required, with a value of:

$$
R_{\text{FREG}}(in k\Omega) = \frac{37MHz}{1MHz} = 37k\Omega
$$

2. Determine the inductor value. Initially select a value based on an inductor ripple current of 30%. The inductor value can then be calculated from the following equation:

$$
L = \frac{V_{OUT}}{f_{SW}(\Delta I_L)} \left(1 - \frac{V_{OUT}}{V_{IN(NOM)}}\right) = 0.4 \mu H
$$

The highest value of ripple current occurs at the maximum input voltage. In this case the ripple at  $V_{IN} = 22V$ is 35%

3. Verify that the minimum on-time of 40ns is not violated. The minimum on-time occurs at  $V_{IN(MAX)}$ :

$$
t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)}(f_{SW})} = 150 \text{ns}
$$

This is more than sufficient to satisfy the minimum on time requirement. If the minimum on time is violated, the LTC7811 skips pulses at high input voltage, resulting in lower frequency operation and higher inductor current ripple than desired. If undesirable, this behavior can be avoided by decreasing the frequency (with the inductor value accordingly adjusted) to avoid operation near the minimum on-time.

4. Select the R<sub>SENSE</sub> resistor value. The peak inductor current is the maximum DC output current plus half of the inductor ripple current. Or  $20A \cdot (1+0.30/2) = 23A$ in this case. The  $R_{\text{SFRSE}}$  resistor value can then be calculated based on the minimum value for the maximum current sense threshold (45mV):

$$
R_{\text{SENSE}} \le \frac{45mV}{23A} \approx 2m\Omega
$$

To allow for additional margin, a lower value RSENSE may be used (for example, 1.8m $\Omega$ ); however, be sure that the inductor saturation current has sufficient margin above  $V_{\text{SENSE}(\text{MAX})}/R_{\text{SENSE}}$ , where the maximum value of 55mV is used for  $V_{\text{SENSE}(\text{MAX})}$ .

For this low inductor value and high current application, an RC filter into the sense pins should be used to compensate for the parasitic inductance (ESL) of the sense resistor. Assuming an  $R_{\text{SENSE}}$ geometry of 1225 with a parasitic inductance of 0.2nH, the RC filter time constant should be RC  $=$  ESL/R<sub>SENSE</sub> = 0.2nH / 2m $\Omega$  = 100ns, which may be implemented with  $100\Omega$  resistor in series with the SENSE<sup>+</sup> pin and 1nF capacitor between SENSE+ and SENSE–.

5. Select the feedback resistors. If very light load efficiency is required, high value feedback resistors may be used to minimize the current due to the feedback divider. However, in most applications a feedback

divider current in the range of 10μA to 100μA or more is acceptable. For a 50μA feedback divider current,  $R_A = 0.8V/50\mu A = 16kΩ$ . R<sub>B</sub> can then be calculated as R<sub>B</sub> = R<sub>A</sub>(3.3V/0.8V – 1) = 50kΩ.

6. Select the MOSFETs. The best way to evaluate MOSFET performance in a particular application is to build and test the circuit on the bench, facilitated by an LTC7811 demo board. However, an educated guess about the application is helpful to initially select MOSFETs. Since this is a high current, low voltage application, I<sup>2</sup>R losses will likely dominate over transition losses for the top MOSFET. Therefore, choose a MOSFET with lower  $R_{DS(ON)}$  as opposed to lower gate charge to minimize the combined loss terms. The bottom MOSFET does not experience transition losses, and its power loss is generally dominated by 1<sup>2</sup>R losses. For this reason, the bottom MOSFET is typically chosen to be of lower  $R_{DS(ON)}$  and subsequently higher gate charge than the top MOSFET.

Due to the high current in this application, two MOSFETs may be needed in parallel to more evenly balance the dissipated power and to lower the  $R_{DS(ON)}$ . Be sure to select logic-level threshold MOSFETs, since the gate drive voltage is limited to  $5.1V$  (INTV<sub>CC</sub>).

7. Select the input and output capacitors.  $C_{1N}$  is chosen for an RMS current rating of at least 10A ( $I_{\text{OUT}}/2$ , with margin) at temperature assuming only this channel is on. C<sub>OUT</sub> is chosen with an ESR of 3m $\Omega$  for low output ripple. Multiple capacitors connected in parallel may be required to reduce the ESR to this level. The output ripple in continuous mode will be highest at the maximum input voltage. The output voltage ripple due to ESR is approximately:

 $V_{ORIPIF} = ESR \cdot \Delta I_1 = 3m\Omega \cdot 6A = 18mV_{P-P}$ 

On the 3.3V output, this is equal to 0.55% of peak to peak voltage ripple.

8. Determine the bias supply components. Since the regulated output is not greater than the  $EXTV_{CC}$  switchover threshold (4.8V), it cannot be used to bias  $INTV_{CC}$ . However, if another supply is available, for example if the other buck channel is regulating to 5V,

connect that supply to  $EXTV_{CC}$  to improve the efficiency. For a 6.5ms soft start, select a 0.1μF capacitor for the TRACK/SS pin. As a first pass estimate for the bias components, select  $C_{\text{INTVCC}} = 4.7 \mu\text{F}$ , boost supply capacitor  $C_B = 0.1 \mu F$  and low forward drop boost supply diode CMDSH-4E from Central Semiconductor.

9. Determine and set application-specific parameters. Set the MODE pin based on the trade-off of light load efficiency and constant frequency operation. Set the PLLIN/SPREAD pin based on whether a fixed, spread spectrum, or phase-locked frequency is desired. The RUN pin can be used to control the minimum input voltage for regulator operation or can be tied to  $V_{\text{IN}}$ for always-on operation. Use ITH compensation components from the [Typical Applications](#page-37-2) as a first guess, check the transient response for stability, and modify as necessary.

#### **PC Board Layout Checklist**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. [Figure 9](#page-36-0) illustrates the current waveforms present in the various branches of the 2-phase synchronous buck regulators operating in the continuous mode. Check the following in your layout:

- 1. Are the top N-channel MOSFETs located within 1cm of each other with a common drain connection at  $C_{IN}$ ? Do not attempt to split the input decoupling for the two channels as it can cause a large resonant loop. For the boost channel, the output diode should be closely connected between the output capacitor and the drain of the N-channel MOSFET.
- 2. Are the signal and power grounds kept separate? The combined IC ground pin and the ground return of  $C_{\text{INTVCC}}$  must return to the combined  $C_{\text{OUT}}(-)$  terminals. The path formed by the top N-channel MOSFET and the  $C_{IN}$  capacitor should have short leads and PC trace lengths. The output capacitor  $(-)$  terminals should be connected as close as possible to the (–) terminals of the input capacitor by placing the capacitors next to each other and away from the loop described above.
- 3. Do the LTC7811  $V_{FB}$  pins' resistive dividers connect to the  $(+)$  terminals of  $C_{\Omega I}T$ ? The resistive divider must be connected between the  $(+)$  terminal of C<sub>OUT</sub> and signal ground. Place the divider close to the  $V_{FR}$ pin to minimize noise coupling into the sensitive  $V_{FB}$ node. The feedback resistor connections should not be along the high current input feeds from the input capacitor(s).
- 4. Are the SENSE– and SENSE+ leads routed together with minimum PC trace spacing? Route these traces away from the high frequency switching nodes, on an inner layer if possible. The filter capacitor between SENSE+ and SENSE– should be as close as possible to the IC. Ensure accurate current sensing with Kelvin connections at the sense resistor.
- 5. Is the INTV $_{\text{CC}}$  decoupling capacitor connected close to the IC, between the INTV $_{\text{CC}}$  and the power ground pin? This capacitor carries the MOSFET drivers' current peaks. An additional 1μF ceramic capacitor placed immediately next to the  $INTV_{CC}$  and GND pins can help improve noise performance substantially.
- 6. Keep the switching nodes (SW1, SW2), top gate nodes (TG1, TG2), boost nodes (BOOST1, BOOST2) and drain of the boost N-channel MOSFET away from sensitive small-signal nodes, especially from the other channel's voltage and current sensing feedback pins. All of these nodes have very large and fast-moving signals and therefore should be kept on the output side of the LTC7811 and occupy minimum PC trace area. Minimize the inductance of the TG and BG gate drive traces and their respective return paths to the controller IC (SW and GND) by using wide traces and multiple parallel vias.
- 7. Use a modified star ground technique: a low impedance, large copper area central grounding point on the same side of the PC board as the input and output capacitors with tie-ins for the bottom of the  $INTV_{CC}$ decoupling capacitor, the bottom of the voltage feedback resistive divider and the GND pin of the IC.

#### **PC Board Layout Debugging**

Start with one controller on at a time. It is helpful to use a DC-50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SW pin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage as well. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout and until the output load drops below the low current operation threshold—typically 25% of the maximum designed current level in Burst Mode operation.

The duty cycle percentage should be maintained from cycle to cycle in a well-designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can suggest noise pickup at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required. Only after each controller is checked for its individual performance should both controllers be turned on at the same time. A particularly difficult region of operation is when one controller channel is nearing its current comparator trip point when the other channel is turning on its top MOSFET. This occurs around 50% duty cycle on either channel due to the phasing of the internal clocks and may cause minor duty cycle jitter.

Reduce  $V_{IN}$  from its nominal level to verify operation of the regulator in dropout. Check the operation of the undervoltage lockout circuit by further lowering  $V_{IN}$  while monitoring the outputs to verify operation. Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltages and low output currents, look for capacitive coupling between the BOOST, SW, TG, and possibly BG connections and the sensitive voltage and current pins. The capacitor placed across the current sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. If problems are encountered with high current output loading at lower input voltages, look for inductive coupling between  $C_{IN}$ , the top MOSFET, and the bottom MOSFET components to the sensitive current and voltage sensing traces. In addition, investigate common ground path voltage pickup between these components and the GND pin of the IC.

An embarrassing problem, which can be missed in an otherwise properly working switching regulator, results when the current sensing leads are hooked up backwards. The output voltage under this improper hookup will still be maintained but the advantages of current mode control will not be realized. Compensation of the voltage loop will be much more sensitive to component selection. This behavior can be investigated by temporarily shorting out the current sensing resistor—don't worry, the regulator will still maintain control of the output voltage.



<span id="page-36-0"></span>**Figure 9. Branch Current Waveforms for Bucks**

## <span id="page-37-2"></span><span id="page-37-0"></span>TYPICAL APPLICATIONS



L2: WURTH 744314490 L3: WURTH 744313220

C<sub>OUT1,2</sub>: PANASONIC EEFCT0J101R<br>C<sub>OUT3</sub>: SUNCON 63HVPF47M D3: DIODES INC PDS1040Q

**(a)**



<span id="page-37-1"></span>**Figure 10. High Efficiency Wide Input Range Dual 5V/3.3V Regulator**

### TYPICAL APPLICATIONS



MTOP1,2: INFINEON BSC059N04LS6 MBOT1,2: INFINEON BSC022N04LS6 MBOT3: INFINEON BSC159N10LSF-G D3: ON SEMI FSV10100V L1,2: COILCRAFT XAL1580-102ME L3: COILCRAFT XAL1510-333MEB

D1,2:CENTRAL SEMI CMDSH-4E C<sub>IN</sub>: SUNCON 63HVPF100M COUT1: PANASONIC 6TPF220M5L COUT3: SUNCON100CE68LX

V<sub>OUT1</sub> FOLLOWS V<sub>IN</sub> WHEN VIN < 5V<br>\*WHEN V<sub>IN</sub><24V, MAXIMUM V<sub>OUT3</sub> LOAD CURRENT AVAILABLE IS REDUCED

**(a)**



<span id="page-38-0"></span>**Figure 11. High Efficiency 380kHz Wide Input Range 80V/1.5A Boost and Two-Phase 5V/30A Buck Regulator**



## <span id="page-39-0"></span>PACKAGE DESCRIPTION



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



**UJ Package**

NOTE:

1. DRAWING IS A JEDEC PACKAGE OUTLINE VARIATION OF (WJJD-2)

2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE, IF PRESENT

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## <span id="page-40-0"></span>REVISION HISTORY



Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications<br>subject to change without notice. No license is granted by implication or otherwise un Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog