

# Software-Selectable Multiprotocol Transceiver with Termination

#### **FEATURES**

- Software-Selectable Transceiver Supports:
   RS232, RS449, EIA530, EIA530-A, V.35, V.36, X.21
- TUV Telecom Services Inc. Certified NET1, NET2 and TBR2 Compliant
- On-Chip Cable Termination
- Pin Compatible with LTC1543
- Complete DTE or DCE Port with LTC1544
- Operates from Single 5V Supply
- Small Footprint

#### **APPLICATIONS**

- Data Networking
- CSU and DSU
- Data Routers

#### DESCRIPTION

The LTC®1546 is a 3-driver/3-receiver multiprotocol transceiver with on-chip cable termination. When combined with the LTC1544, this chip set forms a complete software-selectable DTE or DCE interface port that supports the RS232, RS449, EIA530, EIA530-A, V.35, V.36 and X.21 protocols. All necessary cable termination is provided inside the LTC1546. In most applications, the LTC1546 replaces both an LTC1543 and an LTC1344A without any changes to the PC board.

The LTC1546 runs from a single 5V supply using an internal charge pump that requires only five space-saving surface mounted capacitors. The LTC1546 is available in a 28-lead SSOP surface mount package.

7. LTC and LT are registered trademarks of Linear Technology Corporation.

### TYPICAL APPLICATION

#### Complete DTE or DCE Multiprotocol Serial Interface with DB-25 Connector





## **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                     |                              |
|------------------------------|------------------------------|
| Supply Voltage               | 6.5V                         |
| Input Voltage                |                              |
| Transmitters                 | $-0.3V$ to $(V_{CC} + 0.3V)$ |
| Receivers                    |                              |
| Logic Pins                   |                              |
| Output Voltage               | 0.0 10 (10,010)              |
| , ,                          | 0.21/) +0.7//                |
| Transmitters (V <sub>E</sub> | , , ,                        |
| Receivers                    |                              |
| V <sub>EE</sub>              |                              |
| V <sub>DD</sub>              | 0.3V to 10V                  |
| Short-Circuit Duration       |                              |
| Transmitter Output           | Indefinite                   |
| Receiver Output              |                              |
| V <sub>FF</sub>              |                              |
| Operating Temperature Range  |                              |
| LTC1546C                     | 0°C to 70°C                  |
|                              |                              |
| LTC15461                     |                              |
| Storage Temperature Range    |                              |
| Lead Temperature (Soldering, | 10 sec) 300°C                |
|                              |                              |

## PACKAGE/ORDER INFORMATION



Consult factory for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 5V$ (Notes 2, 3)

| SYMBOL   | PARAMETER                                                                                | CONDITIONS                                                                                                                                               |   | MIN                  | TYP                                | MAX                     | UNITS                      |
|----------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------|------------------------------------|-------------------------|----------------------------|
| Supplies |                                                                                          |                                                                                                                                                          |   |                      |                                    |                         |                            |
| Icc      | V <sub>CC</sub> Supply Current (DCE Mode,<br>All Digital Pins = GND or V <sub>CC</sub> ) | RS530, RS530-A, X.21 Modes, No Load<br>RS530, RS530-A, X.21 Modes, Full Load<br>V.35 Mode<br>V.28 Mode, No Load<br>V.28 Mode, Full Load<br>No-Cable Mode | • |                      | 14<br>100<br>126<br>20<br>35<br>60 | 130<br>170<br>75<br>500 | mA<br>mA<br>mA<br>mA<br>mA |
| $P_{D}$  | Internal Power Dissipation (DCE Mode)                                                    | RS530, RS530-A, X.21 Modes, Full Load<br>V.35 Mode, Full Load<br>V.28 Mode, Full Load                                                                    |   |                      | 410<br>625<br>150                  |                         | mW<br>mW<br>mW             |
| V+       | Positive Charge Pump Output Voltage                                                      | V.11 or V.28 Mode, No Load<br>V.35 Mode<br>V.28 Mode, with Load<br>V.28 Mode, with Load, I <sub>DD</sub> = 10mA                                          | • | 8.0<br>7.0<br>8.0    | 9.3<br>8.0<br>8.7<br>6.5           |                         | V<br>V<br>V                |
| V-       | Negative Charge Pump Output Voltage                                                      | V.28 Mode, No Load<br>V.28 Mode, Full Load<br>V.35 Mode<br>RS530, RS530-A, X.21 Modes, Full Load                                                         | • | -7.5<br>-5.5<br>-4.5 | -9.6<br>-8.5<br>-6.5<br>-6.0       |                         | V<br>V<br>V                |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 5V$ (Notes 2, 3)

| SYMBOL                          | PARAMETER                                                        | CONDITIONS                                                                                                |   | MIN                       | TYP   | MAX                  | UNITS          |
|---------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---|---------------------------|-------|----------------------|----------------|
| f <sub>OSC</sub>                | Charge Pump Oscillator Frequency                                 |                                                                                                           |   |                           | 500   |                      | kHz            |
| t <sub>r</sub>                  | Charge Pump Rise Time                                            | No-Cable Mode/Power-Off to Normal Operation                                                               |   |                           | 2     |                      | ms             |
| Logic Input                     | ts and Outputs                                                   |                                                                                                           |   |                           |       |                      |                |
| V <sub>IH</sub>                 | Logic Input High Voltage                                         |                                                                                                           | • | 2                         |       |                      | V              |
| V <sub>IL</sub>                 | Logic Input Low Voltage                                          |                                                                                                           | • |                           |       | 0.8                  | V              |
| I <sub>IN</sub>                 | Logic Input Current                                              | D1, D2, D3<br>M0, M1, M2, DCE = GND<br>M0, M1, M2, DCE = V <sub>CC</sub>                                  | • | -120                      | -75   | ±10<br>-30<br>±10    | μΑ<br>μΑ<br>μΑ |
| V <sub>OH</sub>                 | Output High Voltage                                              | $I_0 = -3\text{mA}$                                                                                       | • | 3                         | 4.5   |                      | V              |
| V <sub>OL</sub>                 | Output Low Voltage                                               | I <sub>0</sub> = 3mA                                                                                      | • |                           | 0.3   | 0.45                 | V              |
| I <sub>OSR</sub>                | Output Short-Circuit Current                                     | $0V \le V_0 \le V_{CC}$                                                                                   | • | -50                       |       | 50                   | mA             |
| I <sub>OZR</sub>                | Three-State Output Current                                       | $M0 = M1 = M2 = V_{CC}, 0V \le V_0 \le V_{CC}$                                                            |   |                           | ±1    |                      | μΑ             |
| V.11 Drive                      | r                                                                |                                                                                                           |   |                           |       |                      |                |
| $V_{\rm ODO}$                   | Open Circuit Differential Output Voltage                         | R <sub>L</sub> = 1.95k (Figure 1)                                                                         | • |                           |       | ±5                   | V              |
| V <sub>ODL</sub>                | Loaded Differential Output Voltage                               | $\begin{array}{l} R_L = 50\Omega \; (\mbox{Figure 1}) \\ R_L = 50\Omega \; (\mbox{Figure 1}) \end{array}$ | • | 0.5V <sub>ODO</sub><br>±2 |       | 0.67V <sub>ODO</sub> | V              |
| $\Delta V_{OD}$                 | Change in Magnitude of Differential<br>Output Voltage            | $R_L = 50\Omega$ (Figure 1)                                                                               | • |                           |       | 0.2                  | V              |
| V <sub>OC</sub>                 | Common Mode Output Voltage                                       | $R_L = 50\Omega$ (Figure 1)                                                                               | • |                           |       | 3                    | V              |
| $\Delta V_{0C}$                 | Change in Magnitude of Common Mode<br>Output Voltage             | $R_L = 50\Omega$ (Figure 1)                                                                               | • |                           |       | 0.2                  | V              |
| I <sub>SS</sub>                 | Short-Circuit Current                                            | V <sub>OUT</sub> = GND                                                                                    |   |                           |       | ±150                 | mA             |
| I <sub>OZ</sub>                 | Output Leakage Current                                           | $ V_A $ and $ V_B  \le 0.25V$ , Power Off or No-Cable Mode or Driver Disabled                             | • |                           | ±1    | ±100                 | μА             |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | (Figures 2, 13)                                                                                           | • | 2                         | 15    | 25                   | ns             |
| t <sub>PLH</sub>                | Input to Output Rising                                           | (Figures 2, 13)                                                                                           | • | 15                        | 40    | 65                   | ns             |
| t <sub>PHL</sub>                | Input to Output Falling                                          | (Figures 2, 13)                                                                                           | • | 15                        | 40    | 65                   | ns             |
| Δt                              | Input to Output Difference,  t <sub>PLH</sub> - t <sub>PHL</sub> | (Figures 2, 13)                                                                                           | • | 0                         | 3     | 12                   | ns             |
| t <sub>SKEW</sub>               | Output to Output Skew                                            | (Figures 2, 13)                                                                                           |   |                           | 3     |                      | ns             |
| V.11 Recei                      | iver                                                             |                                                                                                           |   |                           |       |                      |                |
| $V_{TH}$                        | Input Threshold Voltage                                          | $-7V \le V_{CM} \le 7V$                                                                                   | • | -0.2                      |       | 0.2                  | V              |
| $\Delta V_{TH}$                 | Input Hysteresis                                                 | $-7V \le V_{CM} \le 7V$                                                                                   | • |                           | 15    | 40                   | mV             |
| R <sub>IN</sub>                 | Input Impedance                                                  | $-7V \le V_{CM} \le 7V$ (Figure 3)                                                                        | • | 100                       | 103   |                      | Ω              |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | C <sub>L</sub> = 50pF (Figures 4, 14)                                                                     |   |                           | 15    |                      | ns             |
| t <sub>PLH</sub>                | Input to Output Rising                                           | C <sub>L</sub> = 50pF (Figures 4, 14)                                                                     | • |                           | 50    | 90                   | ns             |
| t <sub>PHL</sub>                | Input to Output Falling                                          | C <sub>L</sub> = 50pF (Figures 4, 14)                                                                     | • |                           | 50    | 90                   | ns             |
| Δt                              | Input to Output Difference,  t <sub>PLH</sub> - t <sub>PHL</sub> | C <sub>L</sub> = 50pF (Figures 4, 14)                                                                     | • | 0                         | 4     | 25                   | ns             |
| V.35 Drive                      | r                                                                |                                                                                                           |   |                           |       |                      |                |
| V <sub>OD</sub>                 | Differential Output Voltage                                      | Open Circuit, $R_L = 1.95k$ (Figure 5)<br>With Load, $-4V \le V_{CM} \le 4V$ (Figure 6)                   | • | ±0.44                     | ±0.55 | ±1.2<br>±0.66        | V<br>V         |
| $V_{OA}, V_{OB}$                | Single-Ended Output Voltage                                      | Open Circuit, R <sub>L</sub> = 1.95k (Figure 5)                                                           | • |                           |       | ±1.2                 | V              |
| V <sub>OC</sub>                 | Transmitter Output Offset                                        | $R_L = 50\Omega$ (Figure 5)                                                                               | • |                           |       | ±0.6                 | V              |



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 5V$ (Notes 2, 3)

| SYMBOL                          | PARAMETER                                                        | CONDITIONS                                               |   | MIN  | TYP  | MAX  | UNITS |
|---------------------------------|------------------------------------------------------------------|----------------------------------------------------------|---|------|------|------|-------|
| I <sub>OH</sub>                 | Transmitter Output High Current                                  | $V_A$ , $V_B = 0V$                                       | • | -13  | -11  | -9.0 | mA    |
| I <sub>OL</sub>                 | Transmitter Output Low Current                                   | $V_A$ , $V_B = 0V$                                       | • | 9.0  | 11   | 13   | mA    |
| I <sub>OZ</sub>                 | Transmitter Output Leakage Current                               | $ V_A $ and $ V_B  \le 0.25V$                            | • |      | ±1   | ±100 | μА    |
| $R_{OD}$                        | Transmitter Differential Mode Impedance                          |                                                          | • | 50   | 100  | 150  | Ω     |
| R <sub>OC</sub>                 | Transmitter Common Mode Impedance                                | $-2V \le V_{CM} \le 2V$ (Figure 7)                       |   | 135  | 150  | 165  | Ω     |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | (Figures 8, 13)                                          |   |      | 5    |      | ns    |
| t <sub>PLH</sub>                | Input to Output                                                  | (Figures 8, 13)                                          | • | 15   | 35   | 65   | ns    |
| t <sub>PHL</sub>                | Input to Output                                                  | (Figures 8, 13)                                          | • | 15   | 35   | 65   | ns    |
| Δt                              | Input to Output Difference,  t <sub>PLH</sub> - t <sub>PHL</sub> | (Figures 8, 13)                                          | • |      | 0    | 16   | ns    |
| t <sub>SKEW</sub>               | Output to Output Skew                                            | (Figures 8, 13)                                          |   |      | 4    |      | ns    |
| V.35 Recei                      | ver                                                              |                                                          |   |      |      |      |       |
| V <sub>TH</sub>                 | Differential Receiver Input Threshold Voltage                    | $-2V \le V_{CM} \le 2V$ (Figure 9)                       | • | -0.2 |      | 0.2  | V     |
| $\Delta V_{TH}$                 | Receiver Input Hysteresis                                        | $-2V \le V_{CM} \le 2V$ (Figure 9)                       | • |      | 15   | 40   | mV    |
| R <sub>ID</sub>                 | Receiver Differential Mode Impedance                             | $-2V \le V_{CM} \le 2V$                                  | • | 90   | 103  | 110  | Ω     |
| R <sub>IC</sub>                 | Receiver Common Mode Impedance                                   | $-2V \le V_{CM} \le 2V$ (Figure 10)                      |   | 135  | 150  | 165  | Ω     |
| $t_r, t_f$                      | Rise or Fall Time                                                | C <sub>L</sub> = 50pF (Figures 4, 14)                    |   |      | 15   |      | ns    |
| t <sub>PLH</sub>                | Input to Output                                                  | C <sub>L</sub> = 50pF (Figures 4, 14)                    | • |      | 50   | 90   | ns    |
| t <sub>PHL</sub>                | Input to Output                                                  | C <sub>L</sub> = 50pF (Figures 4, 14)                    | • |      | 50   | 90   | ns    |
| Δt                              | Input to Output Difference,  t <sub>PLH</sub> - t <sub>PHL</sub> | C <sub>L</sub> = 50pF (Figures 4, 14)                    | • | 0    | 4    | 25   | ns    |
| V.28 Drive                      | r                                                                |                                                          |   |      |      |      |       |
| $V_0$                           | Output Voltage                                                   | Open Circuit                                             | • | _    |      | ±10  | V     |
|                                 |                                                                  | R <sub>L</sub> = 3k (Figure 11)                          | • | ±5   | ±8.5 |      | V     |
| I <sub>SS</sub>                 | Short-Circuit Current                                            | V <sub>OUT</sub> = GND                                   | • | 222  |      | ±150 | mA    |
| R <sub>OZ</sub>                 | Power-Off Resistance                                             | -2V < V <sub>0</sub> < 2V, Power Off<br>or No-Cable Mode | • | 300  |      |      | Ω     |
| SR                              | Slew Rate                                                        | $R_L = 7k$ , $C_L = 0$ (Figures 11, 15)                  | • | 4    |      | 30   | V/µs  |
| t <sub>PLH</sub>                | Input to Output                                                  | $R_L = 3k$ , $C_L = 2500pF$ (Figures 11, 15)             | • |      | 1.5  | 2.5  | μS    |
| t <sub>PHL</sub>                | Input to Output                                                  | $R_L = 3k, C_L = 2500pF $ (Figures 11, 15)               | • |      | 1.5  | 2.5  | μS    |
| V.28 Recei                      | iver                                                             |                                                          |   |      |      |      |       |
| $V_{THL}$                       | Input Low Threshold Voltage                                      | (Figure 12)                                              | • |      | 1.2  | 0.8  | V     |
| $V_{TLH}$                       | Input High Threshold Voltage                                     | (Figure 12)                                              | • | 2    | 1.2  |      | V     |
| $\Delta V_{TH}$                 | Receiver Input Hysteresis                                        | (Figure 12)                                              | • | 0    | 0.05 | 0.3  | V     |
| R <sub>IN</sub>                 | Receiver Input Impedance                                         | $-15V \le V_A \le 15V$                                   | • | 3    | 5    | 7    | kΩ    |
| t <sub>r</sub> , t <sub>f</sub> | Rise or Fall Time                                                | C <sub>L</sub> = 50pF (Figures 12, 16)                   |   |      | 15   |      | ns    |
| t <sub>PLH</sub>                | Input to Output                                                  | C <sub>L</sub> = 50pF (Figures 12, 16)                   | • |      | 60   | 300  | ns    |
| t <sub>PHL</sub>                | Input to Output                                                  | C <sub>L</sub> = 50pF (Figures 12, 16)                   | • |      | 160  | 300  | ns    |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

**Note 2:** All currents into device pins are positive; all currents out of device are negative. All voltages are referenced to device ground unless otherwise specified.

Note 3: All typicals are given for  $V_{CC}$  = 5V, C1 = C2 =  $C_{VCC}$  =  $C_{VDD}$  =  $1\mu F,$   $C_{VEE}$  =  $3.3\mu F$  and  $T_A$  =  $25^{\circ}C.$ 



### TYPICAL PERFORMANCE CHARACTERISTICS













## PIN FUNCTIONS

C1<sup>-</sup> (Pin 1): Capacitor C1 Negative Terminal. Connect a 1µF capacitor between C1<sup>+</sup> and C1<sup>-</sup>.

C1+ (Pin 2): Capacitor C1 Positive Terminal. Connect a 1µF capacitor between C1+ and C1-.

 $V_{DD}$  (Pin 3): Generated Positive Supply Voltage for V.28. Connect a  $1\mu F$  capacitor to ground.

**V<sub>CC</sub>** (**Pin 4**): Positive Supply Voltage Input.  $4.75V \le V_{CC} \le 5.25V$ . Bypass with a  $1\mu F$  capacitor to ground.

D1 (Pin 5): TTL Level Driver 1 Input.

**D2** (Pin 6): TTL Level Driver 2 Input.

D3 (Pin 7): TTL Level Driver 3 Input.

R1 (Pin 8): CMOS Level Receiver 1 Output.

R2 (Pin 9): CMOS Level Receiver 2 Output.

R3 (Pin 10): CMOS Level Receiver 3 Output.

**M0 (Pin 11):** TTL Level Mode Select Input 0 with Pull-Up to  $V_{CC}$ . See Table 1.

**M1 (Pin 12):** TTL Level Mode Select Input 1 with Pull-Up to  $V_{CC}$ . See Table 1.

**M2 (Pin 13):** TTL Level Mode Select Input 2 with Pull-Up to  $V_{CC}$ . See Table 1.

**DCE/DTE (Pin 14):** TTL Level Mode Select Input with Pull-Up to  $V_{CC}$ . See Table 1.

### PIN FUNCTIONS

**R3 B (Pin 15):** Receiver 3 Noninverting Input.

R3 A (Pin 16): Receiver 3 Inverting Input.

**R2 B (Pin 17):** Receiver 2 Noninverting Input.

R2 A (Pin 18): Receiver 2 Inverting Input.

**D3/R1 B (Pin 19):** Receiver 1 Noninverting Input and Driver 3 Noninverting Output.

**D3/R1 A (Pin 20):** Receiver 1 Inverting Input and Driver 3 Inverting Output.

D2 B (Pin 21): Driver 2 Noninverting Output.

D2 A (Pin 22): Driver 2 Inverting Output.

D1 B (Pin 23): Driver 1 Noninverting Output.

**D1 A (Pin 24):** Driver 1 Inverting Output.

GND (Pin 25): Ground.

 $V_{EE}$  (Pin 26): Negative Supply Voltage. Connect a 3.3 $\mu$ F capacitor to GND.

**C2**<sup>-</sup> (**Pin 27**): Capacitor C2 Negative Terminal. Connect a 1µF capacitor between C2<sup>+</sup> and C2<sup>-</sup>.

**C2+** (**Pin 28**): Capacitor C2 Positive Terminal. Connect a 1µF capacitor between C2+ and C2-.

### **BLOCK DIAGRAM**



# **TEST CIRCUITS**



Figure 1. V.11 Driver DC Test Circuit



Figure 2. V.11 Driver AC Test Circuit



Figure 3. Input Impedance Test Circuit



Figure 4. V.11, V.35 Receiver AC Test Circuit



Figure 5. V.35 Driver Open-Circuit Test



Figure 6. V.35 Driver Test Circuit



Figure 7. V.35 Driver Common Mode Impedance Test Circuit



Figure 8. V.35 Driver AC Test Circuit



Figure 9. V.35 Receiver DC Test Circuit



Figure 10. Receiver Common Mode Impedance Test Circuit



Figure 11. V.28 Driver Test Circuit



Figure 12. V.28 Receiver Test Circuit



## **MODE SELECTION**

Table 1

| LTC1546 MODE NAME       | M2 | M1 | MO | DCE/DTE | D1   | D2   | D3   | R1   | R2   | R3   |
|-------------------------|----|----|----|---------|------|------|------|------|------|------|
| Not Used (Default V.11) | 0  | 0  | 0  | 0       | V.11 | V.11 | Z    | V.11 | V.11 | V.11 |
| RS530A                  | 0  | 0  | 1  | 0       | V.11 | V.11 | Z    | V.11 | V.11 | V.11 |
| RS530                   | 0  | 1  | 0  | 0       | V.11 | V.11 | Z    | V.11 | V.11 | V.11 |
| X.21                    | 0  | 1  | 1  | 0       | V.11 | V.11 | Z    | V.11 | V.11 | V.11 |
| V.35                    | 1  | 0  | 0  | 0       | V.35 | V.35 | Z    | V.35 | V.35 | V.35 |
| RS449/V.36              | 1  | 0  | 1  | 0       | V.11 | V.11 | Z    | V.11 | V.11 | V.11 |
| V.28/RS232              | 1  | 1  | 0  | 0       | V.28 | V.28 | Z    | V.28 | V.28 | V.28 |
| No Cable                | 1  | 1  | 1  | 0       | Z    | Z    | Z    | Z    | Z    | Z    |
| Not Used (Default V.11) | 0  | 0  | 0  | 1       | V.11 | V.11 | V.11 | Z    | V.11 | V.11 |
| RS530A                  | 0  | 0  | 1  | 1       | V.11 | V.11 | V.11 | Z    | V.11 | V.11 |
| RS530                   | 0  | 1  | 0  | 1       | V.11 | V.11 | V.11 | Z    | V.11 | V.11 |
| X.21                    | 0  | 1  | 1  | 1       | V.11 | V.11 | V.11 | Z    | V.11 | V.11 |
| V.35                    | 1  | 0  | 0  | 1       | V.35 | V.35 | V.35 | Z    | V.35 | V.35 |
| RS449/V.36              | 1  | 0  | 1  | 1       | V.11 | V.11 | V.11 | Z    | V.11 | V.11 |
| V.28/RS232              | 1  | 1  | 0  | 1       | V.28 | V.28 | V.28 | Z    | V.28 | V.28 |
| No Cable                | 1  | 1  | 1  | 1       | Z    | Z    | Z    | Z    | Z    | Z    |

# **SWITCHING TIME WAVEFORMS**



Figure 13. V.11, V.35 Driver Propagation Delays



Figure 14. V.11, V.35 Receiver Propagation Delays



### SWITCHING TIME WAVEFORMS



Figure 15. V.28 Driver Propagation Delays



Figure 16. V.28 Receiver Propagation Delays

#### APPLICATIONS INFORMATION

#### **Overview**

The LTC1546 and LTC1544 form a complete software-selectable DTE or DCE interface port that supports the RS232, RS449, EIA530, EIA530-A, V.35, V.36 and X.21 protocols. Cable termination is provided on-chip, eliminating the need for discrete termination designs.

A complete DCE-to-DTE interface operating in EIA530 mode is shown in Figure 17. The LTC1546 half of each port is used to generate and appropriately terminate the clock and data signals. The LTC1544 is used to generate the control signals along with LL (Local Loopback).

#### **Mode Selection**

The interface protocol is selected using the mode select pins M0, M1 and M2 (see Table 1).

For example, if the port is configured as a V.35 interface, the mode selection pins should be M2 = 1, M1 = 0, M0 = 0. For the control signals, the drivers and receivers will operate in V.28 (RS232) electrical mode. For the clock and data signals, the drivers and receivers will operate in V.35

electrical mode. The DCE/DTE pin will configure the port for DCE mode when high, and DTE when low.

The interface protocol may be selected simply by plugging the appropriate interface cable into the connector. The mode pins are routed to the connector and are left unconnected (1) or wired to ground (0) in the cable as shown in Figure 18. The internal pull-up current sources will ensure a binary 1 when a pin is left unconnected.

The mode selection may also be accomplished by using jumpers to connect the mode pins to ground or  $V_{\text{CC}}$ .

When the cable is removed, leaving all mode pins unconnected, the LTC1546/LTC1544 will enter no-cable mode. In this mode the LTC1546/LTC1544 supply current drops to less than 500 $\mu$ A and the LTC1546/LTC1544 driver outputs are forced into a high impedance state. At the same time, the R2 and R3 receivers of the LTC1546 are differentially terminated with 103 $\Omega$  and the other receivers on the LTC1546 and LTC1544 are terminated with 30k $\Omega$  to ground.





Figure 17. Complete Multiprotocol Interface in EIA530 Mode

#### **Cable Termination**

Traditional implementations used expensive relays to switch resistors or required the user to change termination modules every time a new interface standard was selected. Switching the terminations with FETs is difficult because the FETs must remain off when the signal voltage is beyond the supply voltage. Alternatively, custom cables

may contain termination in the cable head or route signals to various terminations on the board.

The LTC1546/LTC1544 chipset solves the cable termination switching problem by automatically providing the appropriate termination and switching on-chip for the V.10 (RS423), V.11 (RS422), V.28 (RS232) and V.35 electrical protocols.





Figure 18: Single Port DCE V.35 Mode Selection in the Cable

#### V.10 (RS423) Interface

All V.10 drivers and receivers necessary for the RS449, EIA530, EIA530-A, V.36 and X.21 protocols are implemented on the LTC1544.

A typical V.10 unbalanced interface is shown in Figure 19. A V.10 single-ended generator with output A and ground C is connected to a differential receiver with input A' connected to A, and ground C' connected via the signal return to ground C. Usually, no cable termination is required for V.10 interfaces, but the receiver inputs must be compliant with the impedance curve shown in Figure 20.

The V.10 receiver configuration in the LTC1544 is shown in Figure 21. In V.10 mode, switch S3 inside the LTC1544 is turned off. The noninverting input is disconnected inside the LTC1544 receiver and connected to ground. The cable termination is then the 30k input impedance to ground of the LTC1544 V.10 receiver.

#### V.11 (RS422) Interface

A typical V.11 balanced interface is shown in Figure 22. A V.11 differential generator with outputs A and B and ground C is connected to a differential receiver with input A' connected to A, input B' connected to B, and ground C' connected via the signal return to ground C. The V.11



Figure 19. Typical V.10 Interface



Figure 20. V.10 Receiver Input Impedance





Figure 21. V.10 Receiver Configuration



Figure 22. Typical V.11 Interface

interface has a differential termination at the receiver end that has a minimum value of  $100\Omega$ . The termination resistor is optional in the V.11 specification, but for the high speed clock and data lines, the termination is essential to prevent reflections from corrupting the data. The receiver inputs must also be compliant with the impedance curve shown in Figure 20.

In V.11 mode, all switches are off except S1 of the LTC1546's receivers which connects a  $103\Omega$  differential termination impedance to the cable as shown in Figure  $23^1$ . The LTC1544 only handles control signals, so no termination other than its V.11 receivers' 30k input impedance is necessary.

#### V.28 (RS232) Interface

A typical V.28 unbalanced interface is shown in Figure 24. A V.28 single-ended generator with output A and ground C is connected to a single-ended receiver with input A'

<sup>1</sup>Actually, there is no switch S1 in receivers R2 and R3. However, for simplicity, all termination networks on the LTC1546 can be treated identically if it is assumed that an S1 switch exists and is always closed on the R2 and R3 receivers.



Figure 23. V.11 Receiver Configuration

connected to A and ground C' connected via the signal return to ground C.

In V.28 mode, S3 is closed inside the LTC1546/LTC1544 which connects a 6k (R8) impedance to ground in parallel with 20k (R5) plus 10k (R6) for a combined impedance of 5k as shown in Figure 25. Proper termination is only provided when the B input of the receivers is floating, since S1 of the LTC1546's R2 and R3 receivers remains on in V.28 mode<sup>1</sup>. The noninverting input is disconnected inside the LTC1546/LTC1544 receiver and connected to a TTL level reference voltage to give a 1.4V receiver trip point.



Figure 24. Typical V.28 Interface



Figure 25. V.28 Receiver Configuration



#### V.35 Interface

A typical V.35 balanced interface is shown in Figure 26. A V.35 differential generator with outputs A and B and ground C is connected to a differential receiver with input A' connected to A, input B' connected to B, and ground C' connected via the signal return to ground C. The V.35 interface requires a T or delta network termination at the receiver end and the generator end. The receiver differential impedance measured at the connector must be  $100\Omega \pm 10\Omega$ , and the impedance between shorted terminals (A' and B') and ground (C') must be  $150\Omega \pm 15\Omega$ .

In V.35 mode, both switches S1 and S2 inside the LTC1546 are on, connecting a T network impedance as shown in Figure 27. The 30k input impedance of the receiver is placed in parallel with the T network termination, but does not affect the overall input impedance significantly.

The generator differential impedance must be  $50\Omega$  to  $150\Omega$  and the impedance between shorted terminals (A and B) and ground (C) must be  $150\Omega \pm 15\Omega$ .



Figure 26. Typical V.35 Interface



Figure 27. V.35 Receiver Configuration

#### No-Cable Mode

The no-cable mode (M0 = M1 = M2 = 1) is intended for the case when the cable is disconnected from the connector. The charge pump, bias circuitry, drivers and receivers are turned off, the driver outputs are forced into a high impedance state, and the supply current drops to less than 200 $\mu$ A. Note that the LTC1546's R2 and R3 receivers continue to be terminated by a 103 $\Omega$  differential impedance.

#### **Charge Pump**

The LTC1546 uses an internal capacitive charge pump to generate  $V_{DD}$  and  $V_{EE}$  as shown in Figure 28. A voltage doubler generates about 8V on  $V_{DD}$  and a voltage inverter generates about -7.5 V on  $V_{EE}$ . Four  $1 \mu F$  surface mounted tantalum or ceramic capacitors are required for C1, C2, C3 and C4. The  $V_{EE}$  capacitor C5 should be a minimum of  $3.3 \mu F$ . All capacitors are 16V and should be placed as close as possible to the LTC1546 to reduce EMI.



Figure 28. Charge Pump

#### Receiver Fail-Safe

All LTC1546/LTC1544 receivers feature fail-safe operation in all modes. If the receiver inputs are left floating or are shorted together by a termination resistor, the receiver output will always be forced to a logic high.

#### **DTE vs DCE Operation**

The DCE/DTE pin acts as an enable for Driver 3/Receiver 1 in the LTC1546, and Driver 3/Receiver 1 and Driver 4/Receiver 4 in the LTC1544. The INVERT pin in the LTC1544 allows the Driver 4/Receiver 4 enable to be high or low true polarity.



The LTC1546/LTC1544 can be configured for either DTE or DCE operation in one of two ways: a dedicated DTE or DCE port with a connector of appropriate gender or a port with one connector that can be configured for DTE or DCE operation by rerouting the signals to the LTC1546/LTC1544 using a dedicated DTE cable or dedicated DCE cable.

A dedicated DTE port using a DB-25 male connector is shown in Figure 29. The interface mode is selected by logic outputs from the controller or from jumpers to either  $V_{CC}$  or GND on the mode select pins. A dedicated DCE port using a DB-25 female connector is shown in Figure 30.

A port with one DB-25 connector, that can be configured for either DTE or DCE operation is shown in Figure 31. The configuration requires separate cables for proper signal routing in DTE or DCE operation. For example, in DTE mode, the TXD signal is routed to Pins 2 and 14 via the LTC1546's Driver 1. In DCE mode, Driver 1 now routes the RXD signal to Pins 2 and 14.

# Multiprotocol Interface with RL, LL, TM and a DB-25 Connector

If the RL, LL and TM signals are implemented, there are not enough drivers and receivers available in the LTC1546/LTC1544. In Figure 32, the required control signals are handled by the LTC1545. The LTC1545 has an additional single-ended driver/receiver pair that can handle two more optional control signals such as TM and RL.

#### Cable-Selectable Multiprotocol Interface

A cable-selectable multiprotocol DTE/DCE interface is shown in Figure 33. The select lines M0, M1 and DCE/DTE are brought out to the connector. The mode is selected by the cable by wiring M0 (connector Pin 18) and M1 (connector Pin 21) and DCE/DTE (connector Pin 25) to ground (connector Pin 7) or letting them float. If M0, M1 or DCE/DTE is floating, internal pull-up current sources will pull the signals to  $V_{CC}$ . The select bit M2 is hard wired to  $V_{CC}$ . When the cable is pulled out, the interface will go into the no-cable mode.

#### **Compliance Testing**

The LTC1546/LTC1544 chipset has been tested by TUV Telecom Services Inc. and passed the NET1, NET2 and TBR2 requirements. Copies of the test reports are available from LTC or TUV Telecom Services.

The titles of the reports are:

NET1 and NET2: Test Report No. NET2/091301/99.

TBR2: Test Report No. CRT2/091301/99.

The address of TUV Telecom Services Inc. is:

TUV Telecom Services Inc.
Type Approval Division
1775 Old Highway 8, Ste 107
St. Paul, MN 55112 USA
TEL: +1 (612) 630-0775

TEL: +1 (612) 639-0775 FAX: +1 (612) 639-0873





Figure 29. Controller-Selectable Multiprotocol DTE Port with DB-25 Connector





Figure 30. Controller-Selectable DCE Port with DB-25 Connector





Figure 31. Controller-Selectable Multiprotocol DTE/DCE Port with DB-25 Connector





Figure 32. Controller-Selectable Multiprotocol DTE/DCE Port with RL, LL, TM and DB-25 Connector



Figure 33. Cable-Selectable Multiprotocol DTE/DCE Port with DB-25 Connector

