### **MAX14781E**

# Half-Duplex RS-485 Transceiver with Polarity Correction

#### **General Description**

The MAX14781E +5V, half-duplex ±25kV ESD-protected RS-485 transceiver features integrated automatic polarity correction to ensure that miswired A and B lines are autonomously corrected, simplifying equipment and network installation.

The MAX14781E includes slew-rate limited drivers that minimize EMI, allowing for error-free data transmission up to 370kbps.

This device includes fail-safe circuitry, guaranteeing a logic-high receiver output when the receiver inputs are shorted or open. Hot-swap functionality on the receiver and driver enable inputs also eliminates false transitions on the bus during power-up or live insertion.

The MAX14781E features a 1/8-unit load receiver input impedance, allowing up to 256 transceivers on the bus. All driver outputs are protected up to ±25kV ESD using the Human Body Model. The MAX14781E is available in an 8-pin SO package and operates over the extended -40°C to +85°C temperature range.

# **Applications**

- Power Meter Networks
- HVAC Networks
- Control Systems

#### **Benefits and Features**

- Automatic Polarity Correction
- Integrated Protection Increases Robustness
  - · High ESD Protection
    - ±25kV HBM ESD
    - ±15kV IEC 61000-4-2 Air Gap Discharge ESD ±9kV IEC 61000-4-2 Contact Discharge ESD
  - True Fail-Safe Receiver
  - Hot-Swap Functionality
- +5V Operation
- Low 10µA (max) Shutdown Current
- Extended -40°C to +85°C Operating Temperature

Ordering Information appears at end of data sheet.

For related parts and recommended products to use with this part, refer to <a href="https://www.maximintegrated.com/MAX14781E.related">www.maximintegrated.com/MAX14781E.related</a>.

# **Functional Diagram**





# MAX14781E

# Half-Duplex RS-485 Transceiver with Polarity Correction

# **Absolute Maximum Ratings**

| (All voltages referenced to GND)                      | Operating Temperature Range40°C to +85°C  |
|-------------------------------------------------------|-------------------------------------------|
| V <sub>CC</sub> 0.3V to +6.0V                         | Junction Temperature+150°C                |
| RE, RO0.3V to (V <sub>CC</sub> + 0.3V)                | Storage Temperature Range65°C to +150°C   |
| DE, DI0.3V to +6.0V                                   | Lead Temperature (soldering 10 sec)+300°C |
| A, B8.0V to +13V                                      | Soldering Temperature (reflow)+260°C      |
| Short-Circuit Duration (RO, A, B) to GNDContinuous    |                                           |
| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |                                           |
| 8-Pin SO (derate at 7.6mW/°C above +70°C)606mW        |                                           |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Package Thermal Characteristics (Note 1)

Junction-to-Ambient Thermal Resistance (θ<sub>JA</sub>)......132°C/W

Junction-to-Case Thermal Resistance (θ<sub>JC</sub>)......38°C/W

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

 $(V_{CC} = 5V \pm 10\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted. Typical values are at } V_{CC} = 5V \text{ and } T_A = +25^{\circ}C.) (Notes 2, 3)$ 

| PARAMETER                                                       | SYMBOL             | CONDITIONS                                                 |                                                       | MIN  | TYP                | MAX             | UNITS |
|-----------------------------------------------------------------|--------------------|------------------------------------------------------------|-------------------------------------------------------|------|--------------------|-----------------|-------|
| DRIVER                                                          |                    |                                                            |                                                       |      |                    |                 |       |
| Supply Voltage                                                  | V <sub>CC</sub>    |                                                            |                                                       | 4.5  |                    | 5.5             | V     |
|                                                                 |                    | $R_L$ = 100Ω, Figur                                        | e 1                                                   | 3    |                    | V <sub>CC</sub> |       |
| Differential Driver Output                                      | $V_{OD}$           | $R_L$ = 54Ω, Figure                                        | 1                                                     | 2    |                    | V <sub>CC</sub> | V     |
|                                                                 |                    | No load, Figure 1                                          |                                                       |      |                    | V <sub>CC</sub> |       |
| Change in Magnitude of<br>Differential Output Voltage           | ΔV <sub>OD</sub>   | $R_{L} = 100\Omega \text{ or } 54\Omega$                   | Ω, Figure 1                                           |      |                    | 0.2             | V     |
| Driver Common-Mode Output<br>Voltage                            | V <sub>OC</sub>    | $R_{L} = 100\Omega \text{ or } 54\Omega$                   | Ω, Figure 1 (Note 4)                                  |      | V <sub>CC</sub> /2 | 3               | V     |
| Change in Magnitude of Common-Mode Otput Voltage                | ΔV <sub>OC</sub>   | $R_L$ = 54Ω, Figure 1 (Note 4)                             |                                                       |      |                    | 0.2             | ٧     |
| Input Voltage High                                              | V <sub>IH</sub>    | DE, DI, RE                                                 |                                                       | 3.0  |                    |                 | V     |
| Input Voltage Low                                               | $V_{IL}$           | DE, DI, RE                                                 |                                                       |      |                    | 8.0             | V     |
| Input Current                                                   | I <sub>IN</sub>    | DE, RE                                                     |                                                       | -1   |                    | +1              | μΑ    |
| Input Impedance Until First Transition at Power-Up (DE, RE)     | R <sub>FTPU</sub>  | Until the first DE/RE transition occurs, Figure 9 (Note 7) |                                                       | 3.65 |                    | 8.8             | kΩ    |
| Input Impedance Until First Transition After POR Delay (DE, RE) | R <sub>FTPOR</sub> | Until the first DE/RE transition occurs, Figure 9          |                                                       | 7    |                    | 60              | kΩ    |
| Driver Short-Circuit Output                                     |                    | Driver is in short circuit (Note 5)                        | Output low, 0V ≤ V <sub>OUT</sub> ≤ 12V               | +40  |                    | +250            |       |
| Current                                                         | OSD                |                                                            | Output high, -7V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | -250 |                    | -40             | mA    |

Maxim Integrated | 2 www.maximintegrated.com

Electrical Characteristics (continued) ( $V_{CC} = 5V \pm 10\%$ ,  $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $V_{CC} = 5V$  and  $T_A = +25^{\circ}C$ .)(Notes 2, 3)

| PARAMETER                                               | SYMBOL                        | CON                                                                      | DITIONS                                                       | MIN                   | TYP  | MAX  | UNITS |
|---------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------|------|------|-------|
| Driver Short-Circuit Foldback                           |                               | Driver is in short                                                       | Output low, (V <sub>CC</sub><br>-1V) ≤ V <sub>OUT</sub> ≤ 12V | 20                    |      |      |       |
| Ouptut Current                                          | I <sub>OSDF</sub> circuit (No | circuit (Note 5)                                                         | Output high, -7V ≤ V <sub>OUT</sub> ≤ +1V                     |                       |      | -20  | mA    |
| Thermal Shutdown Threshold                              | T <sub>SHDN</sub>             | Temperature risin                                                        | ıg                                                            |                       | +175 |      | °C    |
| Thermal Shutdown Hysteresis                             | T <sub>HYST</sub>             |                                                                          |                                                               |                       | 15   |      | °C    |
| Input Current (A and B)                                 | $I_{A,B}$                     | DE = low, V <sub>CC</sub> = 0V or 5V                                     | V <sub>IN</sub> = 12V<br>V <sub>IN</sub> = -7V                | -100                  |      | 125  | μΑ    |
| RECEIVER                                                |                               | 0.0.0.                                                                   | VIIV — -1 V                                                   | 100                   |      |      |       |
| Receiver Differential Threshold Voltages                | V <sub>TH1</sub>              | -7V ≤ V <sub>CM</sub> ≤<br>_ +12V                                        | Normal/<br>noninverted mode                                   | -200                  | -125 | -50  | mV    |
| vollages                                                | V <sub>TH2</sub>              | 7 . 12 v                                                                 | Inverted mode                                                 | +50                   | +125 | +200 |       |
| Receiver Input Hysteresis                               | ΔV <sub>TH</sub>              | $V_A + V_B = 0V$                                                         |                                                               |                       | 15   |      | mV    |
| Receiver Output Voltage High                            | V <sub>OH</sub>               | RE = low, I <sub>SOUR</sub>                                              | <sub>CE</sub> = -1mA                                          | V <sub>CC</sub> - 0.6 |      |      | V     |
| Receiver Output Voltage Low                             | V <sub>OL</sub>               | RE = low, I <sub>SINK</sub> = 1mA                                        |                                                               |                       |      | 0.4  | V     |
| Receiver Three-State Output<br>Current                  | I <sub>OZR</sub>              | $\overline{RE}$ = high, 0V $\leq$ V <sub>RO</sub> $\leq$ V <sub>CC</sub> |                                                               | -1                    |      | +1   | μΑ    |
| Receiver Output Short Circuit<br>Current                | I <sub>OSR</sub>              | 0V ≤ V <sub>RO</sub> ≤ V <sub>CC</sub>                                   |                                                               | -110                  |      | +110 | mA    |
| POLARITY DETECTION                                      |                               |                                                                          |                                                               |                       |      |      |       |
| Maximum A-B Voltage<br>Difference for Inverted Polarity | $V_{Pl}$                      | (V <sub>A</sub> - V <sub>B</sub> ) for at le                             | ast t <sub>PM</sub>                                           |                       |      | -200 | mV    |
| Minimum A-B Voltage<br>Difference for Normal Polarity   | V <sub>PN</sub>               | (V <sub>A</sub> - V <sub>B</sub> ) for at le                             | ast t <sub>PM</sub>                                           | +200                  |      |      | mV    |
| Polarity Monitoring Interval                            | t <sub>PM</sub>               | (Note 6)                                                                 |                                                               | 8.3                   |      | 20   | ms    |
| SUPPLY CURRENT                                          |                               |                                                                          |                                                               | •                     |      |      |       |
| Supply Current                                          | I <sub>CC</sub>               | DE = high, RE =                                                          | low, no load                                                  |                       | 1.2  | 1.8  | mA    |
| Shutdown Supply Current                                 | I <sub>SHDN</sub>             | DE = low, RE = h                                                         | igh                                                           |                       |      | 10   | μA    |
| PROTECTION                                              |                               |                                                                          |                                                               |                       |      |      |       |
|                                                         |                               | Human Body Mo                                                            | del                                                           |                       | ±25  |      |       |
| ESD Protection (A and B Pins)                           |                               | IEC 61000-4-2 Ai<br>GND                                                  | IEC 61000-4-2 Air Gap Discharge to                            |                       | ±15  |      | kV    |
|                                                         |                               | IEC 61000-4-2- 0 to GND                                                  | IEC 61000-4-2- Contact Discharge to GND                       |                       | ±9   |      |       |
| ESD Protection (All Other Pins)                         |                               | Human Body Mo                                                            | del                                                           |                       | ±2   |      | kV    |

Maxim Integrated | 3 www.maximintegrated.com

# **Switching Characteristics**

 $(V_{CC} = 5V \pm 10\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = 5V$  and  $T_A = +25^{\circ}C.)$  (Notes 2, 3)

| PARAMETER                                       | SYMBOL                         | CONDITIONS                                                          | MIN   | TYP | MAX  | UNITS |
|-------------------------------------------------|--------------------------------|---------------------------------------------------------------------|-------|-----|------|-------|
| DRIVER                                          |                                |                                                                     |       |     |      |       |
| Drives Describes Delevi                         | t <sub>DPLH</sub>              | D = 540 0 = 50nF Figure 2 2                                         | 200   |     | 1000 |       |
| Driver Propagation Delay                        | t <sub>DPHL</sub>              | $R_L$ = 54Ω, $C_L$ = 50pF, Figures 2, 3                             |       |     | 1000 | ns    |
| Differential Driver Output Skew   tophh - tophh | t <sub>DSKEW</sub>             | $R_L$ = 54 $\Omega$ , $C_L$ = 50pF, Figures 2, 3                    |       |     | 140  | ns    |
| Driver Differential Output Rise or Fall Time    | t <sub>R,</sub> t <sub>F</sub> | $R_L = 54\Omega$ , $C_L = 50$ pF, Figures 2, 3                      | 250   |     | 900  | ns    |
| Maximum Data Rate                               | DR <sub>MAX</sub>              |                                                                     | 370   |     |      | kbps  |
| Driver Enable to Output High                    | <sup>t</sup> DZH               | R <sub>1</sub> = 5000 C <sub>1</sub> = 50pF Figures 4               |       |     | 2500 | ns    |
| Driver Enable to Clitolit Low   Tozi   =        |                                | $R_L$ = 500Ω, $C_L$ = 50pF, Figures 4, 5 (Note 9)                   |       |     | 2500 | ns    |
| Driver Disable Time from Low                    | t <sub>DLZ</sub>               | $R_L = 500\Omega$ , $C_L = 50pF$ , Figures 4, 5 (Note 9)            |       |     | 100  | ns    |
| Driver Disable Time from High                   | t <sub>DHZ</sub>               | R <sub>L</sub> = 500Ω, C <sub>L</sub> = 50pF, Figures 4, 5 (Note 9) |       |     | 100  | ns    |
| Driver Enable from Shutdown to<br>Output High   | t <sub>DZH</sub> (SHDN)        | $R_L = 1k\Omega$ , $C_L = 15pF$ , Figures 4, 5 (Note 9)             |       |     | 5.5  | μs    |
| Driver Enable from Shutdown to Output Low       | t <sub>DZL(SHDN)</sub>         | $R_L = 1k\Omega$ , $C_L = 15pF$ , Figures 4, 5 (Note 9)             |       |     | 5.5  | μs    |
| Time to Shutdown                                | tshdn                          | (Note 10)                                                           | 50    | 340 | 700  | ns    |
| RECEIVER                                        |                                |                                                                     |       |     |      |       |
| Desciver Presention Delev                       | tRPLH                          | C = 15pF Figures 6 7                                                |       |     | 200  |       |
| Receiver Propagation Delay                      | t <sub>RPLH</sub>              | - C <sub>L</sub> = 15pF, Figures 6, 7                               |       |     | 200  | ns    |
| Receiver Output Skew                            | t <sub>RSKEW</sub>             | C <sub>L</sub> = 15pF, Figures 6, 7                                 |       |     | 30   | ns    |
| Maximum Data Rate                               | DR <sub>MAX</sub>              |                                                                     | 0.125 |     | 500  | kbps  |
| Receiver Enable to Output High t <sub>RZH</sub> |                                | $R_L$ = 1kΩ, $C_L$ = 15pF, Figure 8 (Note 9)                        |       |     | 50   | ns    |

## **Switching Characteristics (continued)**

 $(V_{CC} = 5V \pm 10\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = 5V$  and  $T_A = +25^{\circ}C.)$  (Notes 2, 3)

| PARAMETER                                                                                     | SYMBOL                 | CONDITIONS                                            | MIN | TYP | MAX | UNITS |
|-----------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------|-----|-----|-----|-------|
| Receiver Enable to Output Low                                                                 | t <sub>RZL</sub>       | $R_L = 1k\Omega$ , $C_L = 15pF$ , Figure 8 (Note 9)   |     |     | 50  | ns    |
| Receiver Disable Time from Low $t_{RLZ}$ $R_L = 1k\Omega$ , $C_L = 15pF$ , Figure 8 (Note 9)  |                        |                                                       |     | 50  | ns  |       |
| Receiver Disable Time from High $t_{RHZ}$ $R_L = 1k\Omega$ , $C_L = 15pF$ , Figure 8 (Note 9) |                        |                                                       |     | 50  | ns  |       |
| Receiver Enable from Shutdown to Output High                                                  | <sup>t</sup> RZH(SHDN) | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, Figure 8 (Note 9) |     |     | 5.5 | μs    |
| Receiver Enable from Shutdown to Output Low                                                   | <sup>t</sup> RZL(SHDN) | $R_L = 1k\Omega$ , $C_L = 15pF$ , Figure 8 (Note 9)   |     |     | 5.5 | μs    |
| Time to Shutdown                                                                              | tshdn                  | (Note 10)                                             | 50  | 340 | 700 | ns    |

- Note 2: All devices are 100% production tested at T<sub>A</sub> = +25°C. Spefications over temperature are guaranteed by design.
- **Note 3:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to ground, unless otherwise noted.
- **Note 4:**  $\Delta V_{OD}$  and  $\Delta V_{OC}$  are the changes in  $V_{OD}$  and  $V_{OC}$ , respectively, when the DI input changes state.
- **Note 5:** The short-circuit output current applies to the peak current just prior to foldback current limiting. The short-circuit foldback output current applies during current limiting to allow recovery from a bus contention.
- Note 6: t<sub>PM</sub> is the interval, with no A/B switching activity, after which the internal logic circuitry records the polarity. t<sub>PM</sub> includes the correction delay, after which the polarity is changed.
- Note 7: Not production tested. Guaranteed by design.
- Note 8: Capacitive loads include test probe and fixture capacitance.
- **Note 9:** This parameter refers to the driver/receiver enable delay when the device has exited the initial hot-swap state and is in normal operating mode.
- Note 10: Shutdown is enabled by driving  $\overline{\text{RE}}$  high and DE low. The device is guaranteed to have entered shutdown after  $t_{SHDN}$  has elapsed.

# **Test Circuits and Waveforms**







Figure 2. Driver Timing Test Circuit



Figure 3. Driver Propagation Delays

# **Test Circuits and Waveforms (continued)**



Figure 4. Driver Enable and Disable Times (t<sub>DHZ</sub>, t<sub>DZH</sub>, t<sub>DZH</sub>(SHDN))



Figure 5. Driver Enable and Disable Times (t<sub>DZL</sub>, t<sub>DLZ</sub>, t<sub>DLZ</sub>(SHDN))

# **Test Circuits and Waveforms (continued)**



Figure 6. Receiver Propagation Delay Test Circuit



Figure 7. Receiver Propagation Delays



Figure 8. Receiver Enable and Disable Times

# **Typical Operating Characteristics**

(VCC = +5V, TA = +25°C, unless otherwise noted.)















# **Typical Operating Characteristics (continued)**

(VCC = +5V, TA = +25°C, unless otherwise noted.)



# **Pin Configuration**



# **Pin Description**

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                 |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RO   | Receiver Output. See the <i>Receiving Functional Table</i> for details. RO is high impedance when $\overline{\text{RE}}$ is high.                                                                                                                                                        |
| 2   | RE   | Receiver Output Enable. Drive $\overline{RE}$ low to enable RO. RO is high impedance when $\overline{RE}$ is high. Drive $\overline{RE}$ high and DE low to enter low-power shutdown mode. $\overline{RE}$ is a hot-swap input (see the <i>Hot Swap Capability</i> section for details). |
| 3   | DE   | Driver Output Enable. Drive DE high to enable driver outputs. These outputs are high impedance when DE is low. Drive RE high and DE low to enter low-power shutdown mode. DE is a hot-swap input (see the <i>Hot-Swap Capability</i> section for details).                               |
| 4   | DI   | Driver Input. See the Transmitting Functional Table for details.                                                                                                                                                                                                                         |
| 5   | GND  | Ground                                                                                                                                                                                                                                                                                   |
| 6   | Α    | Noninverting Receiver Input/Driver Output*                                                                                                                                                                                                                                               |
| 7   | В    | Inverting Receiver Input/Driver Output*                                                                                                                                                                                                                                                  |
| 8   | VCC  | Positive Supply. Bypass V <sub>CC</sub> to GND with a 0.1µF capacitor.                                                                                                                                                                                                                   |

<sup>\*</sup>This is the default polarity at power-up. In case of polarity correction, A becomes the inverting receiver input/driver output and the B is the noninverting receiver input/driver output.

## **Function Tables**

| TRANSMITTING |                   |           |          |          |          |   |   |
|--------------|-------------------|-----------|----------|----------|----------|---|---|
|              | INPUTS DETECTED   |           | OUTPUTS  |          |          |   |   |
| RE           | DE                | DI        | POLARITY | Α        | В        |   |   |
|              | X 1 1 0 1 0 1 0 0 | X 1 1 0 1 | 1        | Normal   | 1        | 0 |   |
|              |                   |           | 0        | Normal   | 0        | 1 |   |
| ^            |                   |           | 1        | 1        | Inverted | 0 | 1 |
|              |                   | Inverted  | 1        | 0        |          |   |   |
| 0            | 0                 | Х         | X        | High-Z   | High-Z   |   |   |
| 1            | 0                 | Х         | X        | Shutdown |          |   |   |

X = Don't care

|    | RECEIVING |                   |                                                               |          |        |   |
|----|-----------|-------------------|---------------------------------------------------------------|----------|--------|---|
|    | INPUTS    |                   |                                                               |          |        |   |
| RE | DE        | DETECTED POLARITY | (V <sub>A</sub> - V <sub>B</sub> ) for TIME < t <sub>PM</sub> | RO       |        |   |
|    |           | Normal            | ≥ -50mV                                                       | 1        |        |   |
|    |           |                   |                                                               | Inverted | < 50mV | 1 |
| 0  | X         | X                 | Open/Shorted                                                  | 1        |        |   |
|    |           | Normal            | < -200mV                                                      | 0        |        |   |
|    |           | Inverted          | ≥ 200mV                                                       | 0        |        |   |
| 1  | 1         | X                 | X                                                             | High-Z   |        |   |
| 1  | 0         | X                 | Х                                                             | Shutdown |        |   |

X = Don't care

# Half-Duplex RS-485 Transceiver with Polarity Correction

#### **Detailed Description**

The MAX14781E half-duplex RS-485 transceiver features automatic polarity correction on the RS-485 bus lines. This device also includes fail-safe circuitry, which guarantees a logic-high receiver output when the receiver inputs are open or shorted, or when connected to a terminated transmission line with all drivers disabled. Hot-swap capability on the enable inputs allows line insertion without erroneous data transfer and controlled slew-rate drivers minimize EMI and reduce reflections caused by improperly terminated cables, allowing error-free data transmission up to 370kbps.

The MAX14781E features short-circuit current limits on the driver and receiver outputs and thermal shutdown circuitry to protect against excessive power dissipation.

#### Fail-Safe

The MAX14781E receiver input threshold is between -50mV and -200mV, guaranteeing a logic-high receiver output when the receiver inputs are shorted or open, or when they are connected to a terminated transmission line with all drivers disabled. If the differential receiver input voltage is less than or equal to -200mV for less than the idle period, RO is logic-low. In the case of a terminated bus with all transmitters disabled, the receiver's differential input voltage is pulled to 0V by termination. With the receiver threshold of the MAX14781E, this results in a logic-high with a 50mV minimum noise margin. The -50mV to -200mV threshold complies with the ±200mV EIA/TIA-485 standard

#### **Hot-Swap Capability**

#### **Hot-Swap Inputs**

When circuit boards are inserted into a hot or powered backplane, differential disturbances to the data bus can lead to data errors. Upon initial circuit board insertion, the data communication processor undergoes its own power-up sequence. During this period, the processor's logic-output drivers are high impedance and are unable to drive the DE and  $\overline{\text{RE}}$  inputs of these devices to defined logic level. Leakage currents up to  $\pm 10\mu\text{A}$  from the high-impedance state of the processor's logic driver could cause standard CMOS enable inputs of a transceiver to drive to an incorrect logic level.

Additionally, parasitic circuit board capacitance could cause coupling of  $V_{CC}$  or GND to the enable inputs. Without the hot-swap capability, these factors could improperly enable the transceiver's driver or receiver.

When  $V_{\underline{CC}}$  rises, an internal pulldown circuit holds DE low and  $\overline{RE}$  high. After the initial power-up sequence, the pulldown circuit becomes transparent, resetting the hotswap tolerating input.

#### **Hot-Swap Input Circuitry**

The enable inputs feature hot-swap capability. At the input, there are two nMOS devices, M1 and M2 (Figure 9). When  $V_{CC}$  ramps from zero, an internal 10µs timer turns on M2 and sets the SR latch, which also turns on M1. Transistors M2, a 500µA current sink, and M1, a 100µA current sink, pull DE to GND through a 5k $\Omega$  resistor. M2 is designed to pull DE to the disabled state against an external parasitic capacitance up to 100pF that can drive DE high. After 10µs, the timer deactivates M2 while M1 remains on, holding DE low against three-state leakages that can drive DE high. M1 remains on until an external source overcomes the required input current. At this time, the SR latch resets and M1 turns off. When M1 turns off, DE reverts to a standard, high-impedance CMOS input. Whenever  $V_{CC}$  drops below 1V, the hot-swap input is reset.

For  $\overline{RE}$  there is a complementary circuit employing two pMOS devices that pull  $\overline{RE}$  to  $V_{CC}$ .

#### **Automatic Polarity Detection**

The MAX14781E is designed to detect and correct installation-based connections on RS-485 lines. With the driver disabled, internal detection circuitry samples the voltages at the A and B inputs during an idle period (20ms, min) and configures the driver and receiver for the detected polarity. Polarity is swapped only when  $|V_A-V_B|>200\mbox{mV}$  for the idle period (Table 1 and 2). The A/B line polarity can be defined by a pullup and pulldown resistor pair on the A/B lines, for example, in the RS-485 half-duplex master terminal (see the *Typical Operating Circuit*).

When the polarity is normal, A is the noninverting receiver input/driver output and B is the inverting input/output. When the polarity is inverted, A is the inverting input/output and B is the noninverting input/output.



Figure 9. Simplified Structure of the Driver Enable Pin (DE)

**Table 1. Polarity Detection Starting from Normal Polarity** 

|    |    | INPUTS                            | POLARITY                        | DOLARITY AFTER 4 TIME               |
|----|----|-----------------------------------|---------------------------------|-------------------------------------|
| DE | RE | $(V_A - V_B)$ FOR TIME > $t_{PM}$ | DETECTION                       | POLARITY AFTER t <sub>PM</sub> TIME |
|    |    | Open/Shorted                      | ON                              | Normal/ Previous Detection Polarity |
| 0  | 0  | > -50mV                           | ON                              | Normal/ Previous Detection Polarity |
|    |    | < -200mV                          | ON                              | Inverted                            |
| 1  | 1  | Х                                 | OFF                             | Previous Detection Polarity         |
| 1  | 0  | X                                 | OFF                             | Previous Detection Polarity         |
| 0  | 1  | X                                 | OFF Previous Detection Polarity |                                     |

X = Don't care

| Table 211 Clarity Detection Clariting North Inventor Clarity |        |                          |                    |                                       |  |  |  |  |  |  |  |          |    |        |
|--------------------------------------------------------------|--------|--------------------------|--------------------|---------------------------------------|--|--|--|--|--|--|--|----------|----|--------|
|                                                              | INPUTS |                          | POLARITY DETECTION | DOLABITY AFTER to TIME                |  |  |  |  |  |  |  |          |    |        |
| DE                                                           | RE     | (VB - VA) FOR TIME > tPM | POLARITY DETECTION | POLARITY AFTER t <sub>PM</sub> TIME   |  |  |  |  |  |  |  |          |    |        |
|                                                              |        | Open/Shorted             | ON                 | Inverted/ Previous Detection Polarity |  |  |  |  |  |  |  |          |    |        |
| 0                                                            | 0      | > -50mV                  | ON                 | Inverted/ Previous Detection Polarity |  |  |  |  |  |  |  |          |    |        |
|                                                              |        |                          |                    |                                       |  |  |  |  |  |  |  | < -200mV | ON | Normal |
| 1                                                            | 1      | X                        | OFF                | Previous Detection Polarity           |  |  |  |  |  |  |  |          |    |        |
| 1                                                            | 0      | X                        | OFF                | Previous Detection Polarity           |  |  |  |  |  |  |  |          |    |        |
| 0                                                            | 1      | X                        | OFF                | Previous Detection Polarity           |  |  |  |  |  |  |  |          |    |        |

Table 2. Polarity Detection Starting from Inverted Polarity

X = Don't care

The polarity detection circuitry is disabled when the driver is enabled or when the transceiver is in low-power shutdown mode.

#### ±25kV ESD (HBM) Protection

ESD-protection structures are incorporated on all pins to protect against electrostatic discharges encountered during handling and assembly. The driver output and receiver input of the MAX14781E have extra protection against static electricity. Maxim's engineers have developed state-of-the-art structures to protect these pins against ESD of ±25kV (HBM) without damage. The ESD structures withstand high ESD in all states: normal operation, shutdown, and powered down. After an ESD event, the MAX14781E keeps working without latch-up or damage.

The transmitter output and receiver input of the MAX14781E are characterized for protection to the following limits:

- ±25kV using the Human Body Model
- ±9kV using the Contact Discharge method specified in IEC 61000-4-2
- ±15kV using the Air-Gap Discharge method specified in IEC 61000-4-2

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for a reliability report that documents test setup, test methodology, and test results.



Figure 10a. Human Body ESD Test Model



Figure 10b. Human Body Current Waveform

#### **Human Body Model**

Figure 10a shows the Human Body Model, and Figure 10b shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the test device through a  $1.5k\Omega$  resistor.

#### IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. However, it does not specifically refer to integrated circuits. The MAX14781E helps in designing equipment to meet IEC 61000-4-2, without the need for additional ESD protection components.

The major difference between tests done using the Human Body Model and IEC 61000-4-2 is higher peak current in IEC 61000-4-2 because series resistance is lower in the IEC 61000-4-2 model. Hence, the ESD withstand voltage measured to IEC 61000-4-2 is generally lower than that measured using the Human Body Model. Figure 10c shows the IEC 61000-4-2 model, and Figure 10d shows the current waveform for IEC 61000-4-2 ESD Contact Discharge test.

# **Applications Information**

#### Reduced EMI and Reflections

The MAX14781E features reduced slew-rate drivers that minimize EMI and reduce reflections caused by improperly terminated cables, allowing error-free data transmission up to 375kbps.



Figure 10c. IEC 61000-4-2 Test Model

#### **Low-Power Shutdown Mode**

Low-power shutdown mode is initiated by bringing both RE high and DE low. In shutdown, the device typically draws less than 10µA (max) of supply current.

RE and DE can be driven simultaneously, the device is guaranteed not to enter shutdown if RE is high and DE is low for less than 50ns. If the inputs are in this state for at least 700ns, the device is guaranteed to enter shutdown.

Enable times t<sub>7H</sub> and t<sub>7I</sub> (see the Switching Characteristics section) assume the devices were not in the low-power shutdown state. Enable times tzH(SHDN) and tzI (SHDN) assume the devices were in shutdown state. It takes driver and receivers longer to become enabled from low-power shutdown mode (tzH(SHDN), tzL(SHDN)) than from driver/ receiver-disable mode (t<sub>ZH</sub>, t<sub>ZL</sub>).

#### **Driver Output Protection**

Two mechanisms prevent excessive output current and power dissipation caused by faults or by bus contention. The first, a foldback current limit on the output stage, provides immediate protection against short circuits over the whole common-mode voltage range (see the Typical Operating Characteristics). The second, a thermal shutdown circuit forces the driver outputs into a highimpedance state if the die temperature exceeds +175°C.

#### **Typical Applications**

The MAX14781E transceiver is designed for bidirectional data communications on half-duplex multipoint bus transmission lines.



Figure 10d. IEC 61000-4-2 ESD Generator Current Waveform

Automatic polarity detection and correction in the MAX14781E is based on having non-changing voltages on the A/B bus signals for longer than 20ms that define the reference polarity. Fixing the A/B voltages can be achieved during the idle intervals in master/slave communication.

#### **Passive Polarity Definition**

To allow the bus to define A/B polarity, connect one pullup/pulldown resistor pair to the bus to set the bus status during the idle periods. It is preferable to locate the resistor pair in the bus master, as shown in Figure 11.

#### **Active Polarity Definition**

Alternatively, the bus polarity can be defined actively by the bus master. For this technique, connect differential termination resistors on the bus, preferably in the bus master module, as shown in Figure 12. The termination resistor ensures that the differential ( $V_A - V_B$ ) voltage during bus idle times is zero. The MAX14781E fail-safe feature ensures that the receiver outputs are logic high and that the detected polarity is not changed during the idle time. This active technique requires the bus master to the A/B signals to a constant DC condition for over 20ms. The master can do this by driving its DE high for longer than 20ms while DI is logic high.



Figure 11. Passive Polarity Definition



Figure 12. Differential Termination with Active Polarity Definition

# **Ordering Information**

| PART          | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX14781EESA+ | -40°C to +85°C | 8 SO        |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

# **Chip Information**

PROCESS: BICMOS

# **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE | PACKAGE | OUTLINE | LAND        |
|---------|---------|---------|-------------|
| TYPE    | CODE    | NO.     | PATTERN NO. |
| 8 SO    | S8+4    | 21-0041 | 90-0096     |