## 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

### **General Description**

The MAX16972/MAX16972A provide high-ESD and short-circuit protection for the low-voltage internal USB data and USB power line in automotive radio, navigation, connectivity, and USB hub applications. The devices support both Hi-Speed USB (480Mbps) and full-speed USB (12Mbps) operation. In addition, the devices include integrated circuitry to enable fast charging for consumer devices that adhere to either the Apple® method or the Hi-Speed USB host-charger port-detection protocol and support USB on-the-go (OTG).

The short-circuit protection features include short-to-battery on the protected HVBUS, HVD+, and HVD- outputs, as well as short-to-HVBUS on the protected HVD+ and HVD-outputs. The devices are capable of a short-to-battery condition of up to +18V. Short-to-GND and overcurrent protection are also provided on the HVBUS output to protect the internal BUS power rail from overcurrent faults.

Each device features high-ESD protection to ±15kV Air-Gap method and ±8kV Contact method on all protected HVBUS, HVD+, and HVD- outputs.

Each device features two low  $4.0\Omega$  on-resistance Hi-Speed USB switches, a current-limited low-voltage  $31m\Omega$  BUS switch, and provides an integrated high-voltage external power-switch controller. The BUS switch can start up into high-capacitance noncompliant USB loads. The devices also feature an enable input, a fault output, integrated Apple iPhone fast-charging termination resistors, and an integrated host-charger port-detection circuit that adheres to the USB 2.0 battery-charging specification version 1.2.

The devices are available in 16-pin QSOP and 16-pin (4mm x 4mm) TQFN packages, and operate over the -40°C to +105°C temperature range. The MAX16972 and MAX16972A are drop-in compatible with the MAX16970, MAX16971, MAX16970A, MAX16971A, MAX16917, MAX16919, and MAX16969 devices.

## **Applications**

- Automotive Radio and Navigation
- USB Hub
- Automotive Connectivity
- Telematics

Apple, iPhone and iPad are registered trademarks of Apple, Inc.

#### **Benefits and Features**

- 900MHz Bandwidth USB 2.0 Data Switches
- Industry-Leading R<sub>DS(ON)</sub> Minimizes Voltage Drop on Bus Line to Help Meet USB Voltage Specifications at Device Connector
  - Current-Limited 31mΩ (typ) BUS Switch with High-Capacitive Load Capability
- Robust Overvoltage and ESD Protection for Automotive Environment Saves on External Protection Components
  - Short-to-Battery and Short-to-GND Protection on Protected HVBUS Output
  - Short-to-Battery and Short-to-HVBUS Protection on Protected HVD+ and HVD- Outputs
  - Two 4.0Ω (typ) R<sub>ON</sub> USB 2.0 Data Switches
  - Integrated Overcurrent and Short-Circuit Autoretry
  - High ESD Protection (HVD+, HVD-, HVBUS)
    - ±15kV Human Body Model
    - ±15kV IEC 61000-4-2 Air Gap
    - ±8kV IEC 61000-4-2 Contact
  - 20ms Fault-Blanking Timeout Period
- Automatic Transitioning of Charge Modes through Intelligent State Machine for Seamless Device Integration
  - Integrated Apple iPhone 1.0A Dedicated Charging Mode
  - Integrated Apple iPad 2.1A Dedicated Charging Mode
  - USB-IF BC1.2 Charging Downstream Port (CDP) and Dedicated Charging Port (DCP) Modes
  - Chinese Telecommunication Industry-Standard YD/T 1591-209
  - · USB On-The-Go (OTG) Support
- AEC-Q100 Qualified

<u>Typical Operating Circuit</u> and <u>Ordering Information</u> appear at end of data sheet.



## **Simplified Block Diagram**



# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

## **Absolute Maximum Ratings**

| IN, BUS, ISET, S_DMOS to GND                   | 0.3V to +6V      |
|------------------------------------------------|------------------|
| D+, D- to GND                                  | 0.3V to IN +0.3V |
| EN, EN, FAULT, CHEN to GND                     | 0.3V to +6V      |
| HVD+, HVD-, HVBUS to GND                       | 0.3V to +18V     |
| G_DMOS to GND                                  | 0.3V to +16V     |
| Continuous Power Dissipation ( $T_A = +70$ °C) |                  |
| QSOP (derate 9.5mW/°C above +70°C)             | 761mW            |
| TQFN (derate 25mW/°C above +70°C)              | 2000mW           |

| 40°C to +105°C |
|----------------|
| 65°C to +150°C |
| +300°C         |
| +260°C         |
|                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### **16 QSOP**

| Package Code                           | E16+11C |
|----------------------------------------|---------|
| Outline Number                         | 21-0055 |
| Land Pattern Number                    | 90-0167 |
| Thermal Resistance, Four-Layer Board:  |         |
| Junction to Ambient (θ <sub>JA</sub> ) | 105°C/W |
| Junction to Case (θ <sub>JC</sub> )    | 37°C/W  |

#### **16 TQFN**

| Package Code                           | T1644+4C |
|----------------------------------------|----------|
| Outline Number                         | 21-0139  |
| Land Pattern Number                    | 90-0070  |
| Thermal Resistance, Four-Layer Board:  |          |
| Junction to Ambient (θ <sub>JA</sub> ) | 40°C/W   |
| Junction to Case (θ <sub>JC</sub> )    | 6°C/W    |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

### **Electrical Characteristics**

 $(V_{BUS} = 5.0V, V_{IN} = 3.3V, T_J = T_A = -40^{\circ}C$  to +105°C,  $R_L = \infty$ , Typical values are at  $V_{\overline{EN}} = 0V$  or  $V_{EN} = 3.3V$  and  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                                            | SYMBOL                | CONDITIONS                                                                                                   | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| POWER SUPPLY                                         |                       |                                                                                                              |      |      |      |       |
| BUS Power-Supply<br>Range                            | V <sub>BUS</sub>      |                                                                                                              | 4.75 |      | 5.5  | V     |
| IN Power-Supply Range                                | V <sub>IN</sub>       |                                                                                                              | 3    |      | 3.6  | V     |
| IN Overvoltage Lockout                               | V <sub>OVLO</sub>     | V <sub>IN</sub> rising                                                                                       | 3.8  |      |      | V     |
|                                                      |                       | Supply for internal blocks                                                                                   |      | 572  | 1100 |       |
| BUS Input Current                                    | I <sub>BUS</sub>      | Shutdown, EN active-high versions, $V_{IN} = 0V$                                                             |      | 2.5  | 5    | μA    |
|                                                      |                       | Shutdown, $\overline{\text{EN}}$ active-low versions, $V_{\text{IN}}$ = 0V                                   |      | 5    | 10   |       |
| IN Input Current                                     | I <sub>IN</sub>       | V <sub>CHEN</sub> = V <sub>IN</sub> = 3.3V                                                                   |      | 3.3  | 10   | μA    |
| CHARGE PUMP                                          |                       |                                                                                                              |      |      |      |       |
| Unloaded Output<br>Voltage                           | V <sub>OCHP</sub>     | Referenced to $V_{BUS}$ , internal discharge path $2M\Omega$ to GND                                          | 8    |      | 10.5 | V     |
| Output Impedance                                     | R <sub>OCHP</sub>     |                                                                                                              |      |      | 50   | kΩ    |
| Output DC Current                                    | I <sub>OCHP</sub>     | V <sub>G_DMOS</sub> - V <sub>BUS</sub> ≥ 7V                                                                  | 20   |      |      | μA    |
| D+/D- ANALOG USB SWI                                 | TCHES                 |                                                                                                              |      |      |      |       |
| Analog Signal Range                                  |                       | Guaranteed by R <sub>ON</sub> measurement (Note 2)                                                           | 0    |      | 3.6  | V     |
| Protection Trip Threshold                            | V <sub>OV_D</sub>     |                                                                                                              | 3.7  | 3.85 |      | V     |
| Protection Response<br>Time                          | t <sub>FP_D</sub>     | Delay to $V_D$ < 3V when $V_{HVD}$ = 3.3V to 4.3V step, $R_L$ = 15k $\Omega$ on $D_L$                        |      | 6    |      | μs    |
| Overvoltage-Blanking<br>Timeout Period               | t <sub>B,OV_D</sub>   | From overvoltage condition to FAULT asserted                                                                 |      | 20   |      | ms    |
| On-Resistance                                        | R <sub>ON</sub>       | $V_{BUS} = 5V, I_{L} = 10mA, 0V \le V_{D_{\perp}} \le 3.6V$                                                  |      | 4    |      | Ω     |
| On-Resistance Match<br>Between Channels,<br>Switch A | $\Delta R_{ON}$       | V <sub>BUS</sub> = 5V, I <sub>L</sub> = 10mA, V <sub>D</sub> _ = 1.5V, or 3.0V                               |      | 0.03 | 0.2  | Ω     |
| On-Resistance Flatness,<br>Switch A                  | R <sub>FLAT(ON)</sub> | V <sub>BUS</sub> = 5V, I <sub>L</sub> = 10mA, V <sub>D</sub> _ = 0V or 0.4V                                  |      | 0.02 |      | Ω     |
| On-Resistance of HVD+/HVD- Short                     | R <sub>SHORT</sub>    | V <sub>DP</sub> = 1V, I <sub>DM</sub> = 500μA                                                                |      | 90   | 180  | Ω     |
| HVD+/HVD- Off-Leakage<br>Current                     | I <sub>D_OFF</sub>    | V <sub>HVD</sub> _ = 18V, V <sub>D</sub> _ = 0V, T <sub>A</sub> = +25°C                                      |      | 60   | 120  | μА    |
| HVD+/HVD- On-Leakage<br>Current                      | I <sub>D_ON</sub>     | $V_{D_{-}} = V_{IN}$ or 0V, device enabled, $T_{A} = +25^{\circ}C$                                           |      | 7    |      | μА    |
| D+/D- Off-Leakage<br>Current                         | I <sub>D_OFF</sub>    | V <sub>HVD</sub> _ = 18V, V <sub>D</sub> _ = 0V, T <sub>A</sub> = +25°C                                      |      | 1    |      | μА    |
| On-Channel -3dB<br>Bandwidth                         | BW                    | $R_L = 50\Omega$ , source impedance = $50\Omega$ ; see Figure 5 in the Timing Diagrams/Test Circuits section |      | 900  |      | MHz   |
| Crosstalk                                            | $V_{CT}$              | $R_L = 50\Omega$ , $f = 480MHz$                                                                              |      | -30  |      | dB    |

## **Electrical Characteristics (continued)**

 $(V_{BUS} = 5.0V, V_{IN} = 3.3V, T_J = T_A = -40^{\circ}C$  to +105°C,  $R_L = \infty$ , Typical values are at  $V_{\overline{EN}} = 0V$  or  $V_{EN} = 3.3V$  and  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                                                        | SYMBOL                       | CONDITIONS                                                                                                                                               | MIN                                                                               | TYP                      | MAX  | UNITS |
|------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------|------|-------|
| On-Capacitance                                                   | C <sub>ON</sub>              | f = 1MHz                                                                                                                                                 |                                                                                   | 10                       |      | pF    |
| Rise-Time Propagation Delay                                      | t <sub>PLH</sub>             | $R_S = R_L = 50\Omega$                                                                                                                                   |                                                                                   | 200                      |      | ps    |
| Fall-Time Propagation<br>Delay                                   | t <sub>PHL</sub>             | $R_S = R_L = 50\Omega$                                                                                                                                   |                                                                                   | 200                      |      | ps    |
| Output Skew Between<br>Switches                                  | t <sub>SK(O)</sub>           | Skew between D+ and D- switch, $R_L$ = $50\Omega$                                                                                                        |                                                                                   | 50                       |      | ps    |
| Output Skew Same<br>Switch                                       | t <sub>SK(P)</sub>           | Skew between opposite transitions in same switch, $R_L = 50\Omega$                                                                                       |                                                                                   | 50                       |      | ps    |
| BUS POWER SWITCH                                                 |                              |                                                                                                                                                          |                                                                                   |                          |      |       |
| V <sub>BUS</sub> Toggle Time                                     | t <sub>∨BT</sub>             | Going into and out of DCP/Apple autodetection modes                                                                                                      | 0.5                                                                               | 1                        | 2    | s     |
| HVBUS Protection Trip<br>Threshold Absolute                      | V <sub>OV</sub> _<br>BUS,ABS | HVBUS rising                                                                                                                                             | 5.6                                                                               | 5.8                      |      | V     |
| HVBUS Protection Trip<br>Threshold Relative                      | V <sub>OV_BUS,REL</sub>      | HVBUS rising                                                                                                                                             |                                                                                   | V <sub>BUS</sub> + 0.10V |      | V     |
| Voltage Protection Response Time                                 | t <sub>FP_BUS</sub>          | HVBUS rising                                                                                                                                             |                                                                                   | 0.3                      |      | μs    |
| Overvoltage-Fault<br>Blanking Timeout Period                     | t <sub>BOV_BUS</sub>         | From overvoltage condition to FAULT asserted                                                                                                             | 10                                                                                | 20                       | 35   | ms    |
| BUS Undervoltage<br>Lockout                                      | V <sub>UVLO</sub>            | V <sub>BUS</sub> falling                                                                                                                                 |                                                                                   |                          | 4.2  | V     |
| BUS Undervoltage<br>Protection                                   | V <sub>UV_BUS</sub>          | $V_{BUS}$ falling from 5V with slew rate of 0.5V/ $\mu$ s, switch turned off (with R <sub>L</sub> = 50 $\Omega$ on S_DMOS measured when S_DMOS goes low) | 4.3                                                                               | 4.45                     | 4.6  | V     |
| BUS Undervoltage-<br>Protection Response<br>Time                 | t <sub>F_BUS</sub>           | $V_{BUS}$ falling from 5V with slew rate of 0.5V/ $\mu$ s, switch turned off (with R <sub>L</sub> = 50 $\Omega$ on S_DMOS measured when S_DMOS goes low) |                                                                                   | 1                        |      | μs    |
| BUS Undervoltage-<br>Protection Fault-Blanking<br>Timeout Period | t <sub>B,UV_BUS</sub>        | From undervoltage condition to FAULT asserted                                                                                                            |                                                                                   | 20                       |      | ms    |
| On-Resistance                                                    | R <sub>ON</sub>              |                                                                                                                                                          |                                                                                   | 31                       | 50   | mΩ    |
|                                                                  |                              | $R_{ISET} = 51.1k\Omega$ , $V_{BUS} - V_{S\_DMOS} = 0.5V$                                                                                                | 0.6                                                                               | 0.67                     | 0.82 |       |
|                                                                  |                              | $R_{ISET}$ = 26.7k $\Omega$ , $V_{BUS}$ - $V_{S\_DMOS}$ = 0.5V                                                                                           | $_{T}$ = 26.7k $\Omega$ , V <sub>BUS</sub> - V <sub>S DMOS</sub> = 0.5V 1.25 1.36 |                          | 1.47 |       |
| Forward Current Limit                                            | I <sub>LIM</sub>             | $R_{ISET} = 15.4k\Omega$ , $V_{BUS} - V_{S\_DMOS} = 0.5V$ 2.1 2.37 2.4                                                                                   |                                                                                   | 2.47                     | Α    |       |
|                                                                  |                              | $R_{ISET}$ = 10.0k $\Omega$ , $V_{BUS}$ - $V_{S\_DMOS}$ = 0.5V (Note 3)                                                                                  | 3.12                                                                              | 3.63                     | 4.28 |       |
| Voltage at ISET                                                  | V <sub>ISET</sub>            |                                                                                                                                                          | 1.18                                                                              | 1.24                     | 1.3  | V     |
| ISET Short-Detection<br>Threshold                                | I <sub>ISET,SC</sub>         | Switch turned off when current at ISET exceeds value                                                                                                     | 180                                                                               | 300                      | 480  | μА    |

## **Electrical Characteristics (continued)**

 $(V_{BUS} = 5.0V, V_{IN} = 3.3V, T_J = T_A = -40^{\circ}C$  to +105°C,  $R_L = \infty$ , Typical values are at  $V_{\overline{EN}} = 0V$  or  $V_{EN} = 3.3V$  and  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                                                    | SYMBOL                              | CONDITIONS                                                                                             | MIN | TYP   | MAX | UNITS |
|--------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-------|-----|-------|
| Continuous Current-Limit<br>Fault-Blanking Timeout<br>Period | t <sub>B,ILIM</sub>                 | From continuous current-limit condition to FAULT asserted                                              |     | 20    |     | ms    |
| HVBUS Turn-On Delay                                          | t <sub>ON</sub>                     | From 0 to 10% of V <sub>OUT</sub>                                                                      |     | 0.6   |     | ms    |
| HVBUS Output Rise<br>Time                                    | t <sub>RISE</sub>                   | From 10% to 90% of V <sub>OUT</sub>                                                                    |     | 0.4   |     | ms    |
| HVBUS Turn-Off Delay                                         | toff                                | From 100% to 90% of V <sub>OUT</sub>                                                                   |     | 1.3   |     | ms    |
| HVBUS Output Fall Time                                       | t <sub>FALL</sub>                   | From 90% to 10% of V <sub>OUT</sub>                                                                    |     | 1.2   |     | ms    |
| HVBUS OUT Autoreset<br>Current                               | I <sub>RETRY</sub>                  | In latched-off state, V <sub>HVBUS</sub> = 0V                                                          |     | 25    |     | mA    |
| HVBUS OUT Autoreset<br>Threshold                             | V <sub>RETRY</sub>                  | In latched-off state, V <sub>HVBUS</sub> rising                                                        |     | 0.5   |     | V     |
| HVBUS OUT Autoreset<br>Blanking Time                         | t <sub>B,RETRY</sub>                | In latched-off state, V <sub>HVBUS</sub> > 0.5V                                                        |     | 20    |     | ms    |
| Off-Leakage Current                                          | I <sub>LKG_HVBUS</sub>              | V <sub>HVBUS</sub> = 18V, V <sub>BUS</sub> = 4.75V, T <sub>A</sub> = +25°C                             |     | 30    | 65  | μA    |
| S_DMOS Off-Leakage<br>Current                                |                                     | V <sub>BUS</sub> = 5.5V, VS_DMOS = 0V, TA = +25°C 1                                                    |     |       | μA  |       |
| THERMAL PROTECTION                                           | 1                                   |                                                                                                        |     |       |     |       |
| Thermal Shutdown                                             |                                     |                                                                                                        |     | 160   |     | °C    |
| Thermal-Shutdown<br>Hysteresis                               |                                     |                                                                                                        |     | 20    |     | °C    |
| FAULT OUTPUT                                                 |                                     |                                                                                                        |     |       |     |       |
| FAULT Output Low<br>Voltage                                  | V <sub>OL</sub>                     | I <sub>SINK</sub> = 500μA                                                                              |     |       | 0.1 | V     |
| FAULT Output High<br>Leakage                                 |                                     | T <sub>A</sub> = +25°C                                                                                 |     | 1     |     | μА    |
| EN/EN, IN, CHEN INPUTS                                       | 3                                   |                                                                                                        |     |       |     |       |
| Input Logic-High                                             | V <sub>IH</sub>                     |                                                                                                        | 1.6 |       |     | V     |
| Input Logic-Low                                              | V <sub>IL</sub>                     |                                                                                                        |     |       | 0.5 | V     |
| Input Current EN, CHEN                                       | I <sub>EN</sub> , I <sub>CHEN</sub> | V <sub>IN</sub> , internal 2MΩ pulldown to GND                                                         |     | 1.65  |     | μΑ    |
| Input Current EN                                             | I <sub>EN</sub>                     | $\overline{\text{EN}}$ , active-low versions, V <sub>IN</sub> = 0V, internal 2M $\Omega$ pullup to BUS |     | -1.65 |     | μA    |
| USB HOST CHARGING S                                          | PEC, D+/D-/CH                       | EN (CDP)                                                                                               |     |       |     |       |
| HVDP and HVDM<br>Pulldown Resistors                          | R <sub>HVD_DWN</sub>                |                                                                                                        |     | 19    |     | kΩ    |
| Input Logic-High                                             | V <sub>IH</sub>                     |                                                                                                        | 2   |       |     | V     |
| Input Logic-Low                                              | V <sub>IL</sub>                     |                                                                                                        |     |       | 0.8 | V     |
| Data Sink Current                                            | I <sub>DAT_SINK</sub>               | $V_{DAT\_SINK}$ = 0.25V to 0.4V; includes 19k $\Omega$ (typ) pulldown resistor                         | 45  |       | 175 | μA    |

## **Electrical Characteristics (continued)**

(V<sub>BUS</sub> = 5.0V, V<sub>IN</sub> = 3.3V, T<sub>J</sub> = T<sub>A</sub> = -40°C to +105°C, R<sub>L</sub> =  $\infty$ , Typical values are at V<sub>EN</sub> = 0V or V<sub>EN</sub> = 3.3V and T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                 | SYMBOL                | CONDITIONS                             |      | TYP  | MAX  | UNITS                    |
|-------------------------------------------|-----------------------|----------------------------------------|------|------|------|--------------------------|
| Data-Detect Voltage High                  | V <sub>DAT_REFH</sub> |                                        | 0.4  |      |      | V                        |
| Data-Detect Voltage Low                   | V <sub>DAT_REFL</sub> |                                        |      |      | 0.25 | V                        |
| Data-Detect Voltage<br>Hysteresis         | V <sub>DAT_HYST</sub> |                                        |      | 60   |      | mV                       |
| Data-Source Voltage                       | $V_{DAT\_SRC}$        | I <sub>LOAD</sub> = 200μA              | 0.5  |      | 0.7  | V                        |
| iPHONE/iPAD/DCM CHAF                      | RGER DETECT           | ON (DCP)                               |      |      |      |                          |
| HVD+/HVD- Short<br>Pulldown               | R <sub>PD</sub>       |                                        | 300  | 500  |      | kΩ                       |
| RP1/RP2 Ratio                             | RT <sub>RP</sub>      |                                        |      | 1.5  |      | Ω/Ω                      |
| RP1    RP2 Resistance                     | R <sub>RP</sub>       |                                        | 19.5 | 30   | 40.5 | kΩ                       |
| RM1/RM2 Ratio                             | RT <sub>RM</sub>      |                                        |      | 0.86 |      | Ω/Ω                      |
| RM1    RM2 Resistance                     | $R_{RM}$              |                                        | 15.1 | 23.2 | 31.3 | kΩ                       |
| DM1 Comparator                            | V <sub>DM1F</sub>     | iPhone mode, DM falling 45 46          |      | 46   | 47   | %                        |
| Threshold                                 |                       | iPad mode, DM falling                  | 29   | 30   | 31   | 31 (V <sub>BUS</sub> )   |
| DM2 Comparator<br>Threshold               | $V_{\text{DM2F}}$     | DM falling                             | 6    | 7    | 8    | %<br>(V <sub>BUS</sub> ) |
| DP Comparator                             | \/                    | iPhone mode, DP rising                 | 45   | 46   | 47   | %                        |
| Threshold                                 | $V_{DM1F}$            | iPad mode, DP rising                   | 55.9 | 57.2 | 58.5 | (V <sub>BUS</sub> )      |
| DM1, DM2, and DP<br>Comparator Hysteresis |                       |                                        |      | 1    |      | %                        |
| ESD PROTECTION FOR                        | ALL INPUTS AN         | ID OUTPUTS EXCEPT HVD+, HVD-, AND HVBU | S    |      |      |                          |
| ESD Protection Level                      | V <sub>ESD</sub>      | Human Body Model                       |      | ±2   |      | kV                       |
| ESD PROTECTION FOR I                      | HVD+, HVD-, H         | VBUS                                   |      |      |      |                          |
|                                           |                       | ISO 10605 Air Gap (330pF, 2kΩ)         | ±25  |      |      |                          |
|                                           | V <sub>ESD</sub>      | ISO 10605 Contact (330pF, 2kΩ)         | ±8   |      |      |                          |
| ESD Protection Level                      |                       | IEC 61000-4-2 Air Gap (150pF, 330Ω)    | ±25  |      | kV   |                          |
| 202 1 100000011 20101                     | * E2D                 | IEC 61000-4-2 Contact (150pF, 330Ω)    | ±8   |      |      |                          |
|                                           |                       | IEC 61000-4-2 Air Gap (330pF, 330Ω)    |      | ±15  |      |                          |
|                                           |                       | IEC 61000-4-2 Contact (330pF, 330Ω)    |      | ±8   |      |                          |

**Note 1:** Specifications with minimum and maximum limits are 100% production tested at  $T_A = +25$ °C and are guaranteed over the operating temperature range by design and characterization. Actual typical values may vary and are not guaranteed.

Note 2: Design guaranteed by ATE characterization. Limits are not production tested.

Note 3: Design guaranteed by bench characterization. Limits are not production tested.

## **Timing Diagrams/Test Circuits**



Figure 1. BUS Undervoltage Event



Figure 2. Overvoltage Protection Event



Figure 3. Short-to-Ground Protection Event



Figure 4. Overcurrent Protection Event



Figure 5. In-Channel -3dB Bandwidth and Crosstalk



Figure 6. On-Capacitance



Figure 7. Propagation Delay and Output Skew

## 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

## **Typical Operating Characteristics**

(T<sub>A</sub> = +25°C, unless otherwise noted.)













## **Typical Operating Characteristics (continued)**

(T<sub>A</sub> = +25°C, unless otherwise noted.)













# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

## **Typical Operating Characteristics (continued)**

(T<sub>A</sub> = +25°C, unless otherwise noted.)













# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

## **Typical Operating Characteristics (continued)**

(T<sub>A</sub> = +25°C, unless otherwise noted.)













## **Typical Operating Characteristics (continued)**

(T<sub>A</sub> = +25°C, unless otherwise noted.)









# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

## **Pin Configurations**



## **Pin Description**

|        | Cription |                                                                                                                                                                                                   |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN    | NAME     | FUNCTION                                                                                                                                                                                          |
| 1      | HVD-     | High-Voltage-Protected USB Differential Data D- Output. Connect HVD- directly to USB connector D                                                                                                  |
| 2      | HVD+     | High-Voltage-Protected USB Differential Data D+ Output. Connect HVD+ directly to USB connector D+.                                                                                                |
| 3      | HVBUS    | High-Voltage Bus and DMOS Drain Connect. Connect to the drain of an external n-channel DMOS and to the USB connector BUS.                                                                         |
| 4      | GND      | Ground                                                                                                                                                                                            |
| 5, 6   | S_DMOS   | DMOS Source Input. Connect to the source of an external n-channel DMOS. Connect both S_DMOS pins together and bypass S_DMOS to GND with a 100nF ceramic capacitor placed close to the S_DMOS pin. |
| 7      | G_DMOS   | DMOS Gate-Drive Output. Connect to the gate of an external n-channel DMOS.                                                                                                                        |
| 8      | CHEN     | Charger-Detect Configuration Bit 1. Connect CHEN to a microprocessor I/O (see Table 2 and Table 3).                                                                                               |
| 9      | FAULT    | Active-Low Open-Drain Fault Indicator Output                                                                                                                                                      |
| 10     | EN       | MAX16972A - Active-High Charge-Detect Configuration Bit 0. Connect EN to a microprocessor I/O. Drive EN high to enable the device (see <u>Table 2</u> and <u>Table 3</u> ).                       |
| 10     | ĒN       | MAX16972 - Active-Low Charge-Detect Configuration Bit 0. Connect EN to a microprocessor I/O. Drive EN low to enable the device (see <u>Table 2</u> and <u>Table 3</u> ).                          |
| 11, 12 | BUS      | USB Power Supply. Connect BUS to +5V USB supply. Connect both BUS inputs together for proper operation. Bypass BUS to GND with a 100µF ceramic capacitor.                                         |
| 13     | ISET     | Forward-Current Limit Set. Set the forward-current limit of the power switch using a resistor to GND (see the <i>Forward-Current Limit</i> section).                                              |
| 14     | IN       | Logic Power-Supply Input. The supply voltage range is from $+3.0V$ to $+3.6V$ . Bypass IN to GND with a $1\mu F$ ceramic capacitor.                                                               |
| 15     | D+       | USB Differential Data D+ Input. Connect D+ to low voltage USB transceiver D+.                                                                                                                     |
| 16     | D-       | USB Differential Data D- Input. Connect D- to low voltage USB transceiver D                                                                                                                       |

# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

### **Detailed Description**

The MAX16972/MAX16972A provide high-ESD and short-circuit protection for the low-voltage internal USB data and USB power line in automotive radio, navigation, connectivity, and USB hub applications. Each device supports both Hi-Speed USB (480Mbps) and full-speed USB (12Mbps) operation. In addition, they also include integrated circuitry to enable fast-charging for consumer devices adhering to either the Apple method or the Hi-Speed USB host-charger port-detection protocol.

The short-circuit protection features include short-to-battery on the protected HVBUS, HVD+, and HVD- outputs, as well as short-to-HVBUS on the protected HVD+ and HVD- outputs. Each device is capable of a short-to-battery condition of up to +18V. Short-to-GND and overcurrent protection are also provided on the HVBUS output to protect the internal BUS power rail from overcurrent faults.

Each device features high-ESD protection to ±15kV Air-Gap method and ±8kV Contact method on all protected HVBUS, HVD+, and HVD- outputs.

Each device features two low  $4.0\Omega$  on-resistance Hi-Speed USB switches, a current-limited low-voltage  $31m\Omega$  BUS switch, and provides an integrated high-voltage external power-switch controller. The devices also feature an enable input, a fault output, integrated Apple iPhone/iPad fast-charging termination resistors, and an integrated host-charger port-detection circuit adhering to the USB 2.0 battery-charging specification.

#### **BUS Protection**

Power to the USB connector is provided through an externally controlled high-voltage FET and an internal,

current-limited protected FET. The design can withstand short-to-battery conditions of up to 18V, short-to-ground, and can withstand the ±15kV (Air-Gap method)/±8kV (Contact method) ESD requirement. The internal FET has an adjustable current limit from 500mA up to 3A.

The HVBUS short-to-battery protection is done with an external power FET. The gate of this FET is driven by an internal charge pump which generates a minimum 7V gate-source voltage.

All overvoltage protection switches are guaranteed to be off when power is not applied to the device.

#### **Fault Conditions**

<u>Table 1</u> summarizes the conditions that generate a fault and subsequent actions taken by the device.

## **Fault Output (FAULT)**

Each device features an active-low, open-drain fault output.  $\overline{\text{FAULT}}$  goes low when there is a fault condition. Fault detection includes short-to-battery, short-to-GND, or over-current on HVBUS, overvoltage on HVD+ or HVD-, over-heating in the device, and a low  $R_{\text{ISET}}$  value. Connect a  $100\text{k}\Omega$  pullup resistor from  $\overline{\text{FAULT}}$  to IN.

### Enable Input (EN/EN)

Each device features either active-high or active-low enable logic (see the <u>Ordering Information</u> table ). While  $V_{CHEN} = 0V$ , drive  $EN/(\overline{EN})$  high/(low) for normal operation and to enable the protection switches. This allows BUS power, D+, and D- USB signals to pass through the device. Drive  $EN/(\overline{EN})$  low/(high) to disable the device and to turn off the power and USB data switches (see <u>Table 2</u> and Table 3).

# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

**Table 1. Fault Conditions** 

| EVENT                                                               | CONDITION                                                                                                       | ACTION TAKEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overvoltage on<br>the High-Voltage<br>Pins                          | V <sub>HVBUS</sub> ><br>(V <sub>BUS</sub> + 0.1V)<br>or 5.5V, V <sub>HVD+</sub><br>or V <sub>HVD-</sub> > 3.85V | <ul> <li>An overvoltage at one of the HVD pins immediately switches off all power and data switches. The blanking timer turns on and FAULT remains high.</li> <li>If overvoltage persists for 20ms, FAULT goes low.</li> <li>When the overvoltage is removed, the fault is cleared immediately, and FAULT goes high.</li> <li>After the fault, the soft-start begins.</li> </ul>                                                                                                                                                        |
| Overvoltage on IN                                                   | V <sub>IN</sub> > V <sub>OVLO</sub>                                                                             | The device immediately shuts off the external power switch and the USB data switches. The fault indicator asserts when the overvoltage condition persists for more than 20ms.                                                                                                                                                                                                                                                                                                                                                           |
| Overcurrent<br>or Short-to-<br>Ground on the<br>High-Voltage<br>Bus | I <sub>LOAD</sub> > I <sub>LIM</sub>                                                                            | <ul> <li>If an overload occurs, output current regulates at ILIM and the blanking timer turns on. FAULT remains high during the blanking timeout period.</li> <li>Continuous current at ILIM persists until either the 20ms blanking period expires, or a thermal fault occurs.</li> <li>If overcurrent persists after 20ms, FAULT goes low, autoreset mode is enabled, and the output sources 25mA.</li> <li>If the output voltage rises above 0.5V for 20ms, the channel resets, the output turns on, and FAULT goes high.</li> </ul> |
| Undervoltage<br>on BUS                                              | V <sub>UVLO</sub> < V <sub>BUS</sub><br>< V <sub>UV_BUS</sub>                                                   | <ul> <li>A fast V<sub>BUS</sub> UV immediately switches off the internal power switch. The blanking timer turns on and FAULT remains high.</li> <li>If fast V<sub>BUS</sub> UV persists for 20ms, FAULT goes low.</li> <li>When the fast V<sub>BUS</sub> UV is removed, the fault is cleared immediately and FAULT goes high.</li> <li>After the fault, the soft-start begins.</li> </ul>                                                                                                                                               |
|                                                                     | V <sub>BUS</sub> < V <sub>UVLO</sub>                                                                            | A V <sub>BUS</sub> UVLO immediately switches off all power and data switches and resets the digital logic.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Overheating T <sub>J</sub> > +160°C                                 |                                                                                                                 | The device immediately shuts off the external power switch, internal current-limited switch, and USB data switches. The fault indicator asserts immediately when the junction temperature exceeds +160°C. The device has a thermal hysteresis of 15°C. The fault indicator deasserts when the junction temperature falls below +145°C.                                                                                                                                                                                                  |
| R <sub>ISET</sub> Value<br>Too Low                                  | I <sub>ISET</sub> > 300μA                                                                                       | <ul> <li>An ISET error immediately switches off all power and data switches. FAULT is asserted immediately.</li> <li>When the ISET error is removed, the fault is cleared immediately and FAULT goes high.</li> </ul>                                                                                                                                                                                                                                                                                                                   |

# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

### **CHEN Input**

Use CHEN (along with EN/ $(\overline{\text{EN}})$ ; see Table 2 and Table 3) to enable the device's internal Apple iPhone/iPad fast-charge circuitry or the device's internal USB host-charger port-detection circuitry (Figure 8). The device's internal charge-detect circuitry allows any attached peripheral device to determine whether it is connected to a USB port capable of supplying greater than 500mA (typ). If detected, the peripheral device enables its internal battery charger to enter fast-charge mode, and begins charging above 500mA at its maximum capable current.

Connect CHEN to an I/O port on the host system microprocessor that has access to the USB transceiver. This is needed to place the device into one of its four operating modes: disabled, USB Hi-Speed (HS) mode, USB low-speed (LS)/full-speed (FS) mode with automatic host-charger port detection, and Apple iPhone/iPad fast-charging mode (Table 2 and Table 3).

For proper operation, the module system software must determine in which mode to place the device. When the consumer USB access port is idle (i.e., user selects playing FM, AM, or CD), the USB port could be placed in Apple iPhone fast-charging mode to rapid charge an Apple-compliant device. When the consumer USB port is active (i.e., user selects the USB port), the USB port must be placed in USB LS/FS mode with automatic host-charger port detection to begin normal operation.

#### **Disable Mode**

This is the lowest power mode for the device. In this mode, both the USB BUS power, HVD+ to D+ and HVD- to D-, data paths are disabled. The system software must select the disabled mode for a minimum of 100ms before entering or exiting the Apple iPhone/iPad fast-charging mode. This ensures a true hardware and software reset for the attached peripheral so that it can properly detect either normal operation or fast-charge mode upon power-up.

#### **Modes of Operation**

## USB-IF Dedicated Charging Port (DCP) and Apple 2.1A with Autodetection

The devices feature an iPad/DCP autodetection mode for emulating dedicated iPad 2.1A charging and USB-IF dedicated charging ports (DCPs). See <u>Table 2</u> and <u>Table 3</u> for correct values of EN (EN) and CHEN to activate the iPad/DCP autodetection mode. In this mode, the high-voltage-protected HVD+ and HVD- pins are disconnected from the low-voltage D+ and D- pins and are initially connected

to internal resistor-dividers to provide the proper Apple-compliant iPad bias voltage. Data switches SA are opened and switches SB are closed (Figure 8). Initially, the iPad termination resistors are presented on the HVD± pins; the devices then monitor the voltages at HVD+ and HVD- to determine the type of device attached.

If the voltage at HVD- is  $\pm 1.5$ V (typ) (V<sub>BUS</sub> x 0.3) or higher and the voltage at HVD+ is  $\pm 2.86$ V (typ) (V<sub>BUS</sub> x 0.572) or lower, the state remains unchanged and the iPad termination resistors remain present.

If the voltage at HVD- is forced below the  $\pm 1.5V$  (typ) (V<sub>BUS</sub> x 0.3) threshold or if the voltage at HVD+ is forced higher than the  $\pm 2.86V$  (typ) (V<sub>BUS</sub> x 0.572) threshold, the internal switch disconnects HVD- and HVD+ from the resistor-divider (iPad switch open) and HVD+ and HVD- are shorted together for dedicated charging mode (S2 closed).

Once the charging voltage is removed, the short between HVD+ and HVD- is disconnected and the operation is restarted with the internal resistor-divider bias voltages appearing on HVD+ and HVD-.

## USB-IF Dedicated Charging Port (DCP) and Apple 1A with Autodetection

Each device features an iPhone/DCP autodetection mode for emulating dedicated iPhone 1.0A charging and USB- IF dedicated charging ports (DCPs). See <u>Table 2</u> and <u>Table 3</u> for correct values of EN (EN) and CHEN to activate iPhone/DCP autodetection mode. In this mode, the high-voltage-protected HVD+ and HVD- pins are disconnected from the low-voltage D+ and D- pins and are initially connected to internal resistor-dividers to provide the proper Apple-compliant iPhone bias voltage. Data switches SA are opened and switches SB are closed (Figure 8).

Initially, the iPhone termination resistors are presented on the HVD± pins. The devices then monitor the voltages at HVD+ and HVD- to determine the type of peripheral device attached.

If the voltage at HVD- is +2.3V (typ) ( $V_{BUS} \times 0.46$ ) or higher and the voltage at HVD+ is +2.3V (typ) ( $V_{BUS} \times 0.46$ ) or lower, the state remains unchanged and the iPhone termination resistors remain present.

If the voltage at HVD- is forced below the +2.3V (typ) threshold or if the voltage at HVD+ is forced higher than the +2.3V threshold, the internal switch disconnects HVD- and HVD+ from the resistor-divider (iPhone switch open) and HVD+ and HVD- are shorted together for dedicated charging mode (S2 closed).

# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

Once the charging voltage is removed, the short between HVD+ and HVD- is disconnected and the operation is restarted with the internal resistor-divider bias voltages appearing on HVD+ and HVD-.

## USB Low-Speed/Full-Speed (LS/FS) Mode with Automatic Host-Charger Port Protection

After a USB-compliant portable device detects  $V_{\text{BUS}}$ , it is allowed to check if the host device is a host charger by applying a voltage to HVD+ and checking the voltage on HVD-. At this time, it is assumed that HVD+ and HVD- are logic-low, which means that the voltage is less than 0.8V and CHEN is logic-high. The host charger port-detection circuit is then enabled (Figure 8).

When the portable device has connected in low-speed or full-speed mode, either D+ or D- is logic-high upon enumeration, which disables the automatic charger-detection circuit. The charger-detection circuitry is not enabled again until a USB disconnect is detected which ensures that USB communication is not interrupted by charger-detection circuitry.

#### **USB Hi-Speed (HS) Mode**

USB Hi-Speed (HS) mode provides true pass-through operation for USB Hi-Speed (480Mbps) data signals and disables the USB host-charger port-detection circuitry. See  $\underline{\mathsf{Table}\ 2}$  and  $\underline{\mathsf{Table}\ 3}$  for correct values of EN ( $\overline{\mathsf{EN}}$ ) and  $\overline{\mathsf{CHEN}}$ .

Table 2. MAX16972GEEA/V+, MAX16972GTEA/V+, MAX16972AGEEA/V+, MAX16972AGTEA/V+ Operation

| CHEN | EN (EN) | IN   | SA               | SB               | MODE                                      | USB +5V | DATA/CHARGE                                                     |
|------|---------|------|------------------|------------------|-------------------------------------------|---------|-----------------------------------------------------------------|
| 0    | 1 (0)   | 3.3V | 1                | 0                | HS Mode                                   | On      | Data Only                                                       |
| 0    | 0 (1)   | 3.3V | 0                | 0                | Disabled                                  | Off     | Off                                                             |
| 1    | 1 (0)   | 3.3V | On if CDP<br>= 0 | On if CDP<br>= 1 | LS FS Mode with<br>CDP Auto to HS<br>Mode | On      | Data + Auto Host<br>Charging                                    |
| 1    | 0 (1)   | 3.3V | 0                | 1                | DCP/Apple 1A<br>Autodetection             | On      | Data Off/Auto USB Host<br>Charging and Apple 1A/<br>DCP Mode On |
| Х    | Х       | 0V   | 0                | 0                | Disabled                                  | Off     | Off                                                             |

<sup>()</sup> For MAX16972; X = Don't care.

Note: Operation described in this table is similar to MAX16969 to enable drop-in compatibility.

Table 3. MAX16972GEEB/V+, MAX16972AGEEB/V+, MAX16972AGTEB/V+ Operation

| CHEN | EN (EN) | IN   | SA               | SB               | MODE                                      | USB +5V | DATA/CHARGE                                                      |
|------|---------|------|------------------|------------------|-------------------------------------------|---------|------------------------------------------------------------------|
| 0    | 1 (0)   | 3.3V | On if CDP<br>= 0 | On if CDP<br>= 1 | LS FS Mode with<br>CDP Auto to HS<br>Mode | On      | Data + Auto Host<br>Charging                                     |
| 0    | 0 (1)   | 3.3V | 1                | 0                | OTG Mode                                  | Off     | Data Only                                                        |
| 1    | 1 (0)   | 3.3V | 0                | 1                | DCP/Apple 2.1A<br>Autodetection           | On      | Data Off/Auto USB Host<br>Charging and Apple<br>2.1A/DCP Mode On |
| 1    | 0 (1)   | 3.3V | 0                | 1                | DCP/Apple 1A<br>Autodetection             | On      | Data Off/Auto USB Host<br>Charging and Apple 1A/<br>DCP Mode On  |
| Х    | X       | 0V   | 0                | 0                | Disabled                                  | Off     | Off                                                              |

<sup>()</sup> For MAX16972; X = Don't care.



Figure 8. Host-Charger Port-Detection Circuit

## 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

## **Applications Information**

#### **Forward-Current Limit**

Each device allows the current limit of the power switch to be set by a resistor. As shown in the forward-current limit specification of the <u>Electrical Characteristics</u> table, the typical current limit can vary by  $\pm 20\%$  to  $\pm 25\%$ . Assume variation of  $\pm 25\%$  for forward-current limit between 500mA and 1A. For current limit above 1A, assume  $\pm 20\%$  variation. The maximum expected current in the application determines the worst-case minimum current limit value to be set. It is recommended to have an additional 5% mar- gin to prevent triggering the current limit at the maximum expected current limit in the application. To find the correct value for RISET, modify the desired current limit value for the application ( $I_{LIM, MIN}$ ) with a factor 1.33 (>1A) to 1.43 (<1A), which corresponds to the previously mentioned variations including the 5% margin.

#### **Equation 1:**

I<sub>LIM. TYP</sub> = factor x I<sub>LIM. MIN</sub>

The resistor value is then calculated as: follows:

#### **Equation 2:**

RISET = 35,650/ILIM. TYP

Examples for R<sub>ISET</sub> are given in the <u>Electrical</u> <u>Characteristics</u> table and correspond to 0.5A, 1.2A, 2.1A, and 3.1A maximum current in the application.

The devices accommodate a forward current-limit range of 500mA to 3A. The short-circuit peak current limit is set 20% higher than the forward-current limit.

## Selecting the External n-Channel DMOS Device

The external power DMOS device must be a 20V  $V_{GS}$  type. The charge pump generates approximately 7V  $V_{GS}$ , which guarantees low  $R_{ON}$  for nonlogic-level devices.

#### **Power-Supply Bypass Capacitor**

Bypass HVBUS to GND with a  $0.1\mu F$  ceramic capacitor as close as possible to the USB connector to provide  $\pm 15 kV$  (HBM) ESD protection. Parasitic inductance and capacitance due to long wire lengths between the load and HVBUS form an LC tank circuit, which can cause overshoots that violate absolute maximum ratings.

Ferrite beads to reduce EMI should be placed between the 0.1µF ceramic connector capacitor and the HVBUS node.

Connect a  $1\Omega$  resistor in series with a  $10\mu F$  capacitor on the HVBUS node to GND to avoid overshoots on HVBUS. Bypass BUS to GND with a minimum  $100\mu F$ , low-ESR

ceramic capacitor to avoid large droops on BUS when hot plugging discharged capacitors on HVBUS. A capacitance of  $100\mu F$  or more can already be present on the BUS net (i.e., from an upstream converter output). If this is the case, the MAX16972/MAX16972A do not require this  $100\mu F$  bypass capacitor as long as the impedance between the existing capacitance and the BUS input pins is low enough to avoid a droop of 330mV at the USB receptacle during output current surges. For a HUB application, there is a minimum of  $120\mu F$  per port in order to meet the USB specification.

Bypass IN to GND with  $1\mu F$  ceramic capacitor. Place a  $1k\Omega$  resistor between the logic supply and IN node to ensure optimal ESD performance.

#### Wire Length

The wire length between USB peripheral and HVBUS, HVD+, and HVD- should each be in the range of 0.5m to 5m for proper operation. This length range corresponds to approximately 650nH to 6.5mH inductance. A minimum wire length is required for limiting the current slew rate for the short-to-battery and short-to-ground events.

### **Layout of USB Data Line Traces**

USB Hi-Speed mode requires careful PCB layout with  $90\Omega$  controlled differential impedance matched traces of equal lengths. Insert tuning peaking inductors and capacitors on both the HVD\_ and D\_ pins to tune out parasitic capacitance. The values are layout dependent. Contact Maxim Applications for assistance.

#### ±15kV ESD Protection

Maxim devices incorporate structures to protect against electrostatic discharges that may be encountered during handling and assembly.Maxim's state-of-the-art structures protect against ESD of ±15kV on HVD+, HVD-, and HVBUS. The ESD structures withstand high ESD in all states: normal operation, shutdown, and power-down. While other solutions can latch up and require cycling power to resume operation after an ESD event, this device continues to work without latchup. The devices are characterized for protection to the following limits:

- 1) ±15kV using the Human Body Model
- 2) ±15kV using the IEC 61000-4-2 Air-Gap method
- ±8kV using the IEC 61000-4-2 Contact Discharge method

## 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for a reliability report that documents test setup, test methodology, and test results.

#### **Human Body Model**

Figure 9 shows the Human Body Model, and Figure 10 shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a  $1.5k\Omega$ resistor.

#### IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. The devices help users design equipment that meets Level 4 of IEC 61000-4-2. The Human Body Model testing is performed on unpowered devices, while IEC 61000-4-2 is performed while the device is powered. The main difference between tests done using the Human Body Model and tests done using IEC 61000- 4-2 is higher peak current in IEC 61000-4-2 tests. Because series resistance is lower in the IEC 61000-4-2 ESD test model (Figure 11), the ESD withstand voltage measured to this standard is generally lower than that measured using the Human Body Model. Figure 12 shows the current waveform for the ±8kV, IEC 61000-4-2 Level 4, ESD Contact Discharge test. The Air-Gap Discharge test involves approaching the device with a charged probe. The Contact Discharge method requires connecting the probe to the device before the probe is energized.



Figure 9. Human Body Test Model



Figure 11. IEC 61000-4-2 ESD Test Model



Figure 10. Human Body Current Waveform



Figure 12. IEC 61000-4-2 ESD Generator Current Waveform

## **Typical Operating Circuit**



# 3A Automotive Hi-Speed USB Protectors with Apple iPhone/iPad and USB 2.0 Charge Detection

## **Ordering Information**

| PART             | PIN-PACKAGE | ENABLE POLARITY | USB MODES SUPPORTED |
|------------------|-------------|-----------------|---------------------|
| MAX16972GTEA/V+  | 16 TQFN-EP* | Low             | 1A/DCP              |
| MAX16972GEEA/V+  | 16 QSOP     | Low             | 1A/DCP              |
| MAX16972GEEB/V+  | 16 QSOP     | Low             | 1A/2.1A/DCP, OTG    |
| MAX16972GTEB/V+  | 16 TQFN-EP* | Low             | 1A/2.1A/DCP, OTG    |
| MAX16972AGTEA/V+ | 16 TQFN-EP* | High            | 1A/DCP              |
| MAX16972AGEEA/V+ | 16 QSOP     | High            | 1A/DCP              |
| MAX16972AGTEB/V+ | 16 TQFN-EP* | High            | 1A/2.1A/DCP, OTG    |
| MAX16972AGEEB/V+ | 16 QSOP     | High            | 1A/2.1A/DCP, OTG    |

Notes: All devices operate over the -40°C to +105°C temperature range and support USB CDP/HS modes.

To order tape and reel, add a T at the end of the part (e.g., MAX16972GEEB/V+T).

<sup>/</sup>V Denotes an automotive-qualified part.

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

<sup>\*</sup>EP = Exposed pad.