### **General Description**

The MAX17557 is a synchronous step-down controller that drives nMOSFETs. The device uses a constantfrequency, peak-current-mode architecture.

The IC supports current sensing using either an external current-sense resistor for accuracy or an inductor DCR for improved system efficiency. Current foldback limits MOSFET power dissipation under short-circuit conditions.

The IC can start up monotonically into a prebiased output. The device can be operated in forced pulse-width modulation (PWM), or discontinuous-conduction mode (DCM) to enable high efficiency under full-load and light-load conditions. The device features a programmable soft-stop enable (SSTPEN) or disable function.

The IC operates over the -40°C to +125°C temperature range and is available in a lead (Pb)-free, 20-pin TQFN, 4mm x 4mm package with an exposed pad.

### **Applications**

- Industrial Power Supplies
- **Distributed DC Power Systems**
- Motion Control
- Programmable Logic Controllers
- Computerized Numerical Control

### **Benefits and Features**

- Wide Range of Operation
	- Wide 4.5V to 60V Input Voltage Range
	- Wide 0.8V to 24V Output Voltage Range
	- RSENSE or Inductor DCR Current-Sensing
	- 100kHz to 2.2MHz Adjustable Frequency with External Clock Synchronization
	- Available in a Lead (Pb)-Free 20-Pin, 4mm x 4mm TQFN-EP Package
- Enhances Power Efficiency
	- Low-Impedance Gate Drives for High Efficiency
	- DCM Operation at Light Loads
	- Auxiliary Bootstrap LDO
- Operates Reliably in Adverse Industrial Environments
	- Programmable Soft-Stop Enable or Disable Function
	- Adjustable Soft-Start
	- Current Foldback Limits MOSFET Heat Dissipation During a Short-Circuit Condition
	- Overtemperature Protection
	- High Industrial Ambient Operating Temperature Range (-40°C to +125°C) and Junction Temperature Range (-40°C to +150°C)

*[Ordering Information](#page-23-0) appears at end of data sheet.*



### **Absolute Maximum Ratings**





*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

**Note 1:** Junction temperature greater than +125°C degrades operating lifetimes.

## **Package Information**



For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)**.

## <span id="page-2-0"></span>**Electrical Characteristics**

(V<sub>IN</sub> = 24V, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical Values are at T<sub>A</sub> = 25°C.) (Note 2)



## **Electrical Characteristics (continued)**

(V<sub>IN</sub> = 24V, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical Values are at T<sub>A</sub> = 25°C.) (Note 2)



## **Electrical Characteristics (continued)**

(V<sub>IN</sub> = 24V, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical Values are at T<sub>A</sub> = 25°C.) (Note 2)



**Note 2:** All Electrical Specifications are 100% production tested at T<sub>A</sub> = +25°C. Specifications over the operating temperature range are guaranteed by design and characterization.

## **Typical Operating Characteristics**

 $(V_{EN} = V_{IN} = 24V$ ,  $V_{SSTPEN} = GND$ ,  $V_{SGND} = V_{PGND} = 0V$ ,  $C_{VCC} = 10\mu$ F,  $C_{BST} = 0.47\mu$ F,  $C_{SS} = 15000$ pF,  $T_A = -40^{\circ}$ C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C. All voltages are referenced to SGND, unless otherwise noted.)









**SWITCHING FREQUENCY vs. RT RESISTANCE (5V OUTPUT)**



**EFFICIENCY vs. INPUT VOLTAGE (5V OUTPUT, PWM MODE, FIGURE 8 CIRCUIT)**





PGOOD IS PULLED UP TO V<sub>CCINT</sub> WITH A 100kΩ RESISTOR

## **Typical Operating Characteristics (continued)**

 $(V_{EN} = V_{IN} = 24V$ ,  $V_{SSTPEN} = GND$ ,  $V_{SGND} = V_{PGND} = 0V$ ,  $C_{VCC} = 10 \mu F$ ,  $C_{BST} = 0.47 \mu F$ ,  $C_{SS} = 15000 \mu F$ ,  $T_A = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C. All voltages are referenced to SGND, unless otherwise noted.)



PGOOD IS PULLED UP TO V<sub>CCINT</sub> WITH A 100kΩ RESISTOR











CONDITIONS: LOAD CURRENT STEPPED FROM 0A TO 5A



**LOAD TRANSIENT RESPONSE (5V OUTPUT, PWM MODE, FIGURE 8 CIRCUIT)**



CONDITIONS: LOAD CURRENT STEPPED FROM 5A TO 10A

toc14

## **Typical Operating Characteristics (continued)**

(V<sub>EN</sub> = V<sub>IN</sub> = 24V, V<sub>SSTPEN</sub> = GND, V<sub>SGND</sub> = V<sub>PGND</sub> = 0V, C<sub>VCC</sub> = 10µF, C<sub>BST</sub> = 0.47µF, C<sub>SS</sub> = 15000pF, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C. All voltages are referenced to SGND, unless otherwise noted.)













## **Pin Configurations**



## **Pin Description**



## **Pin Description (continued)**



## **Functional (or Block) Diagram**



## **Detailed Description**

The MAX17557 is a synchronous step-down controller that operates from a 4.5V to 60V wide input-supply range with programmable output voltage ranging from 0.8V up to 24V. The IC uses constant frequency, peak currentmode control for the control loop.

The frequency of the device can be adjusted from 100kHz to 2.2MHz using a resistor at the RT pin. The device provides an adjustable soft-start and can start up monotonically with a prebiased output voltage. The device can be operated in forced pulse-width modulation (PWM) mode or discontinuous-conduction mode (DCM) to enable high efficiency under full-load and light-load conditions. Other features include open-drain PGOOD output and enable (EN) input.

## **Internal LDO (V<sub>CCINT</sub>)**

The IC has two internal 100mA low-dropout (LDO) linear regulators that power  $V_{\text{CCINT}}$ . One regulator is powered from IN, while the other is powered from  $V_{CCEXT}$ . At any time, one of the two regulators is in operation depending on the voltage levels at  $V_{CCEXT}$ . If  $V_{CCEXT}$  voltage is greater than 4.7V (typ) then  $V_{\text{CCINT}}$  is powered from the  $V_{CCEXT}$  regulator. If  $V_{CCEXT}$  is lower than 4.55V (typ), then  $V_{\text{CCINT}}$  is powered from the IN regulator. Powering V<sub>CCINT</sub> from V<sub>CCEXT</sub> increases efficiency at higher input voltages.  $V_{CCEXT}$  can be connected to the switching regulator output if that output voltage is greater than 4.7V (typ). The maximum voltage limit on  $V_{CCEXT}$  is 24V. V<sub>CCINT</sub> output voltage powers the gate drivers and internal control circuitry. V<sub>CCINT</sub> should be decoupled to PGND with at least a 4.7µF low-ESR ceramic capacitor. The IC employs an undervoltage-lockout (UVLO) circuit that forces the converter off when  $V_{\text{CCINT}}$  falls below 3.85V (typ). The converter is enabled again when  $V_{\text{CCINT}}$ > 4.35V (typ). Add a local bypassing capacitor of 1μF on the V<sub>CCEXT</sub> pin to PGND. Also, add a 2.2Ω resistor from the buck converter output node to the  $V_{CCFXT}$  pin to limit V<sub>CCINT</sub> bypass capacitor discharge current and to protect the  $V_{CCEXT}$  pin from reaching absolute maximum rating (-0.3V) during an output short-circuit condition. Connect the V<sub>CCEXT</sub> pin to PGND when the pin is not being used.

### **Low-Side Gate Driver (DL)**

Low-side external MOSFET gate driver is powered from  $V_{\text{CCINT}}$ . Under normal operating conditions, the lowside gate-driver output (DL) is always the complement of the high-side gate-driver output (DH). A dedicated circuitry monitors the DH and DL outputs and prevents either gatedrive signal from turning on until the other gate-drive signal is fully off. Thus, the circuit allows DH to turn on only when DL has been turned off. Similarly, it prevents DL from turning on until DH has been turned off. There must be a lowimpedance path from the DL and DH pins to the external MOSFET gates to ensure that the gate driver's circuitry works properly. To minimize impedance, very short, wide traces should be used in the PCB layout. The internal pulldown transistor that drives the DL low is robust with a 0.4Ω (typ) on-resistance. This low on-resistance helps prevent DL from being pulled up during the fast rising of the LX node, due to capacitive coupling from the drain to the gate of the low-side synchronous rectifier MOSFET.

### **High-Side Gate Driver (DH)**

High-side gate driver is powered from the bootstrap capacitors connected between BST and LX. The bootstrap capacitor normally gets charged to  $V_{\text{CCINT}}$  during each switching cycle through an external Schottky diode, when the low-side MOSFET turns on. The highside MOSFET is turned on by closing an internal switch between BST and DH. This provides the necessary gateto-source voltage to turn on the high-side MOSFET. See the Bootstrap Capacitor Selection section to choose the right size of the bootstrap capacitor.

### **Shutdown and Startup (EN and SS)**

The controller of the IC can be shut down and enabled using the EN pin. Pulling of this pin below 1.25V (typ) shuts down the controller. Pulling EN below 0.7V disables controller and most internal circuits, including the  $V_{\text{CCINT}}$  LDOs. In this state, the device draws only 10µA (typ) of quiescent current. The EN pin can be open or externally pulled up to a voltage between 1.25V (typ) and 5.5V to turn on the controller. [Figure 1](#page-12-1) shows the possible EN pin configurations.

Voltage on the SS pin controls the startup of controller's output voltage. When the voltage on the SS pin is less than the 0.8V internal reference, the device regulates the FB voltage to the SS pin voltage instead of the 0.8V internal fixed reference. This allows the SS pin to be used to program the output-voltage soft-start time by connecting an external capacitor from the SS pin to GND. An internal 5µA pullup current charges this capacitor, creating a voltage ramp on the SS pin. As the SS voltage rises linearly from 0 to 0.8V, the output voltage rises smoothly from zero to its final value.

<span id="page-12-1"></span>

*Figure 1. Possible EN Pin Configurations*

### <span id="page-12-0"></span>**Mode Selection and External Synchronization (MODE/SYNC)**

The MAX17557 can be configured to operate either in DCM mode for high light-load efficiency or fixed-frequency PWM mode. The logic state of the MODE pin is latched when  $V_{CC}$  and EN voltages exceed the respective UVLO rising thresholds and all internal voltages are ready to allow LX switching. If the MODE pin is grounded at power-up, the device operates in constant-frequency PWM mode at all loads. Finally, if the MODE pin is connected to VCC at power-up, the device operates in constantfrequency DCM mode at light loads. State changes on the MODE pin are ignored during normal operation.

### <span id="page-12-2"></span>**DCM MODE**

In DCM mode, the device turns off the low-side MOSFET of the regulator close to the zero-crossing of the inductor current in each switching cycle. This operation minimizes negative current in the inductor, reducing loss due to current flowing from the output to the input. Therefore, the inductor current in each cycle is a triangular waveform whose peak is proportional to the load current demand. Under heavy loads, the controller operates at a constant frequency while adjusting the peak current in the inductor for load and inputvoltage variations. However, under light-load and/or high input-voltage conditions, there exists a minimum on-time constraint for the controller. The minimum on-time is the smallest controllable pulse width that the controller can generate. This imposes a lower limit on the peak inductor current that can be programmed in the inductor and causes a fixed amount of energy to be delivered to the output, regardless of the energy requirement of the load. If the load is such that the amount of energy delivered during minimum on-time is more than the load energy, the output voltage rises above its nominal set value. This results in skipping switching cycles to regulate the average output voltage to the set point. This operation results in an effective switching frequency that is lower than the programmed switching frequency, which improves the regulator efficiency. As the load current increases to a point where the valley of the inductor current rises above zero, the regulator operation moves into PWM mode.

### **PWM MODE**

The device operates in PWM mode whenever MODE is connected to GND. The inductor current can go negative in this mode. In PWM mode, under normal operating conditions, the high-side MOSFET turns on at an edge of the internal clock. An internal error amplifier compares the feedback voltage at the FB pin to a fixed internal reference voltage and generates an error current. This error current flows through the compensation network at the COMP pin and generates control voltage for the inner current loop. The on time of the high-side MOSFET in a switching cycle is determined by comparing the control voltage at the COMP pin with the sum of the current-sense voltage at CSP, CSN, and the internal slope-compensation voltage. The inductor current ramps up during the high-side MOSFET turn-on time. Once the high-side MOSFET is turned off, the low-side MOSFET is turned on. During low-side MOSFET turn-on time, the inductor current ramps down. The low-side MOSFET remains on until the next clock edge. PWM mode of operation has the advantages of low output voltage ripple and constantfrequency operation, which is beneficial in applications that are sensitive to operating frequency. Under the minimum on-time conditions described in the *[DCM MODE](#page-12-2)* section, the device also skips high-side turn-on events in PWM mode to regulate the output voltage. This results in low-frequency operation with regard to inductor current and output-voltageripple waveforms.

#### **External Frequency Synchronization**

The internal oscillator of the MAX17557 can be synchronized to an external clock signal on the MODE/SYNC pin. The external synchronization clock frequency must be between 1.1  $\times$  f<sub>SW</sub> and 1.4  $\times$  f<sub>SW</sub>, where f<sub>SW</sub> is the frequency programmed by the RT resistor. When an external clock is applied to MODE/SYNC pin, the internal oscillator frequency changes to external clock frequency (from the original frequency based on the RT setting) after detecting 16 external clock edges. The converter operates in PWM mode during synchronization operations. When the external clock is applied on-fly then the mode of operation changes to PWM from the initial state of DCM/PWM. When the external clock is removed on-fly then the internal oscillator frequency changes to the RT set frequency and the converter continues to operate in PWM mode. The minimum external clock pulse-width high should be greater than 50ns. See the *[Mode](#page-12-0) [Selection and External Synchronization \(MODE/SYNC\)](#page-12-0)* section in the *[Electrical Characteristics](#page-2-0)* table for details.

### **Frequency Selection (RT)**

The selection of switching frequency is a tradeoff between efficiency and component size. Low-frequency operation increases efficiency by reducing MOSFET switching losses and gate-drive losses, but requires a larger inductor and/ or capacitor to maintain low output-ripple voltage. The switching frequency of the device can be programmed between 100kHz and 2.2MHz using the RT pin. Leave the RT pin unconnected to configure the default switching frequency (350kHz). The following formula can be used to find the required resistor for a given switching frequency:

$$
R_{RT} = \frac{19 \times 10^3}{f_{SW}} - 1.7
$$

where R<sub>RT</sub> is in kΩ and f<sub>SW</sub> is in kHz. Leaving the RT pin open causes the device to operate at the default switching frequency of 350kHz.

### **Power-Good**

The IC features an open-drain power-good (PGOOD) pin. The PGOOD pin pulls low when the FB-pin voltage is outside ±10% of the 0.8V reference voltage. During soft-start, PGOOD is low. When the FB-pin voltage is within -10% of the reference voltage, PGOOD can be pulled up by an external resistor to a source voltage no greater than 6V.

### **Foldback Current Limit**

Under overload conditions, when the output voltage falls to less than 70% of its nominal level, foldback current limiting is activated. In this mode, the peak inductor current is progressively lowered from 100% to 50% of programmed value, in proportion to the FB voltage. Foldback currentlimit mode is disabled during the soft-start duration.

### **Latchoff Mode**

In latch-off mode, the controller gets shut down once the overcurrent occurs. To restart the part, either enable (EN) or the power supply to the MAX17557 must be cycled to turn on the part again. For more information, refer to the current limit function block diagram shown in [Figure 2](#page-14-0).

#### **Peak Current-Limit**

The IC provides cycle-by-cycle peak current limiting. Under overload or short-circuit conditions, the IC regulates the cycle-by-cycle peak current-sense voltage across the current-sense pins to the peak current-limit threshold of 75mV until output voltage falls to approximately 70% of its nominal value. If the output voltage falls below 70% of its nominal value, foldback current-limit operation commences, where the peak current-limit threshold is lowered proportional to the fall in the output voltage, as measured at the FB pin.

<span id="page-14-0"></span>

*Figure 2. Current Limit Function Block Diagram*

#### **Startup Into Prebiased Output**

The IC supports monotonic startup into a prebiased output voltage. During startup, if the FB pin voltage is higher than the SS pin voltage, the high-side MOSFET is held off and the low-side MOSFET is turned on for a duration of 150ns for every 10 clock cycles to refresh the BST capacitor. This causes a slightly negative average inductor current that can slowly discharge the output. Once the SS pin voltage reaches FB voltage, normal soft-start operation occurs, and the output voltage smoothly ramps up from the prebiased value.

#### **Operating Input Voltage Range**

For a step-down converter, the minimum and maximum operating input voltages for a given output voltage should be calculated as follows:

$$
V_{IN\_MIN} = \frac{V_{OUT} + I_{LOAD(MAX)} \times (R_{DS(ON)} \text{LOW} + DCR)}{1 - f_{SW\_MAX} \times t_{DT} + DH\_MIN\_t_{ON}} + I_{LOAD(MAX)} \times (R_{DS(ON)} \text{LH} - R_{DS(ON)} \text{LOW})
$$
  

$$
V_{IN\_MAX} = \frac{V_{OUT}}{(f_{SW\_MAX} \times DH\_MIN\_t_{ON})}
$$

where,

 $V_{\text{OU}T}$  = Steady-state output voltage,

 $I_{LOAD(MAX)} =$  Maximum load current,

DCR = DC resistance of the inductor,

 $f_{SWMAX}$  = Maximum switching frequency,

 $R_{DS(ON)}$  HI and  $R_{DS(ON)}$  LOW = On-state resistances of the high-side and low-side MOSFETs,

DH\_MIN\_ $t_{ON}$  is the worst-case minimum off-time (160ns), and DL\_MIN\_t<sub>ON</sub> is the worst-case minimum on-time (175ns) from the *[Electrical Characteristics](#page-2-0)* table.

#### **Thermal-Shutdown Protection**

Thermal-shutdown protection limits total power dissipation in the IC. When the junction temperature of the device exceeds +165°C, an on-chip thermal sensor shuts down the device, allowing it to cool. The thermal sensor turns the device on again after the junction temperature cools by 10°C. The device restarts with soft-start when recovering from thermal shutdown.

## **Applications Information**

#### **Setting the Input Undervoltage-Lockout Level**

The EN pin can be used as input undervoltage-lockout detectors with a typical hysteresis of 100mV. As shown in [Figure 1](#page-12-1) the input voltage at which the controller of the IC turns on, can be set with a resistor divider connected to EN from IN to GND. Select  $R2 = 10k\Omega$  and calculate R1 based on the following equation:

$$
R1 = R2 \times \frac{(V_{INUVLO} - 1.25)}{1.25}
$$

where  $V_{\text{INUV}}$  o is the input voltage at which the controller should be enabled.

### **Setting the Output Voltage**

The output voltage of controller is set by connecting a resistor-divider to FB from output to GND ([Figure 3](#page-15-0)). Select R1 using the following equation, based on the offset introduced on the output voltage by the FB leakage. Let  $\alpha$  be the offset introduced on the output voltage:

$$
R1 \leq \frac{\alpha}{I_{FB}}
$$

where  $I_{FB}$  is the FB leakage current ( $\pm$ 100nA max). For example, for  $V_{\text{OUT}}$  = 5V,  $\alpha$  = 0.1% of  $V_{\text{OUT}}$  (= 5mV).

$$
\mathsf{R1} \leq 50\mathsf{k}\Omega
$$

Calculate R2 with the following equation:



<span id="page-15-0"></span>

*Figure 3. Output-Voltage Programming*

### **Soft-Start Capacitor**

Soft-start time is programmed by connecting a capacitor from the SS pin to GND. An internal 5µA current source charges the capacitor at the SS pin providing a linear ramping voltage for output-voltage reference. The softstart time is calculated based on the following equation:

$$
t_{SS} = C_{SS} \times \frac{0.8 \, V}{5 \, \mu A}
$$

### **Soft-Stop Enable (SSTPEN)**

The device's soft-stop enable pin (SSTPEN) enables or disables the soft-stop functionality during the device's power-down using the EN pin. Soft-stop time is equal to soft-start time, which can be programmed by connecting a capacitor from the SS pin to GND. Connect the SSTPEN pin to V<sub>CCINT</sub> to enable the soft-stop function; connect the SSTPEN pin to GND to disable it. For more information, refer to the soft-stop function timing diagram as shown in [Figure 4.](#page-16-0) The soft-stop function is available only in PWM mode.

#### **Inductor Selection**

Three key inductor parameters must be specified to selectoutput inductor:

- 1) Inductance (L).
- 2) Inductor saturation current  $(I<sub>SAT</sub>)$ .
- 3) DC resistance of inductor (DCR).

The required inductance (L) is calculated based on the ratio of inductor peak-to-peak ripple AC current to its DC average current (LIR). A good compromise between size and loss is a 30% peak-to-peak ripple current to averagecurrent ratio (LIR =  $0.3$ ). The switching frequency, input voltage, output voltage, and selected LIR then determine the inductor value as follows:

$$
L = \frac{V_{OUT} \times (1-D)}{LIR \times I_{LOAD} \times f_{SW}}
$$

where,

 $V_{\text{OUT}}$  = Output voltage,

D = Operating duty cycle (=  $V_{\text{OUT}}/V_{\text{IN}}$ ),

 $I_{\text{LOAD}}$  = Full-load current,

 $f<sub>SW</sub> = Operating switching frequency.$ 

<span id="page-16-0"></span>

*Figure 4. Soft-Stop Function Timing Diagram*

The minimum inductor saturation current should be equal to or greater than maximum inductor peak current given by the following equation:

Maximum Inductor Peak Current = Maximum Load Current + ΔILPK-PK (max)

where ΔI<sub>LPK-PK</sub> (max) is the maximum inductor ripple current and can be calculated as follows:

$$
\Delta I_{LPK-PK} (max) = \frac{V_{OUT} \times \left(1 - \frac{V_{OUT}}{V_{INMAX}}\right)}{L \times f_{SW}}
$$

Selecting an inductor with lower DCR improves efficiency, but there is a lower limit for DCR based on the minimum peak-to-peak current-sense signal required at the current sense pins, as described in the Current Sensing (CSP and CSN) section.

#### **Current Sensing (CSP and CSN)**

The CSP and CSN pins are the inputs to the internal current-sense amplifiers. The common-mode operating voltage range on these pins is 0 to 24V, enabling the IC to regulate output voltages up to a nominal 24V. Whether the current sensing is done by an external current-sense resistor or inductor DCR, the desired current-sense resistance is calculated using the following equation:

$$
R_{\text{SENSE}} = \frac{V_{\text{CS}}}{I_{\text{LOAD}(MAX)} + \frac{\Delta I_{\text{LPK-PK}}(MAX)}{2}}
$$

where,

RSENSE = Desired current-sense resistor,

 $V_{CS}$  = 75mV (typ),

 $I_{LOAD(MAX)}$  = Maximum load current.

To ensure that the application delivers full-load current over the full operating temperature range, select the minimum value for the  $V_{CS}$  parameter from the [Electrical](#page-2-0) [Characteristics](#page-2-0) table. It should be noted that the magnitude of current-sense ripple voltage is critical for a good signal-to-noise ratio to ensure minimum duty-cycle jitter. The worst-case current-sense ripple voltage occurs at minimum operating input voltage, and should be set in the 7mV to 12mV range. The following equation can be used to calculate the worst-case current-sense ripple voltage at the CSP, CSN pins:

 $\Delta V_{\text{CSmin}} = \Delta I L_{\text{PK-PK (min)}} \times R_{\text{SENSE}}$ 

where  $\Delta_{ILPK-PK(min)}$  is the minimum inductor current ripple, which occurs at minimum operating input voltage. ΔILPK-PK(min) can be calculated using the following equation:

$$
\Delta I_{LPK-PK} (min) = \frac{V_{OUT} \times \left(1 - \frac{V_{OUT}}{V_{INMIN}}\right)}{L \times f_{SW}}
$$

If  $\Delta V_{\text{CSMIN}}$  is less than the target value, the selected output inductance should be lowered, and RSENSE should be iteratively recalculated until ΔV<sub>CSMIN</sub> is equal to or greater than the target value (7mV to 10mV, depending on PCB layout), and  $V_{CSMAX}$ , as calculated by the following equation is less than the selected V<sub>CS</sub> from the *Electrical [Characteristics](#page-2-0)* table.

$$
V_{CS} = R_{SENSE} \times \left[ I_{LOAD(MAX)} + \frac{\Delta I_{LPK-PK} (max)}{2} \right]
$$

Because of PCB layout-related noise, operation at the minimum operating voltage should be checked for jitter before finalizing the worst-case current-sense voltage. Care should be taken to ensure that current-sense filter components should be placed close to the IC's currentsense pins. The current-sense traces should be short and differentially routed.

<span id="page-17-0"></span>

*Figure 5. Typical Current Sensing Using an External Resistor*

<span id="page-18-0"></span>

*Figure 6. Typical Current Sensing Using Inductor DCR*

#### **Current-Sensing Using an External Sense Resistor**

A typical current-sensing circuit using a discrete resistor is shown in [Figure 5.](#page-17-0) The power rating of RSENSE should be selected using the following equation for dissipation in RSENSE:

Power losses in R<sub>SENSE</sub> = 
$$
\left[ I_{LOAD}^2 + \frac{\Delta IL^2}{12} \right] \times R_{SENSE}
$$

#### **Current-Sensing Using Inductor DCR**

Current-sensing using inductor DCR current improves the system efficiency compared to current sensing using an external sense resistor. The disadvantage of DCR current sensing is that the current limit is not as accurate in comparison to the sense resistor because of wider variation of inductor DCR over temperature, and initial tolerance specified by manufacturers. A typical DCR current-sensing circuit is shown in [Figure 6](#page-18-0). Place C1 across the CS pin. Usually C1 is selected in the 0.1µF to 0.47µF range. Calculate R1 (if R2 is not used) based on following equation:

$$
R1 = \frac{L}{DCR \times C1}
$$

R2 is used in applications where DCR of inductor is greater than the desired current-sense resistance. In this case, calculate R1 and R2 using the following equation:

$$
RP = \frac{L}{DCR \times C1}
$$

where RP is the parallel combination of R1 and R2  $(=[R1 \times R2]/[R1 + R2]).$ 

$$
R1 = \frac{DCR \times RP}{R_{SENSE}}
$$

$$
R2 = \frac{R1 \times RP}{R1 - RP}
$$

#### **Input Capacitor Selection**

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. Use low-ESR ceramic capacitors at the input. Calculate the input capacitance required for a specified input-ripple  $\Delta V_{\rm IN}$  using the following equations, by neglecting the ripple component due to ESR of input capacitor:

$$
C_{IN} = \frac{I_{LOAD} \times D \times (1-D)}{\eta \times \Delta V_{IN} \times f_{SW}}
$$

where,

$$
D = V_{\text{OUT}}/V_{\text{IN}}
$$

η = Efficiency of power conversion.

The input capacitor RMS current requirement  $(C_{INRMS})$ can be calculated by the following equation:

$$
CIN_{RMS} = I_{LOAD(MAX)} \times \sqrt{D \times (1 - D)}
$$

where  $I_{\text{LOAD}(MAX)}$  is the maximum value of load current,  $D = V_{OUT}/V_{IN}.$ 

### **Output Capacitor Selection**

The key selection parameters for the output capacitor are capacitance value, ESR, and voltage rating. These parameters affect the overall stability, output-ripple voltage, and transient response. The steady-state output ripple  $(\Delta V_{\text{OUTSS}})$  has two components (by neglecting the ESL of the output capacitors): one component is due to the voltage drop across the ESR (ΔV<sub>OUTESR</sub> ss) and the other component is due to the variation in charge stored in the output capacitor (ΔV<sub>OUTQ SS</sub>). By neglecting the output-voltage drop due to ESL of output capacitor, approximate output voltage ripple under steady-state is given by:

$$
\Delta V_{\text{OUTSS}} \approx \Delta V_{\text{OUTESR\_SS}} + \Delta V_{\text{OUTQ\_SS}}
$$

where  $\Delta V_{\text{OUTSS}}$  is the output-voltage ripple under steady state:

$$
\Delta V_{\text{OUTESR\_SS}} = \Delta I L_{\text{PK-PK}} \times \text{ESR}
$$

$$
\Delta V_{\text{OUTQ\_SS}} = \frac{\Delta I L_{\text{PK-PK}}}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}
$$

Calculate the required  $C_{OUT}$  and ESR based on the above equations. For ceramic output capacitors,  $V_{\text{OUTO}}$  SS contributes to approximately 80% of the total output-ripple voltage, ΔV<sub>OUTQSS</sub> SS. For electrolytic output capacitors, ΔV<sub>OUTQ</sub> ss contributes approximately 50% of the total output-voltage ripple. Low-ESR capacitors should be used.

The output capacitors are also usually sized to support a step load of 50% of the maximum output current in the application, so the output-voltage deviation is contained to 3% of the output voltage change. The minimum required output capacitance can be calculated as follows:

$$
C_{OUT} = \frac{1}{2} \times \frac{I_{STEP} \times t_{RESPONSE}}{\Delta V_{OUT}}
$$
  

$$
t_{RESPONSE} \approx \frac{0.33}{f_{CO}}
$$

where,

 $I<sub>STEP</sub> =$  Load current step tRESPONSE = Response time of the controller  $\Delta V_{\Omega U}$  = Allowable output-voltage deviation  $f_{CO}$  = Crossover frequency  $f_{SW}$  = Switching frequency

Desired crossover frequency that should be chosen between  $f_{\text{SW}}/10$  and  $f_{\text{SW}}/20$ , subject to a maximum of 70kHz. Actual derating of ceramic capacitors with DC-bias voltage must be considered while selecting the output capacitor. Derating curves are available from all major ceramic capacitor manufacturers.

Select the highest value of capacitance upon calculating the required capacitance from both the methods.

### **Loop Compensation**

The IC uses an internal transconductance error amplifier with its inverting input and output available to the user for external frequency compensation. The output capacitor and compensation network determine the loop stability for a given output inductor and output capacitor. The controller uses a peak current-mode control scheme that regulates the output voltage by forcing the required current through the external inductor. Current-mode control eliminates the double pole in the feedback loop caused by the inductor and output capacitor in the case of voltage-mode control, resulting in a smaller phase shift and requiring less elaborate error-amplifier compensation. Typical type-2 compensation used with peak current-mode control is shown in [Figure 7](#page-19-0). Calculate the compensation resistor  $(R<sub>Z</sub>)$  using the following equation:

$$
R_Z = \frac{2 \times \pi \times f_{CO} \times C_{OUT} \times G_{CS} \times R_{SENSE}}{g_M \times G_{FB}}
$$

where,  $f_{CO}$  = Crossover frequency

 $C<sub>O</sub>UT$  = Output capacitance

 $G<sub>CS</sub>$  = Current-sense amplifier gain

<span id="page-19-0"></span>

*Figure 7. Loop Compensation*

 $R_{\text{SFRSE}}$  = Effective current-sense resistor across the CSP and CSN pins

 $g_M$  = Internal transconductance amplifier gain

 $G<sub>FB</sub>$  = Output-voltage feedback divider gain, which is equal to (0.8V/output voltage)

 $C<sub>7</sub>$  is calculated using the following equation:

$$
C_Z = \frac{1}{2 \times \pi \times fp\_Load \times R_Z}
$$

where  $f_P$  <sub>Load</sub> is the load-pole frequency approximated by the following equation:

$$
f_{P\_Load} = \frac{1}{2 \times \pi \times C_{OUT} \times \left(\frac{V_{OUT}}{I_{LOAD}}\right)}
$$

Calculate  $C_F$  using the following equation:

$$
C_F = \frac{1}{2 \times \pi \times R_Z \times f_{P\_EA}}
$$

where f<sub>P</sub><sub>EA</sub> is the pole frequency created by R<sub>Z</sub> and C<sub>F</sub> given by the minimum of ESR zero frequency calculated by the following equation or f<sub>SW/2</sub>.

$$
f_{Z\_ESR} = \frac{1}{2 \times \pi \times C_{OUT} \times ESR}
$$

When the output capacitor is composed of n identical capacitors in parallel, the resulting  $C_{\text{OUT}} = n \times C_{\text{OUT}}$ (each), and  $ESR = ESR$  (each)/n. Note that the location of  $f_Z$   $ESR$  for a parallel combination of same capacitors is the same as for an individual capacitor.

#### **Bootstrap Capacitor Selection**

The selected high-side nMOSFET determines the appropriate bootstrap capacitance values according to the following equation:

$$
C_{\text{BST}} = \frac{\Delta Q_{\text{Gate}}}{\Delta V_{\text{BST}}}
$$

where  $\Delta Q_{\text{Gate}}$  is the total gate charge of the high-side MOSFET and  $\Delta V_{\text{BST}}$  is the voltage variation allowed on the high-side MOSFET driver after turn-on. Choose  $\Delta V_{\text{BST}}$ so the available gate-drive voltage is not significantly degraded (e.g.,  $\Delta V_{\text{BST}}$  = 100mV) when determining C<sub>BST</sub>. The bootstrap capacitor should be a low-ESR ceramic capacitor. A minimum value of 100nF is recommended.

#### **MOSFET Selection**

The controller drives two external logic-level nMOSFETs as the circuit switch elements. The key selection parameters to choose these MOSFETs include:

- On-resistance  $(R_{DS(ON)})$
- Maximum drain-to-source voltage  $(V_{DS(MAX)})$
- Miller Plateau voltage on HSMOSFET Gate (V<sub>MIL</sub>)
- Total gate charge  $(Q_{\text{Gate}})$
- Output capacitance  $(C<sub>OSS</sub>)$
- Power-dissipation rating and package thermal resistance

Both nMOSFETs must be logic-level types with guaranteed on-resistance specifications at  $V_{GS}$  = 4.5V. The duty cycles for the high-side and low-side external MOSFETs can be calculated as follows:

$$
D = \frac{V_{OUT}}{V_{IN}}
$$

High-side MOSFET duty cycle:

Low-side MOSFET duty cycle =  $1 - D$ 

High-side MOSFET losses can be approximated using following formula:

$$
\begin{aligned} \mathsf{PHSMOSFET} \; &= \; \mathsf{PHSMOSFET\_Conduction} \\ &+ \; \mathsf{PHSMOSFET\_Switching} \\ \mathsf{PHSMOSFET\_Conduction} \; &= \; \mathsf{ILOAD(MAX)}^2 \times \mathsf{R_{DS(ON)}\text{-}HS} \times \mathsf{D} \\ &\quad \mathsf{PHSMOSFET\_Switching} \;\; = \end{aligned}
$$

$$
f_{SW} \times \left[ \frac{V_{IN} \times I_{LOAD(MAX)}}{2} \times \frac{Q_{SW} \times R_{DR}}{V_{CCINT} - V_{MIL}} \right] +
$$
  

$$
[V_{IN} \times Q_{rr}] + \left[ \frac{1}{2} \times C_{OSSHS} \times V_{IN}^2 \right] +
$$
  

$$
\left[ \frac{1}{2} \times C_{OSSLS} \times V_{IN} \right]^2
$$

where,

 $f<sub>SW</sub> = Operating switching frequency,$ 

 $I_{\text{LOAD}(\text{MAX})}$  = Maximum load current in the application,

 $Q<sub>SW</sub>$  = Switching charge of the high-side MOSFET, which can be obtained from the MOSFET data sheet,

 $R_{DR}$  = Sum of the DH pin driver resistance and the HSMOSFET internal gate resistance,

 $V_{\text{MII}}$  -  $V_{\text{GS}}$  on HSMOSFET gate that produces  $I_{DS} = I_{LOAD(MAX)}$ 

 $Q_{rr}$  = Reverse-recovery charge of low-side MOSFET body diode (if external Schottky is not placed across lowside MOSFET),

COSSHS = Effective output capacitance of the high-side MOSFET,

 $C<sub>OSSLS</sub>$  = Effective output capacitance of the low-side MOSFET.

Low-side MOSFET losses can be approximated using the following formula:

$$
P_{LSMOSFET} = I_{LOAD(MAX)}^{2} \times R_{DS(ON)\_LS} \times (1 - D) + V_{D} \times I_{LOAD(MAX)} \times t_{DT} \times f_{SW} \times 2
$$

where  $V_D$  is the forward-drop of the LSMOSFET body diode and t<sub>DT</sub> is the dead time from the *[Electrical](#page-2-0) [Characteristics](#page-2-0)* table.

Take the  $R_{DS(ON)}$  variation with temperature into account while calculating the above losses and ensure that the losses of each MOSFET do not exceed their power rating. Using a low Q<sub>rr</sub> Schottky diode across the low side MOSFET reduces the high-side MOSFET losses.

#### **Power Dissipation within the MAX17557**

Gate-charge losses are dissipated by the drivers. Therefore, the gate-driver current taken from the internal LDO regulator and resulting power dissipation must be checked. If  $V_{CCEXT}$  is not used to power  $V_{CCINT}$ , calculate the approximate IC losses as follows:

$$
P_{MAX 17557} = V_{IN} \times \left[ (Q_{Gate} \times f_{SW}) + I_{QNS} \right]
$$

If  $V_{CCEXT}$  is used to power the  $V_{CCINT}$ , use the following equation to calculate the approximate IC losses:

$$
P_{MAX17557} = V_{CCEXT} \times \left[ (Q_{Gate} \times f_{SW}) + I_{QNS} \right]
$$

where QGate is the total gate charge of high-side and low-side MOSFETs and  $I_{\text{ONS}}$  is the supply current given in the *[Electrical Characteristics](#page-2-0)* table.

Calculate the IC junction temperature using the following equation and ensure that this value does not exceed +125°C:

$$
T_J = \bigr[ P_{MAX17557} \times Rth_{JA} \left] + T_A
$$

where,

 $T_J$  = IC junction temperature,

 $P_{MAX17557}$  = Power losses in the IC,

 $Rth_{JA}$  = IC junction-to-ambient thermal resistance, which is typically 39°C/W for a multilayer board,

 $T_A$  = Maximum ambient temperature.

### **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low losses, low output noise, and clean and stable operation. Use the following guidelines for PCB layout:

- Keep input bypass capacitors as close as possible across the drain of the high-side MOSFET and source of the low-side MOSFET.
- If external Schottky diodes are used across the lowside MOSFET, keep the Schottky very close and right across the low-side MOSFET.
- Keep IN, V<sub>CCINT</sub>, V<sub>CCEXT</sub> bypass capacitors and the BST capacitor near the IC pins.
- Route high-speed switching nodes (BST, LX, DH, and DL) away from the sensitive analog areas (RT, COMP, CS, and FB).
- The gate current traces must be short and wide. Use multiple small vias to route these signals if routed from one layer of the PCB to another layer.
- Route current-sense lines parallel, short, and next to each other to minimize the loop formed by these lines.
- Keep current-sense filter capacitors nearer to IC current-sense pins and on the same side of the IC.
- Group all GND-referred and feedback components close to the IC.
- Keep the FB and compensation-network nets as small as possible to prevent noise pickup.
- If possible, place all power components on the top side of the board and run the power-stage currents using traces or copper fills on the top side only, without adding vias.
- Keep the power traces and load connections short. This practice is essential for high efficiency. Use thick copper PCBs (2oz or higher) to enhance efficiency and minimize trace inductance and resistance.
- On the top side, lay out a large PGND copper area for the output and connect the bottom terminals of the input bypass capacitors, output capacitors, and the source terminals of the low-side MOSFET to that area.
- Refer to the MAX17557 evaluation kit data sheet PCB layout for an example.

# **Typical Application Circuit**



*Figure 8. Wide-Input Voltage, High-Efficiency 5V Output Buck Converter with Resistor-Based Current Sensing (R1).*



## **Typical Application Circuit (continued)**

*Figure 9. Wide Input Voltage, High-Efficiency 5V Output Buck Converter with Inductor DCR Current Sensing (L1).*

# **Chip Information**<br>PROCESS: BICMOS **CHIP IN THE RANGE IS A REFERENCE OF THE RANGE OF T**



<span id="page-23-0"></span>+Denotes a lead(Pb)-free/RoHS-compliant package.