## **General Description**

The MAX20734 is a fully integrated, highly efficient switching regulator with PMBus™ for applications operating from 4.5V to 16V and requiring up to 40A (max) load. This single-chip regulator provides extremely compact, highefficiency power-delivery solutions with high-precision output voltages and excellent transient response for networking, datacom, and telecom equipment.

The IC offers a broad range of programmable features through either the PMBus or a capacitor and resistor connected to a dedicated programming pin. Using this feature, the operation can be optimized for a specific application, reducing the component count and/or setting appropriate trade-offs between the regulator's performance and system cost. Ease of programming enables using the same design for multiple applications.

The IC includes protection and telemetry features. Positive and negative cycle-by-cycle overcurrent protection and overtemperature protection ensure a rugged design. Input undervoltage lockout shuts down the device to prevent operation when the input voltage is out of specification. A status pin provides an output signal to show that the output voltage is within range and the system is regulating.

## **Applications**

- Communications Equipment
- **Networking Equipment**
- Servers and Storage Equipment
- Point-of-Load Voltage Regulators
- µP Chipsets
- Memory V<sub>DDQ</sub>
- $I/O$



*\*For specific operating conditions, refer to the SOA curves in the [Typical Operating Characteristics](#page-6-0) section. PMBus is a trademark of SMIF, Inc.*

### **Benefits and Features**

- High Power Density and Low Component Count
	- Overall Solution Size 509mm2 Including Inductor and Output Capacitors
	- 90.7% Peak Efficiency with  $V_{\text{DDH}}$  = 12V and  $V_{\text{OUT}}$  $= 1V$
	- Fast Transient Response: Supports Up to 300A/μs Load-Step Transients
- Optimized Component Performance and Efficiency with Reduced Design-In Time
	- PMBus-Compliant Interface for Telemetry and Power Management
	- Voltage, Current, and Temperature Reporting through the Digital Bus
- Increased Power-Supply Reliability with System and IC Self-Protection Features
	- Differential Remote Sense with Open-Circuit **Detection**
	- Hiccup Overcurrent Protection
	- Programmable Thermal Shutdown

## **Typical System Efficiency vs.**  Load Current (V<sub>DDH</sub> = 12V)



### *[Order Information](#page-29-0) appears at end of data sheet.*



## **Absolute Maximum Ratings**



Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these *or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

## **Operating Ratings**





## **Package Information**



For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

- **Note 1:** As measured at the V<sub>DDH</sub> pin referenced to GND pin immediately adjacent using a high-frequency scope probe with I<sub>LOAD</sub> at  $I_{MAX}$ . A high-frequency input bypass capacitor must be located less than 60 mils from the  $V_{DDH}$  pin per our design guidelines.
- **Note 2:** The 25ns rating is the allowable voltage on the VX node in excess of the -0.3V to +18V DC ratings. The VX voltage may exceed the DC rating in either the positive or negative direction for up to 25ns per cycle.
- **Note 3:** See the *[Average Input Current Limit](#page-17-0)* section.
- **Note 4:** Data taken using Maxim's evaluation kit (MAX20734EVKIT#). The PCB has four layers of 2oz copper.

## <span id="page-2-0"></span>**Electrical Characteristics**

(Circuit of <u>[Figure 6](#page-28-0),</u> V<sub>DDH</sub> = 4.5V to 16V, T<sub>A</sub> = +25°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C. All devices 100% tested at T<sub>A</sub> = +25°C. Limits over temperature guaranteed by design.)



## **Electrical Characteristics (continued)**

(Circuit of <u>[Figure 6](#page-28-0),</u> V<sub>DDH</sub> = 4.5V to 16V, T<sub>A</sub> = +25°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C. All devices 100% tested at T<sub>A</sub> = +25°C. Limits over temperature guaranteed by design.)



## **Electrical Characteristics (continued)**

(Circuit of <u>[Figure 6](#page-28-0),</u> V<sub>DDH</sub> = 4.5V to 16V, T<sub>A</sub> = +25°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C. All devices 100% tested at T<sub>A</sub> = +25°C. Limits over temperature guaranteed by design.)



## **Electrical Characteristics (continued)**

(Circuit of [Figure 6](#page-28-0), V<sub>DDH</sub> = 4.5V to 16V, T<sub>A</sub> = +25°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C. All devices 100% tested at  $T_A$  = +25°C. Limits over temperature guaranteed by design.)



Note 5: For proper regulation, it is required that V<sub>DDH</sub> > (V<sub>OUT</sub> + 2V). If V<sub>OUT</sub> is set > (UVLO - 2V), the IC may come out of UVLO, but regulation is not guaranteed while  $V_{DDH}$  is below ( $V_{OUT}$  + 2V). To avoid this condition, OE can be held low until  $V_{DDH}$  >  $(V<sub>OUT</sub> + 2V).$ 

**Note 6:** Denotes specifications that apply over the temperature range of  $T_J = -40$  to +125°C.

**Note 7:** Denotes parameters that are programmable.

**Note 8:** Min/Max limits are ≥ 4σ about the mean.

**Note 9:** Guaranteed by design; not production tested.

**Note 10:**These specifications refer to the operation of the system and are based on the circuit shown in the reference schematic. Tolerance of external components may affect these parameters. System performance numbers are measured using the Maxim evaluation board for this product with BOM, as shown on the MAX20734 EV kit data sheet. If a different PCB layout and different external components are used, these values may change.

**Note 11:** A -40°C test condition is specified at a  $T_A$  test condition, instead of  $T_J$ , to allow for self-heating.

## <span id="page-6-0"></span>**Typical Operating Characteristics**

(Unless otherwise stated: Tested on the MAX20734EVKIT# EV kit with component values per [Table 7,](#page-17-1) V<sub>DDH</sub> = 12V, V<sub>OUT</sub> = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, and No Heatsink.)



TIME: 500µs/div



TIME: 50µs/div CONDITIONS:  $I_{\text{OUT}}$  = 20A to 30A STEP at 1A/ $\mu$ s



CONDITIONS:  $I_{OUT} = 40A$ 

**SYSTEM EFFICIENCY vs. OUTPUT LOAD** 



## **Typical Operating Characteristics (continued)**

(Unless otherwise stated: Tested on the MAX20734EVKIT# EV kit with component values per <u>[Table 7,](#page-17-1)</u> V<sub>DDH</sub> = 12V, V<sub>OUT</sub> = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, and No Heatsink.)











## **Typical Operating Characteristics (continued)**

(Unless otherwise stated: Tested on the MAX20734EVKIT# EV kit with component values per [Table 7,](#page-17-1) V<sub>DDH</sub> = 12V, V<sub>OUT</sub> = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, and No Heatsink.)









## **Typical Operating Characteristics (continued)**

(Unless otherwise stated: Tested on the MAX20734EVKIT# EV kit with component values per [Table 7,](#page-17-1) V<sub>DDH</sub> = 12V, V<sub>OUT</sub> = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, and No Heatsink.)





CURVE INDICATES T $_{\textrm{J}}$  = 125°C, I<sub>OUT</sub> = I<sub>MAX</sub>, or I<sub>VDDH</sub> = I<sub>VDDH\_MAX</sub>, WHICHEVER HAPPENS FIRST





# **Pin Configuration**

# **Pin Description**



## <span id="page-12-0"></span>**Block Diagram**



## **Operation**

### **Control Architecture**

The MAX20734 provides an extremely compact, highefficiency regulator solution with minimal external components and circuit design required. The monolithic solution includes the top and bottom power switches, gate drives, precision DAC reference, PWM controller, fault protections, and PMBus interface (see the *[Block](#page-12-0)  [Diagram](#page-12-0)*). An external bootstrap capacitor is used to provide the drive voltage for the top switch. Other external components include the input and output filter capacitors, buck inductor, and a few resistors and capacitors to set the operating mode.

The IC implements an advanced valley current-mode control algorithm that supports all multi-layer ceramic chip (MLCC) output capacitors and fast transient response. In steady state, it operates at a fixed switching frequency. When loading transients, the switching frequency speeds up to minimize the output voltage undershoot. Likewise, when unloading transients, the switching frequency slows down to minimize the output voltage overshoot.

The switching frequency can be set to 400kHz, 600kHz, or 800kHz through C\_SELB and can be overridden through PMBus to 400kHz, 500kHz, 600kHz, 700kHz, 800kHz, or 900kHz.

Voltage regulation is achieved by modulating the low-side on-time, comparing the difference between the feedback and reference voltages with the low-side current-sense signal using Maxim's proprietary integrated current-sense technology. Once the PWM modulator forces a low-to-high transition, the high-side switch is enabled for a fixed time, after which the low-side switch is turned on again. An error amplifier with an integrator is used to maintain zero-droop operation. The integrator has a transient recovery time constant of 20μs (typ).

During regulation, the differential voltage between the VSENSE+ and VSENSE- pins tracks the reference voltage, which is set by the DAC and can be set from 0.6016V to 1V. The sense pins can be connected to the output voltage through a voltage-divider so  $V_{\text{OUT}}$  can be higher than 1V.

The switching frequency is determined by the high-side on-time, as shown in Equation 1.

**Equation 1:**

$$
f_{SW} = \frac{1}{t_{H\_ON}} \times \frac{V_{OUT}}{V_{DDH}}
$$

where:

 $f<sub>SW</sub>$  = Switching frequency (MHz)  $t_H$  <sub>ON</sub> = On-period for high-side switch (μs)  $V_{\text{OUT}}$  = Output voltage (V)

 $V<sub>DDH</sub>$  = Input voltage (V)

The  $t_H$  <sub>ON</sub> high-side on-time is controlled by the IC to be proportional to the duty cycle so that the resulting switching frequency is independent of supply voltage and output voltage.

**Equation 2:**

$$
t_{H\_ON} \propto \frac{V_{OUT}}{V_{DDH}}
$$

The  $t_H$  <sub>ON</sub> pulse width is clamped to a minimum of 50ns (after  $t_{\text{SS}}$ ) and a maximum of 2 $\mu$ s to prevent any unexpected operation during extreme  $V_{\text{OUT}}$  conditions.

### **Voltage-Regulator Enable and Turn-On Sequencing**

The startup timing is shown in [Figure 1.](#page-13-0) After  $V_{\text{DDH}}$  is applied, the IC goes through an initialization time  $(t_{\text{INIT}})$ that takes up to 308μs. After initialization, OE is read. Once OE is high for more than the 16μs OE filter time  $(t<sub>OF</sub>)$ , BST charging starts and is performed for 8 $\mu$ s (t $_{\rm BST}$ ), and then the soft-start ramp begins. The soft-start ramp time  $(t_{SS})$  can be 0.75ms, 1.5ms, 3ms, or 6ms depending on the user's programmed value.  $V_{OUT}$  ramps up linearly during the soft-start ramp time. If there are no faults, the STAT pin is released from being held low after the

# MAX20734 Integrated, Step-Down Switching Regulator with PMBus

completion of the soft-start ramp time plus the userprogrammable STAT blanking time  $(t<sub>STAT</sub>)$  of 125 $\mu$ s or 2ms. If OE is pulled low, the IC shuts down.

Alternatively, the IC can be enabled by sending a PMBus Operate command. This raises the internal Operation signal, which is OR'd with the OE pin to create an internal OE signal. Therefore, when either the OE pin or the internal Operate signal go high, startup is initiated, but it takes both to be low to shut the part down.

### **Soft-Start Control**

The initial output voltage behavior is determined by a linear ramp of the internal reference voltage from zero to the final value (tss in [Figure 1\)](#page-13-0). The ramp time (tss) is programmable from 0.75ms to 6ms.

If the regulator is enabled when the output voltage has a residual voltage, the system will not regulate until the reference voltage ramps above this residual value. In this case, the t<sub>OF</sub> (OE valid to onset of regulation) specification is extended by the time required for the desired voltage startup ramp to reach the actual residual output voltage, but the time to reach the steady-state output voltage is unchanged.

If the residual voltage is higher than the set output voltage, neither the high-side or low-side switch is turned on by the end of  $t_{SS}$ . Under these conditions, switching begins after tss.

The MAX20734 exhibits a non-linearity during startup. This behavior is normal and does not have an adverse effect on system operation. With the circuit of [Figure 6](#page-28-0), the typical nonlinearity is 55mV with  $R_{GAIN} = 0.8$ mV/A or 1.6mV/A, 330mV with  $R_{GAIN} = 3.2$ mV/A, and 480mV with  $R_{\text{GAIN}} = 6.4 \text{mV/A}$ . The nonlinearity gets proportionately smaller as  $C_{\text{OUT}}$  increases.

<span id="page-13-0"></span>

*Figure 1. Startup Timing*

### **Remote Output-Voltage Sensing**

To ensure the most accurate sensing of the output voltage, a differential voltage-sense topology is used, with a negative remote-sense pin provided. Point-of-load (PoL) sensing compensates for voltage drops between the output of the regulator and its load and provides the highest regulation accuracy. The voltage-sensing circuit features excellent common-mode rejection to further improve load voltage regulation.

## **Protection and Status Operation**

### <span id="page-14-1"></span>**Output-Voltage Protection**

The feedback voltage is continuously monitored for both undervoltage and overvoltage conditions. The typical fault-detection threshold is 13% above and 9% below the reference voltage (see the *[Electrical Characteristics](#page-2-0)* table). If the output voltage falls below the power-good protection (PWRGD) threshold beyond the filter time, the STAT output goes low, but the system continues to operate, attempting to maintain regulation.

If the output voltage rises above the overvoltage protection (OVP) threshold beyond the filter time, the STAT pin is lowered and the system shuts down until the output voltage falls within the valid range.

### <span id="page-14-2"></span>**Current Limiting and Short-Circuit Protection**

The regulator's valley current-mode control architecture provides inherent current limiting and short-circuit protection. The bottom switch's instantaneous current is monitored using integrated current sensing and is controlled on a cycle-by-cycle basis within the control block.

Current clamping occurs when the minimum instantaneous ("valley") low-side switch current level exceeds the OCP threshold current, as shown in [Figure 2](#page-14-0). In this situation, turn-on of the high-side switch is prevented until the current falls below the threshold level. Since the inductor valley current is the controlled parameter, the average current delivered during positive current clamping remains a function of several system-level parameters. Note that  $I_{\text{OCP}}$  has hysteresis and the value drops down to I<sub>OCP2</sub> once it has been triggered (see [Figure 2\)](#page-14-0).

### **Undervoltage Lockout (UVLO)**

The regulator internally monitors  $V_{\text{DDH}}$  with a UVLO circuit. When the input supply voltage is below the UVLO threshold, the regulator stops switching, and the STAT pin is driven low. For UVLO levels, see the *[Electrical](#page-2-0)  [Characteristics](#page-2-0)* table.

### **Overtemperature Protection (OTP)**

The OTP-level default is 150°C and can be set to 130°C over PMBus. If the die temperature reaches the OTP level during operation, the regulator is disabled and the STAT pin is driven low. Overtemperature is a nonlatching fault, with the hysteresis shown in the *[Electrical Characteristics](#page-2-0)* table.

## **Table 1. Summary of Fault Actions**



<span id="page-14-0"></span>

*Figure 2. Inductor Current During Current Limiting*

### **Regulator Status (STAT)**

The STAT signal provides an open-drain output consistent with CMOS logic levels, which indicates whether the regulator is functioning properly. An external pullup resistor is required for connecting STAT to  $V_{CC}$  or another 1.8V or 3.3V supply.

The STAT pin is low while the regulator is disabled and goes high after the startup ramp is completed, plus the programmed tSTAT blanking interval if the output voltage is within the PWRGD/OVP regulation window. The STAT pin is an open-drain output and is 3.3V tolerant. The pin remains low when  $V_{\text{DDH}}$  is not present.

The STAT pin is driven low when one or more of the following conditions occurs:

- PWRGD fault (see the *[Output-Voltage Protection](#page-14-1)* section)
- V<sub>SENSE</sub> pin is left unconnected or shorted to V<sub>DDH</sub>
- Die temperature exceeds the temperature shutdown threshold shown in the *[Electrical Characteristics](#page-2-0)* table
- OVP circuit detects that the output voltage is above the tolerance limit
- Supply voltage drops below the UVLO threshold
- Fault detected on the BST node, such as shorted or open bootstrap capacitor

The ensuing startup follows the same timing shown in [Figure 1](#page-13-0).

## **Table 2. PGMA Pin R\_SELA Values**



### **PGMA and PGMB Pin Functionality**

The PGMA and PGMB pins are used to set up some of the key programmable features of the regulator IC. A resistor and capacitor are connected to the PGMA/B pins and their values are read during power-up initialization (e.g., power must be cycled to re-read the values).

The parasitic loading on the PGMA and PGMB pins must be limited to less than 20pF and greater than 20mΩ to avoid interfering with the R\_SEL and C\_SEL decoding.

### **Table 3. PGMA Pin C\_SELA Capacitor Values**



## <span id="page-15-0"></span>**Table 4. PGMB Pin R\_SELB Values**



*\*See the [Electrical Characteristics](#page-2-0) table for values.*

## **Table 5. PGMB Pin C\_SELB Capacitor Values**



### **PMBus Commands**

A summary of PMBus commands is shown in [Table 6](#page-16-0). PMBus communication can be initiated as soon as  $V_{CC}$ is valid (after  $t_{\text{INIT}}$ , [Figure 1](#page-13-0)), regardless of the state of the OE and STAT pins. For more information, refer to AN6209: *MAX20734 PMBus Application Note*.

### **PMBus Telemetry**

The IC provides input and output voltage, output current, and junction-temperature telemetry. Output voltage is measured at the V<sub>SENSE+/-</sub> pins. Therefore, if there is a divider in the feedback, the measurement is scaled by the divide ratio. For range and accuracy specifications, see the *[Electrical Characteristics](#page-2-0)* table. For data format, refer to AN6209: *MAX20734 PMBus Application Note*.



### <span id="page-16-0"></span>**Table 6. Summary of PMBus Commands**



\**RW = Read/Write, WO = Write Only, RO = Read Only, and BLK = Block.*

## **Reference Design**

A typical application schematic is shown in [Figure 3,](#page-17-2) and optimum component values for common output voltages are shown in [Table 7](#page-17-1).

### **Output-Voltage Setting**

If an output voltage not listed in [Table 7](#page-17-1) is required, calculate new values for  $R_{FB1}$  and  $R_{FB2}$  (as discussed below) and use the other circuit values of the closest output voltage in [Table 7,](#page-17-1) or calculate them as shown below.

### <span id="page-17-0"></span>**Average Input Current Limit**

The input current of  $V_{DDH}$  is given by Equation 3.  $V_{OUT}$ ,  $I<sub>OUT</sub>$ , and  $V<sub>DDH</sub>$  should be properly chosen so that the average input current does not exceed 6A (I<sub>VDDH\_MAX</sub>).

### **Equation 3:**

where:

$$
I_{VDDH} = \frac{V_{OUT} \times I_{OUT}}{V_{DDH} \times \eta}
$$

 $V_{\text{OUT}}$  = Output voltage

 $I<sub>OUT</sub> = Output current$ 

 $V<sub>DDH</sub>$  = Input voltage

η = Efficiency (refer to the *[Typical Operating Characteristics](#page-6-0)* section)

<span id="page-17-2"></span>

*Figure 3. Typical Application Circuit*

### <span id="page-17-1"></span>**Table 7. Reference Design Component Values**



*Note: For input caps, see the [Input Capacitor Selection](#page-25-0) section.*

The output voltage is set by the  $V_{RFF}$  DAC and divider ratio of resistors  $R_{FB1}$  and  $R_{FB2}$  per Equation 4. The IC regulates the  $V_{\text{SENSE+}}$  pin to the reference voltage (VREF) set by the DAC. Upon power-up, the DAC voltage initializes to one of the user-selectable  $V_{\text{BOOT}}$  voltages. Using PMBus, the DAC can also be set to any voltage from 0.6016V to 1V with 3.9mV resolution, as shown in [Table 8.](#page-18-0) The divider resistors are chosen to give the correct output voltage and to have an approximate parallel resistance of  $R<sub>PAR</sub>$  = 1kΩ for best common-mode rejection of the error amplifier. In applications requiring less than 10mV peak-topeak output voltage ripple, setting a lower DAC reference voltage such as 0.6484V or less is recommended because the part will have less DAC voltage noise.

**Equation 4:**

$$
V_{OUT} = V_{REF} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)
$$

where  $V_{RFF} = 0.6016V$  to 1V (set by DAC).

### <span id="page-18-0"></span>**Table 8. Voltage vs. PMBus VOUT\_COMMAND**

# MAX20734 Integrated, Step-Down Switching Regulator with PMBus

The divider resistors are then given by Equation 5. **Equation 5:**

$$
R_{FB1} = V_{OUT} \times \left(\frac{R_{PAR}}{V_{REF}}\right)
$$

$$
R_{FB2} = R_{FB1} \times \left(\frac{R_{PAR}}{R_{FB1} - R_{PAR}}\right)
$$

where:

 $R_{FB1}$  = Top divider resistor

 $R_{FB2}$  = Bottom divider resistor

 $R_{PAR}$  = Desired parallel resistance of  $R_{FB1}$  and  $R_{FB2}$ 

 $V<sub>OUT</sub> = Output voltage$ 

 $V_{REF}$  = Reference voltage = 0.6016V to 1V (set by DAC)





# **Table 8. Voltage vs. PMBus VOUT\_COMMAND (continued)**



## **Table 8. Voltage vs. PMBus VOUT\_COMMAND (continued)**

Notes: The repeated voltage values in the table are due to ignoring the LSB in hardware. The available V<sub>BOOT</sub> values are highlighted in gray. Voltages shown are referenced to the sense pins. Actual  $V_{OUT}$  can be scaled by a voltage-divider in the feedback.

### <span id="page-21-1"></span>**Control-Loop Stability**

The IC uses valley current-mode control which is stabilized by selecting appropriate values of  $C_{\text{OUT}}$  and  $R_{\text{GAN}}$ . No compensation network is required. For stability, the loop bandwidth (BW) should be 100kHz or less. Consider the case of using MLCC output capacitors that have nearly ideal impedance characteristics in the frequency range of interest with negligible ESR and ESL. The loop bandwidth can be approximated by breaking the loop into gain terms as outlined below.

- 1) The IC's valley current-mode control scheme has an effective transconductance gain of 1/RGAIN.
- 2) For MLCC capacitors, the output capacitors contribute an impedance gain of  $1/(2 \times \pi \times C_{\text{OUT}} \times f)$ .
- 3) The feedback-divider contributes an attenuation of

 $K_{\text{DIV}} = R_{\text{FB2}} / (R_{\text{FB1}} + R_{\text{FB2}}).$ 

4) An inherent high-frequency pole located at 150kHz.

When the BW is 100kHz or less, the high-frequency pole can be ignored and the approximate loop gain and BW are given by Equation 6.

### **Equation 6:**

$$
|LOOP_GAIN (f)| = \frac{K_{DIV}}{2 \times \pi \times R_{GAN} \times C_{OUT} \times f}
$$
  
BW =  $\frac{K_{DIV}}{2 \times \pi \times R_{GAN} \times C_{OUT}}$   
OR

$$
BW = \frac{1}{2 \times \pi \times R_{GAIN\_EFF} \times C_{OUT}}
$$

where:

RGAIN\_EFF = RGAIN/KDIV

For stability,  $R_{\text{GAIN and }} C_{\text{OUT}}$  should be chosen so that BW < 100kHz.

The available  $R_{\text{GAIN}}$  settings are shown in [Table 4](#page-15-0). When choosing which RGAIN setting to use, one should consider that while higher  $R_{GAIN}$  allows the loop to be stabilized with less  $C_{\text{OUT}}$ , less  $C_{\text{OUT}}$  generally results in higher ripple and larger transient overshoot and undershoot, so there needs to be a balance.

### **Integrator**

The IC has an integrator included in its error amplifier, which was ignored in the above equations for simplicity. The integrator only adds gain at low frequencies, so it does not really effect the loop BW calculation. The purpose of the integrator is to improve load regulation. The integrator adds a factor of  $(1/t_{RFC} + s)/s$  to the loop gain.

### **Step Response**

R<sub>GAIN</sub> EFF is important because it determines the smallsignal transient response of the regulator. When a load step is applied that does not exceed the slew-rate capability of the inductor current, the regulator responds linearly and  $V_{\text{OUT}}$  temporarily changes by the amount of VOUT ERROR (see Equation 7).

### **Equation 7:**

### VOUT\_ERROR =  $I$ STEP  $\times$ R<sub>GAIN</sub> EFF

The integrator causes  $V_{\text{OUT}}$  to recover to the nominal value with a time constant of  $t_{REC} = 20 \mu s$ . The regulator can be modeled to a first-order by the averaged small-signal equivalent circuit shown in [Figure 4.](#page-21-0) Here,  $V_{FO}$  is an ideal voltage source,  $R_{EQ}$  is an equivalent lossless resistance created by the control-loop action, and  $L_{FQ}$  is an equivalent inductance. Note that  $L_{EQ}$  is not the same as the actual  $L_{\text{OUT}}$  inductor that has been absorbed into the model.  $C_{\text{OUT}}$  is the actual output capacitance.

<span id="page-21-0"></span>

*Figure 4. Averaged Small-Signal Equivalent Circuit of Regulator*

*Note: The large-signal transient response is approximately the larger between the*  $V_{OUT}$  ERROR *and the unloading transient.* 

The capacitor's ESR also introduces a zero into the loop gain. The inherent high-frequency pole helps to compensate this zero. For a more in-depth view of the effect of circuit values on regulator performance, the Maxim Simplis model and MAX20734 evaluation kit can be used. It is recommended to simulate and/or test regulator performance when using values other than the

The performance data shown in the *[Typical Operating](#page-6-0)  [Characteristics](#page-6-0)* section was taken using the MAX20734 evaluation kit and component values in [Table 7.](#page-17-1) For most applications, these are the optimum values to use. [Table 9](#page-22-0), [Table 10](#page-22-1), and [Table 11](#page-23-0) show suitable part numbers for

input and output capacitors and the inductor.

recommended component values.

### **Output-Capacitor ESR**

In the above control-loop discussion, the case of MLCC output capacitors has been considered. Another case worth mentioning is the use of output capacitors with more significant ESR. This can be considered as long as the capacitors are rated to handle the inductor current ripple and expected surge currents. Thus far, it has been assumed that  $C_{\text{OUT}}$  is comprised of MLCCs and the net ESR is negligible compared to  $R_{\text{GAN}}/K_{\text{DIV}}$ . If the net ESR of the C<sub>OUT</sub> bank is not negligible compared to  $R_{\text{GAN}}/$  $K_{\text{DIV}}$ , the inductor current ripple is effectively sensed by the ESR and adds to the  $R_{\text{GAIN EFF}}$ , as shown in Equation 8.

Equation 8:

\n
$$
R_{GAN\_EFF} = \frac{R_{GAN}}{K_{DIV}} + ESR
$$

**COMPANY VALUE (nH) ISAT (A)** R<sub>DC</sub> **(mΩ) FOOTPRINT (mm) HEIGHT (mm) PART NUMBER WEBSITE** Cooper | 170 | 60 | 0.29 | 10.4 x 8.0 | 7.5 | FP1007R3-R17-R | [www.cooperindustries.com](http://www.cooperindustries.com/ ) Pulse 215 41 0.29 10.4 x 7.9 7.3 PA2607.211NL [www.pulseelectronics.com](http://www.pulseelectronics.com/ ) Pulse 270 34 0.29 10.4 x 7.9 7.3 PA2607.271NL [www.pulseelectronics.com](http://www.pulseelectronics.com/ ) Pulse | 320 | 45 | 0.32 | 13.5 x 13.0 | 8.0 | PA0513.321NLT | [www.pulseelectronics.com](http://www.pulseelectronics.com/ ) Pulse 440 30 0.32 13.5 x 13.0 8.0 PA0513.441NLT [www.pulseelectronics.com](http://www.pulseelectronics.com/ )

## <span id="page-22-0"></span>**Table 9. Recommended Inductors**

## <span id="page-22-1"></span>**Table 10. MLCC Input Capacitors**



**Note 1:** T indicates nominal thickness.

**Note 2:** Indicates capacitors with nominal thickness smaller than the minimum FCQFN package thickness.

www.maximintegrated.com Maxim Integrated | 23



## <span id="page-23-0"></span>**Table 11. Recommended Output Capacitors**

**Note 1:** T indicates nominal thickness.

### **Inductor Selection**

The output inductor has an important influence on the overall size, cost, and efficiency of the voltage regulator. Since the inductor is typically one of the larger components in the system, a minimum inductor value is particularly important in space-constrained applications. Smaller inductor values also permit faster transient response, reducing the amount of output cap needed to maintain transient tolerances.

For any buck regulator, the maximum current slew rate through the output inductor is given by Equation 9.

**Equation 9:**

$$
SlewRate = \frac{dl_L}{dt} = \frac{V_L}{L_{OUT}}
$$

where:

 $I<sub>L</sub>$  = Inductor current

 $L_{\text{OUT}}$  = Output inductance

 $V_L$  =  $V_{DDH}$  -  $V_{OUT}$  during high-side FET conduction and -V<sub>OUT</sub> during low-side FET conduction

Equation 9 shows that larger inductor values limit the regulator's ability to slew current through the output inductor in response to step-load transients. Consequently, more output capacitors are required to supply (or store) sufficient charge to maintain regulation while the inductor current ramps up to supply the load.

In contrast, smaller inductor values increase the regulator's maximum achievable slew rate and decrease the necessary capacitance, at the expense of higher ripple current. The peak-to-peak ripple current is given by Equation 10.

### **Equation 10:**

$$
I_{OUTRIPPLE} = \frac{t_{H\_ON} \times (V_{DDH} - V_{OUT})}{L_{OUT}}
$$

where:

 $t_H$  <sub>ON</sub> = High-side switch on-time (based on nominal  $V_{\text{OUT}}$ ) (see Equation 1)

 $L<sub>OUT</sub> = Output inductance$ 

 $V<sub>DDH</sub>$  = Input voltage

 $V_{\text{OUT}}$  = Output voltage

From Equation 10, for the same switching frequency and ripple current increases as L decreases. This increased ripple current results in increased AC losses, larger peak current, and for the same output capacitance, results in increased output voltage ripple.

 $I_{\text{OUTRIPPI}}$   $\epsilon$  should be set to 25% to 50% of the IC's rated output current. A suitable inductor value can then be found by solving Equation 10 for inductance as in Equation 11 and Equation 12.

**Equation 11:**

$$
L_{OUT} = \frac{V_{OUT} (V_{DDH} - V_{OUT})}{V_{DDH} \times I_{OUTRIPPLE} \times f_{SW}}
$$

Assuming  $I_{\text{OUTRIPPLE}}$  = 0.5 x  $I_{\text{OUT}}$  for a typical inductor value, see Equation 12.

**Equation 12:**

$$
L_{OUT} = \frac{V_{OUT}(V_{DDH} - V_{OUT})}{V_{DDH} \times (0.5 \times I_{OUT}) \times f_{SW}}
$$

For a 25A regulator running at 400kHz, with  $V<sub>DDH</sub> = 12V$ and  $V_{\text{OUT}}$  = 1V, Equation 13 shows the target value for the inductor.

**Equation 13:** 

$$
L_{OUT} = \frac{1 \times (12-1)}{12 \times 0.5 \times 25 \times 400000}
$$
  
= 183nH

The saturation current rating of the inductor is another important consideration. At current limit, the peak inductor current is given in Equation 14.

**Equation 14:**

$$
I_{PK} = I_{OCP} + I_{OUTRIPPLE}
$$

where:

IOCP = Overcurrent protection trip point (see the *[Electrical](#page-2-0) [Characteristics](#page-2-0)* table and the *[Current Limiting and Short-](#page-14-2)[Circuit Protection](#page-14-2)* section)

IOUTRIPPLE = Peak-to-peak inductor current ripple, as defined above

For proper OCP operation of the regulator, it is important that  $I_{PK}$  never exceeds the saturation current rating of the inductor  $(I<sub>SAT</sub>)$ . It is recommended that a margin of at least 20% is included between  $I_{PK}$  and  $I_{SAT}$ , as shown in Equation 15.

### **Equation 15:**

$$
I_{SAT} > 1.2 \times I_{PK}
$$

## MAX20734 Integrated, Step-Down Switching Regulator with PMBus

Also, note that during a hard  $V_{\text{OUT}}$  short circuit, IOUTRIPPLE increases due to  $V_{\text{OUT}}$  going to zero in Equation 10.

Finally, the power dissipation of the inductor influences the regulation efficiency. Losses in the inductor include core loss, DC resistance loss, and AC resistance loss. For the best efficiency, use inductors with core material exhibiting low loss in the range of 0.5MHz to 2MHz, and low-winding resistance.

[Table 9](#page-22-0) provides a summary of the recommended inductor suppliers and part numbers.

### **Output Capacitor Selection**

The minimum recommended output capacitance for stability is described in the *[Control-Loop Stability](#page-21-1)* section and is normally implemented using several 100µF 1206 (or similar) MLCCs. For low slew-rate transient loads, R<sub>GAIN</sub> EFF determines the VOUT\_ERROR for a given load step per the small-signal model, as discussed above. In this case,  $C_{\text{OUT}}$  has no effect on the  $V_{\text{OUT}}$  ERROR.

However, in the event that the slew rate of the load transient greatly exceeds the slew rate of the inductor current, the transient  $V_{\text{OUT}EROR}$  may be larger than predicted by the small-signal model. In this case, the  $V_{\text{OUT}}$  loading and unloading transients can be approximated by taking the larger result between Equation 7 and Equation 16.

**Equation 16:**

$$
LOADING TRANSIENT(V)\!=\!\frac{L_{OUT} \times \left(l_{STEP} + \frac{l_{OUTRIPPLE}}{2}\right)^2}{2 \times C_{OUT} \times \left(V_{DDH} - V_{OUT}\right)}
$$

$$
UDLOADING TRANSIENT(V)=\frac{L_{OUT} \times \left(I_{STEP} + \frac{I_{OUTRIPPLE}}{2}\right)^2}{2 \times C_{OUT} \times V_{OUT}}
$$
\n
$$
+I_{STEP} \times \frac{t_{H\_ON}}{C_{OUT}}
$$

In order to meet an aggressive transient specification,  $C<sub>OUT</sub>$  may have to be increased and/or  $L<sub>OUT</sub>$  decreased; however, note that decreasing  $L_{\text{OUT}}$  results in larger inductor ripple current; thus, decreased efficiency and increased output ripple.

Output voltage ripple is another important consideration in the selection of output capacitors. For a buck regulator operating in CCM, the total voltage ripple across the output capacitor bank can be approximated as the sum of three voltage waveforms: 1) the triangle wave that results from multiplying the AC ripple current by the ESR, 2) the square wave that results from multiplying the ripple current slew rate by the ESL, and 3) the piecewise quadratic waveform that results from charging/discharging the output capacitor. Although the phasing of these three components impacts the total output ripple, a common approximation is to ignore the phasing and to find the upper bound of the peak-to-peak ripple by summing all three components, as shown in Equation 17.

### **Equation 17:**

$$
V_{P-P} = ESR(l_{OUTRIPPLE}) + ESL\left(\frac{V_{DDH}}{L_{OUT}}\right) + \left(\frac{l_{OUTRIPPLE}}{8 \times f_{SW} \times C_{OUT}}\right)
$$

where:

ESR = Equivalent series resistance at the output

IOUTRIPPLE = Peak-to-peak inductor current ripple

ESL = High-frequency equivalent series inductance at output

 $V<sub>DDH</sub>$  = Input voltage

 $L<sub>OUT</sub>$  = Output inductance

 $f<sub>SW</sub>$  = Switching frequency

 $C<sub>OUT</sub> = Output capacitor$ 

In a typical MAX20734 application with a bank of 0805, X5R, 6.3V, 22µF output capacitors, these three components are roughly equal.

The ESL effect of an output capacitor on output voltage ripple cannot be easily estimated from the resonant frequency so the high-frequency (10MHz or above) impedance of that capacitor should be used instead. PCB traces and vias in the  $V_{\text{OUT}}$ /GND loop contribute additional parasitic inductance.

The final considerations in the selection of output capacitors are ripple-current rating and power dissipation. Using a conservative design approach, the output capacitors should be designed to handle the maximum peak-topeak AC ripple current experienced in the worst-case scenario. Because the recommended output capacitors have extremely low ESR values, they are typically rated well above the current and power stresses seen here. For

## MAX20734 Integrated, Step-Down Switching Regulator with PMBus

the triangular AC ripple current at the output, the total RMS current and power is given by Equation 18 and Equation 19. **Equation 18:**

$$
I_{RMS\_COUT} = \frac{I_{OUTRIPPLE}}{\sqrt{12}}
$$

where:

 $I<sub>OUTRIPPLE</sub> = Peak-to peak ripple current value$ **Equation 19:**

$$
P_{\text{COUT}} = I_{\text{RMS}\_\text{COUT}}^2 \times \text{ESR}
$$

where:

ESR = Equivalent series resistance of the entire output capacitor bank

### <span id="page-25-0"></span>**Input Capacitor Selection**

The selection and placement of input capacitors are important considerations. High-frequency input capacitors serve to control switching noise. Bulk input capacitors are designed to filter the pulsed DC current that is drawn by the regulator. For the best performance, lowest cost, and smallest size of the MAX20734 systems, MLCC capacitors with 1210 or smaller case sizes, capacitance values of 47µF or smaller, 16V or 25V voltage ratings, and X5R or better temperature characteristics are recommended as bulk. The minimum recommended value of capacitance are  $2 \times 47 \mu$ F (bulk) and  $1.0 \mu$ F +  $0.1 \mu$ F (high frequency). Smaller values of bulk capacitance can be used in direct proportion to the maximum load current.

It is recommended to choose the main MLCC input capacitance to control the peak-to-peak input-voltage ripple to 2% to 3% of its DC value in accordance with Equation 20.

### **Equation 20:**

$$
C_{IN} = \frac{I_{MAX} \times V_{OUT} \times (V_{DDH} - V_{OUT})}{(f_{SW} \times V_{DDH}^2 \times V_{INPP})}
$$

where:

 $C_{IN}$  = Input capacitance (MLCC)

 $I_{MAX}$  = Maximum load current

 $V<sub>DDH</sub>$  = DC input voltage

 $V_{\text{OUT}}$  = DC output voltage

 $f_{SW}$  = Switching frequency

 $V_{\text{INPP}}$  = Target peak-to-peak input-voltage ripple

Because the bulk input capacitors must source the pulsed DC input current of the regulator, the power dissipation and ripple current rating for these capacitors are far more important than that for the output capacitors. The RMS current that the input capacitor must withstand can be approximated using Equation 21.

**Equation 21:**

$$
I_{RMS\_CIN} = \frac{I_{LOAD} \sqrt{V_{OUT} (V_{DDH} - V_{OUT})}}{V_{DDH}}
$$

where:

 $I_{I \Omega AD}$  = Output DC load current

With an equivalent series resistance of the bulk input capacitor bank ( $ESR<sub>CIN</sub>$ ), the total power dissipation in the input capacitors is given by Equation 22.

### **Equation 22:**

$$
P_{CIN} = I_{RMS} - \frac{C}{N} \times ESR_{CIN}
$$

### **Resistor Selection and its Effect on DC Output-Voltage Accuracy**

 $R_{FB1}$  and  $R_{FB2}$  set the output voltage, as described in Equation 4. The tolerance of these resistors affects the

# MAX20734 Integrated, Step-Down Switching Regulator with PMBus

accuracy of the set output voltage. Due to the form of Equation 4, the effect is higher at higher output voltages.

[Figure 5](#page-26-0) shows the effect of 0.1% tolerance resistors over a range of output voltages. For different tolerance resistors, multiply the output voltage error by the resistors' tolerances divided by 0.1% (e.g., for 0.5% tolerance resistors, multiply the output error shown by 5). To obtain accuracy over temperature, for a worst-case scenario, the temperature coefficients multiplied by the temperature range should be added to the tolerance (i.e., for 25ppm/°C resistors over a 50°C excursion, add 0.125% to the 25°C tolerance).

The error due to the voltage feedback resistors' tolerance  $(R<sub>FB1</sub>$  and  $R<sub>FB2</sub>$ ) should be added to the output-voltage tolerance due to the IC's feedback-voltage accuracy shown in the *[Electrical Characteristics](#page-2-0)* table.

### **Voltage Margining**

Voltage margining can be achieved by changing the  $V_{\text{OUT}}$  setting through PMBus.  $V_{\text{OUT}}$  changes occur with a default linear slew rate of 1V/ms. The slew rate can be set to 1, 2, or 4mV/us using the V<sub>RATE</sub> bits. Refer to the AN6140: *MAX20734 PMBus Application Note* for details. If a voltage-divider is present in the feedback loop, the  $V_{\text{OUT}}$  slew rate will be scaled accordingly.

<span id="page-26-0"></span>

*Figure 5. DC Accuracy Impact Showing Effect of 0.1% Tolerance for R<sub>FB1</sub> and R<sub>FB2</sub>* 

### **PCB Layout Guidelines**

PCB layout can dramatically affect the performance of the regulator. A poorly designed board can degrade efficiency, noise performance, and even control-loop stability. At higher switching frequencies, layout issues are especially critical.

As a general guideline, the input capacitors and the output inductor should be placed in close proximity to the regulator IC, while the output capacitors should be lumped together as close as possible to the load. Traces to these components should be kept as short and wide as possible to minimize parasitic inductance and resistance. Traces connecting the input capacitors and  $V_{\text{DDH}}$ (power input node) on the IC require particular attention since they carry currents with the largest RMS values and fastest slew rates. According to best practice, the input capacitors should be placed as close as possible to the input supply pins, with the smallest package highfrequency capacitor being the closest to the IC and no more than 60 mils from the IC pins. Preferably, there should be an uninterrupted ground plane located immediately underneath these high-frequency current paths, with the ground plane located no more than 8 mils below the top layer. By keeping the flow of this high-frequency AC current localized to a tight loop at the regulator, electromagnetic interference (EMI) can be minimized.

Voltage-sense lines should be routed differentially directly from the load points. The ground plane can be used as a shield for these or other sensitive signals to protect them from capacitive or magnetic coupling of high-frequency noise.

For remote-sense applications where the load and regulator IC are separated by a significant distance or impedance, it is important to place the majority of the output capacitors directly at the load. Ideally, for system stability, all the output capacitors should be placed as close as possible to the load. In remote-sense applications, common-mode filtering is necessary to filter high-frequency noise in the sense lines.

The following layout recommendations should be used for optimal performance:

- It is essential to have a low-impedance and uninterrupted ground plane under the IC and extended out underneath the inductor and output capacitor bank.
- Multiple vias are recommended for all paths that carry high currents (i.e., GND,  $V_{\text{DDH}}$ , VX). Vias should be placed close to the chip to create the shortest possible current loops. Via placement must not obstruct the flow of currents or mirror currents in the ground plane.
- A single via in close proximity to the chip should be used to tie the top layer  $A_{GND}$  trace to the second layer ground plane, it must not be connected to the top power ground area.
- The feedback-divider and compensation network should be close to the IC to minimize the noise on the IC side of the divider.

Gerber files with layout information and complete reference designs can be obtained by contacting a Maxim account representative.

<span id="page-28-0"></span>

*Figure 6. Reference Schematic (V<sub>OUT</sub> = 1V, V<sub>DDH</sub> = 4.5V to 16V)* 

# <span id="page-29-0"></span>**Ordering Information**



*+Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel.*