## **MAX22192**

## Octal Industrial Digital Input with Diagnostics and Digital Isolation

## **General Description**

The MAX22192 is an IEC 61131-2 compliant industrial digital input device with integrated digital isolation. The MAX22192 translates eight, 24V current-sinking, industrial inputs to an isolated serialized SPI-compatible output that interfaces with 1.71V to 5.5V logic voltage. A current-setting resistor allows the MAX22192 to be configured for Type 1, Type 2, or Type 3 inputs. For proximity switches, the field-wiring is verified using the wire break feature. When wire break is enabled, the LFAULT output is asserted and a register flag set if the input current drops below the wire break threshold for more than 20ms. Additional diagnostics that assert LFAULT include: overtemperature protection, low 24V field supply, 24V field supply missing, and CRC communication error.

For robust operation in industrial environments, each input includes a programmable glitch filter. The filter delay on each channel can be independently programmed to one of eight values between 50µs and 20ms, or filter bypass.

The MAX22192 has an isolated 4-pin SPI interface, and in addition uses isolated  $\overline{\text{LLATCH}}$  input for synchronizing input data across multiple devices in parallel, and isolated  $\overline{\text{LFAULT}}$  output for instantly alerting the host of any diagnostic issues. The digital signals with a name starting with L are logic-side signals, and the digital signals with a name starting with F are field-side signals.

The MAX22192 field-side accepts a single 7V to 65V supply to the  $V_{DD24F}$  pin. When powered by the field supply, the MAX22192 generates a 3.3V output on the  $V_{DD3F}$  pin from an integrated LDO regulator, which can provide up to 25mA of current for external loads in addition to powering the MAX22192. Alternatively, the MAX22192 can be powered from a 3.0V to 5.5V supply connected to the  $V_{DD3F}$  pin. The logic-side of the MAX22192 is powered from a single 1.71V to 5.5V supply to the  $V_{DDL}$  pin to interface with 1.8V, 3.3V, or 5V logic levels.

The MAX22192 has an isolation rating of  $600V_{RMS}$  for 60 seconds and is available in a 70-pin GQFN package with 2.3mm clearance and creepage. The package material has a minimum comparative tracking index (CTI) of 600V, which gives it a group I rating in creepage tables.

### **Benefits and Features**

- High Integration Reduces BOM Count and Board Space
  - · Eight Input Channels with Serializer
  - Integrated Isolation of 600V<sub>RMS</sub> for 60s (V<sub>ISO</sub>)
  - Operates Directly from Field Supply (7V to 65V)
  - · Compatible with 1.8V, 3.3V or 5V Logic
  - 6mm x 10mm GQFN Package
- Reduced Power and Heat Dissipation
  - · Accurate Input-Current Limiters
  - Energyless Field-Side LED Drivers
- Fault Tolerant with Built-In Diagnostics
  - Input Protection to ±40V with Low-Input Leakage Current
  - · Wire-Break Detection
  - · Integrated Field-Supply Voltage Monitors
  - · Integrated Overtemperature Monitors
  - · 5-Bit CRC Code Generation for Error Detection
- Configurability Enables a Wide Range of Applications
  - Configurable IEC 61131-2 Type 1, 2, 3 Inputs
  - Configurable Input Current-Limiting from 0.5mA to 3.4mA
  - Selectable Input Glitch Filter
  - Capable of Daisy-Chaining Other Field-Side Devices Sharing Isolated SPI
- Robust Design
  - ±8kV Contact ESD and ±15kV Air-Gap ESD Using Minimum 1kΩ Resistor
  - ±1kV Surge Tolerant Using Minimum 1kΩ Resistor
  - -40°C to +125°C Ambient Operating Temperature

## **Applications**

- Programmable Logic Controllers
- Industrial Automation
- Process Automation

## **Safety Regulatory Approvals**

- UL According to UL1577
- cUL According to CSA Bulletin 5A

<u>Ordering Information</u> and <u>Typical Operating Circuits</u> appear at end of data sheet.



## **Isolated Octal Type 1/3 Digital Input**



## **Absolute Maximum Ratings**

| V <sub>DD3F</sub> , V <sub>LF</sub> to GNDF0.3V to +6V         | LSCLK, LCS, LSDI, LLATCH, SDOEN to GNDL0.3V to +6V |
|----------------------------------------------------------------|----------------------------------------------------|
| V <sub>DD24F</sub> to GNDF0.3V to +70V                         | LFAULT to GNDL0.3V to +6V                          |
| FSCLK, FCS, OSDI, FSDO to GNDF0.3V to (V <sub>LF</sub> + 0.3V) | LSDO, AFS to GNDL0.3V to (V <sub>DDL</sub> + 0.3V) |
| FLATCH to GNDF0.3V to (V <sub>LF</sub> + 0.3V)                 | Maximum Current for All Digital Output Pins20mA    |
| FSDI, IFAULT, IREADY to GNDF0.3V to +6V                        | Continuous Power Dissipation (70-GQFN)             |
| OREADY, FFAULT to GNDF0.3V to +6V                              | Multilayer Board T <sub>A</sub> = +70°C2286mW      |
| LEDC_, LEDR_ to GNDF0.3V to (V <sub>DD3F</sub> + 0.3V)         | Derate above +70°C28.6mW/°C                        |
| REFWB, REFDI to GNDF0.3V to (V <sub>DD3F</sub> + 0.3V)         | Operating Temperature Range40°C to +125°C          |
| M1, M0, EXTVM to GNDF0.3V to +6V                               | Maximum Junction Temperature+150°C                 |
| IN1 – IN8 to GNDF40V to +40V                                   | Storage Temperature Range65°C to +150°C            |
| LED1 – LED8 to GNDF0.3V to +6V                                 | Lead Temperature (soldering, 10s)+300°C            |
| V <sub>DDL</sub> to GNDL0.3V to +6V                            | Soldering (reflow)+260°C                           |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

| PACKAGE TYPE: 70 GQFN                  |           |
|----------------------------------------|-----------|
| Package Code                           | R70610M+1 |
| Outline Number                         | 21-100252 |
| Land Pattern Number                    | 90-100111 |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   | )         |
| Junction to Ambient (θ <sub>JA</sub> ) | 35°C/W    |
| Junction to Case $(\theta_{JC})$       | 2.9°C/W   |

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

## **DC Electrical Characteristics**

 $V_{LF} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD3F} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +7 \text{V to } +65 \text{V}, V_{DDL} - V_{GNDL} = +1.71 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD3F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{DD24$ 

| PARAMETER                                                       | SYMBOL                 | C                                                              | ONDITIONS                                                                                             | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------------------------------|------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|-------|
| POWER SUPPLIES                                                  |                        |                                                                |                                                                                                       |      |      |      |       |
| Cumply Valtage                                                  | V <sub>DD24F</sub>     | Normal operation                                               | on                                                                                                    | 7    |      | 65   |       |
| Supply Voltage                                                  | V <sub>DD3F</sub>      | Powered from a V <sub>DD24F</sub> unconi                       | an external supply,<br>nected                                                                         | 3.0  |      | 5.5  | V     |
| Field Logic Supply Voltage                                      | V <sub>LF</sub>        | Referenced to                                                  | GNDF                                                                                                  | 3.0  |      | 5.5  | V     |
| Logic Supply Voltage                                            | $V_{\mathrm{DDL}}$     | Referenced to                                                  | GNDL                                                                                                  | 1.71 |      | 5.5  | V     |
| Field Supply Current of V <sub>DD24F</sub>                      | I <sub>DD24F</sub>     | V <sub>DD24F</sub> = 24V                                       | IN1 to IN8 = 0V, LED1<br>to LED8 = GNDF, SPI<br>static, REFDI = $7.5k\Omega$ ,<br>REFWB = $24k\Omega$ |      | 0.6  | 1.2  | mA    |
| Field Supply Current Powered<br>From V <sub>DD3F</sub>          | I <sub>DD3F</sub>      | V <sub>DD3F</sub> = 3.3V,<br>V <sub>DD24F</sub><br>unconnected | IN1 to IN8 = 0V, LED1<br>to LED8 = GNDF, SPI<br>static, REFDI = $7.5k\Omega$ ,<br>REFWB = $24k\Omega$ |      | 0.6  | 1.2  | mA    |
| Field Logic Supply Current                                      | I <sub>LF</sub>        | V <sub>LF</sub> - V <sub>GNDF</sub><br>= 5.5V                  | LCS = VDDL,       All logic pins static                                                               |      |      | 2    | mA    |
| Logic Supply Current                                            | I <sub>DDL</sub>       | V <sub>DDL</sub> -<br>V <sub>GNDL</sub> = 5.5V                 | LCS = V <sub>DDL</sub> , All logic pins static                                                        |      | 1.5  | 2    | mA    |
| V <sub>DD3F</sub> Undervoltage-Lockout<br>Threshold             | V <sub>UVLO</sub>      | V <sub>DD3F</sub> Rising                                       |                                                                                                       | 2.4  |      | 2.9  | V     |
| V <sub>DD3F</sub> Undervoltage-Lockout<br>Threshold Hysteresis  | V <sub>UVHYST</sub>    |                                                                |                                                                                                       |      | 0.07 |      | V     |
| V <sub>DD24F</sub> Undervoltage-Lockout<br>Threshold            | V <sub>UVLO24F</sub>   | V <sub>DD24F</sub> Rising                                      |                                                                                                       | 6    |      | 6.8  | V     |
| V <sub>DD24F</sub> Undervoltage-Lockout<br>Threshold Hysteresis | V <sub>UVHYST24F</sub> |                                                                |                                                                                                       |      | 0.5  |      | V     |
| V <sub>LF</sub> Undervoltage-Lockout<br>Threshold               | V <sub>UVLOVLF</sub>   | V <sub>LF</sub> Rising                                         |                                                                                                       | 0.9  |      | 1.66 | V     |
| V <sub>LF</sub> Undervoltage-Lockout<br>Threshold Hysteresis    | V <sub>UVHYSTVLF</sub> |                                                                |                                                                                                       |      | 0.07 |      | V     |
| V <sub>DDL</sub> Undervoltage-Lockout<br>Threshold              | V <sub>UVLOVL</sub>    | V <sub>DDL</sub> Rising                                        |                                                                                                       | 1.5  | 1.6  | 1.66 | V     |
| V <sub>DDL</sub> Undervoltage-Lockout<br>Threshold Hysteresis   | V <sub>UVHYSTVL</sub>  |                                                                |                                                                                                       |      | 45   |      | mV    |
| Regulator Output Voltage                                        | V <sub>DD3F</sub>      | I <sub>LOAD</sub> = 1mA                                        |                                                                                                       | 3.0  | 3.3  | 3.6  | V     |
| Line Regulation                                                 | dV <sub>DD3FLINE</sub> | I <sub>LOAD</sub> = 1mA, \                                     | V <sub>DD24F</sub> = 12V to 24V                                                                       |      | 0    |      | mV    |
| Load Regulation                                                 | dV <sub>DD3FLOAD</sub> | I <sub>LOAD</sub> = 1mA to                                     | 10mA, V <sub>DD24F</sub> = 24V                                                                        |      | 4    |      | mV    |

 $V_{LF} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD3F} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +7 \text{V to } +65 \text{V}, V_{DDL} - V_{GNDL} = +1.71 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD3F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{DD24$ 

| PARAMETER                                        | SYMBOL                  | CONDITIONS                                                             | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------------------|-------------------------|------------------------------------------------------------------------|------|------|------|-------|
| Regulator Current Capability                     | I <sub>DD3F_CC</sub>    |                                                                        |      |      | 25   | mA    |
| Short-Circuit Current Limit                      | I <sub>DD24F_SC</sub>   | $V_{DD24F}$ current when $V_{DD3F}$ shorted to GNDF, $V_{DD24F}$ = 12V | 28   |      | 50   | mA    |
| Field-Side OREADY Threshold                      | VOREADY                 | V <sub>DD3F</sub> Rising, V <sub>DD24F</sub> Floating                  | 2.4  |      | 2.9  | V     |
| Field-Side OREADY Threshold<br>Hysteresis        | VOREADY_<br>HYST        |                                                                        |      | 0.07 |      | V     |
| Field-Side OREADY Delay                          | t <sub>D_OREADY</sub>   | V <sub>DD3F</sub> valid to OREADY low                                  |      | 1    |      | ms    |
| Logic-Side AFS Delay                             | t <sub>D AFS</sub>      | IREADY low to AFS high                                                 |      | 100  |      | μs    |
| OURRLY AL ARMO                                   | _                       | IREADY high to AFS low                                                 |      | 100  |      |       |
| SUPPLY ALARMS                                    |                         |                                                                        |      |      | 47   |       |
| V <sub>DD24F</sub> UV Alarm On/Off               | V <sub>ALRMOFFUV</sub>  | V <sub>DD24F</sub> Rising, Undervoltage                                |      |      | 17   | V     |
| V <sub>DD24F</sub> UV Alarm Off/On               | V <sub>ALRMONUV</sub>   | V <sub>DD24F</sub> Falling, Undervoltage                               | 15   |      |      | V     |
| Glitch Filter for V <sub>DD24F</sub> UV          |                         |                                                                        |      | 3    |      | μs    |
| V <sub>DD24F</sub> VM Alarm On/Off               | V <sub>ALRMOFFVM</sub>  | V <sub>DD24F</sub> Rising, Missing Voltage                             |      |      | 13.9 | V     |
| V <sub>DD24F</sub> VM Alarm Off/On               | V <sub>ALRMONVM</sub>   | V <sub>DD24F</sub> Falling, Missing Voltage                            | 12.1 |      |      | V     |
| Glitch Filter for V <sub>DD24F</sub> VM          |                         |                                                                        |      | 3    |      | μs    |
| EXTVM Threshold UV On/Off                        | V <sub>EXTOFFUV</sub>   | EXTVM Voltage Rising, Undervoltage                                     | 0.96 | 1    | 1.04 | V     |
| EXTVM Threshold UV Off/On                        | V <sub>EXTONUV</sub>    | EXTVM Voltage Falling, Undervoltage                                    | 0.93 | 0.97 | 1.01 | V     |
| EXTVM Threshold VM On/Off                        | V <sub>EXTOFFVM</sub>   | EXTVM Voltage Rising, Missing Voltage                                  | 0.77 | 0.81 | 0.84 | V     |
| EXTVM Threshold VM Off/On                        | V <sub>EXTONVM</sub>    | EXTVM Voltage Falling, Missing Voltage                                 | 0.74 | 0.79 | 0.82 | V     |
| EXTVM Selection Threshold                        | EXTVM <sub>SEL</sub>    |                                                                        |      | 0.3  |      | V     |
| EXTVM Selectable V <sub>DD24F</sub><br>Threshold | EXTVM <sub>VDD24F</sub> |                                                                        | 10   |      | 30   | V     |
| EXTVM Leakage Current                            | I <sub>L EXTVM</sub>    |                                                                        | -1   |      | +1   | μA    |
| TEMPERATURE ALARMS                               |                         |                                                                        |      |      |      |       |
| Overtemperature Alarm 1                          | T <sub>ALRM1</sub>      | ALRMT1 bit set in FAULT1 register                                      |      | 115  |      | °C    |
| Overtemperature Alarm 2                          | T <sub>ALRM2</sub>      | ALRMT2 bit set in FAULT1 register                                      |      | 140  |      | °C    |
| Overtemperature Alarm<br>Hysteresis              | T <sub>ALRM_HYS</sub>   |                                                                        |      | 10   |      | °C    |
| Thermal-Shutdown Threshold                       | T <sub>SHDN</sub>       | OTSHDN bit set in FAULT2 register                                      |      | 165  |      | °C    |
| Thermal-Shutdown Hysteresis                      | T <sub>SHDN_HYS</sub>   |                                                                        |      | 10   |      | °C    |

 $V_{LF} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD3F} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +7 \text{V to } +65 \text{V}, V_{DDL} - V_{GNDL} = +1.71 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD3F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{DD24$ 

| PARAMETER                            | SYMBOL                       | CONDITIONS                                                                     | MIN        | TYP       | MAX      | UNITS |
|--------------------------------------|------------------------------|--------------------------------------------------------------------------------|------------|-----------|----------|-------|
| WIRE-BREAK ALARMS                    | `                            |                                                                                |            |           |          |       |
| REFWB Wire-Break Voltage             | V <sub>REFWB</sub>           | $R_{REFWB}$ = 5.2kΩ to 50kΩ                                                    |            | 0.61      |          | V     |
| REFWB Wire-Break Resistor            | R <sub>REFWB</sub>           | Nominal value                                                                  | 5.2        |           | 50       | kΩ    |
| W. D. L.O                            |                              | $R_{REFWB} = 5.2k\Omega$                                                       | 400        | 470       | 510      |       |
| Wire-Break Current Range             | I <sub>REFWB</sub>           | R <sub>REFWB</sub> = 50kΩ                                                      | 40         | 47        | 60       | μA    |
| PCB FAULT ALARMS                     | •                            |                                                                                |            |           |          |       |
| REFWB Pin Short Threshold            | I <sub>REFWBS</sub>          | RFWBS bit set in FAULT2 register                                               |            | 550       |          | μA    |
| REFWB Pin Open Threshold             | I <sub>REFWBO</sub>          | RFWBO bit set in FAULT2 register                                               |            | 6.6       |          | μA    |
| REFDI Pin Short Threshold            | I <sub>REFDIS</sub>          | RFDIS bit set in FAULT2 register                                               |            | 550       |          | μA    |
| REFDI Pin Open Threshold             | I <sub>REFDIO</sub>          | RFDIO bit set in FAULT2 register                                               |            | 6.6       |          | μA    |
| IC INPUTS (TYPES 1, 2, 3)            | •                            |                                                                                | ,          |           |          |       |
| Input Threshold Low-to-High          | V <sub>THP+</sub>            | IN1 to IN8                                                                     |            |           | 6        | V     |
| Input Threshold High-to-Low          | V <sub>THP</sub> -           | IN1 to IN8                                                                     | 4.4        |           |          | V     |
| Input Threshold Hysteresis           | VINPHYST                     | IN1 to IN8                                                                     |            | 0.8       |          | V     |
| LED On-State Current                 | I <sub>LEDON</sub>           | $R_{REFDI} = 7.5k\Omega$ , $V_{LED} = 3V$                                      | 1.5        |           |          | mA    |
| LED On-State Voltage                 | V <sub>LEDON</sub>           |                                                                                |            |           | 3        | V     |
| Leakage, Current Sources             |                              | IN1 to IN8 = 36V                                                               |            | 73        |          |       |
| Disabled                             | DI_LEAK                      | IN1 to IN8 = 24V                                                               |            | 42        |          | μA    |
| FIELD INPUTS                         |                              |                                                                                |            |           |          |       |
| REFDI Pin Voltage                    | V <sub>REFDI</sub>           | $R_{REFDI}$ from 5.2kΩ to 36kΩ                                                 |            | 0.61      |          | V     |
| REFDI Current-Limit Resistor         | R <sub>REFDI</sub>           | Nominal value                                                                  | 5.2        |           | 36       | kΩ    |
|                                      |                              | $R_{REFDI} = 5.2k\Omega$                                                       |            | 3.39      |          |       |
| Current-Limit Setting                | I <sub>INLIM</sub>           | $R_{REFDI} = 7.5k\Omega$                                                       |            | 2.35      |          | mA    |
|                                      |                              | R <sub>REFDI</sub> = 36kΩ                                                      |            | 0.48      |          |       |
| TYPE 1 and 3: External Series        | Resistor R <sub>IN</sub> = 1 | .5kΩ, R <sub>REFDI</sub> = 7.5kΩ, Wire-Break Detection                         | Off, unles | s otherwi | se noted |       |
| Input Current Limit                  | I <sub>INLIM</sub>           | $28V > V_{IN}$ at the pin > 5V,<br>LED on, R <sub>REFDI</sub> = 7.5kΩ (Note 2) | 2.10       | 2.35      | 2.60     | mA    |
| Field Input Threshold<br>Low-to-High | V <sub>INF+</sub>            | $R_{REFDI}$ = 7.5kΩ, $R_{IN}$ = 1.5kΩ external series resistor                 |            |           | 9.9      | V     |
| Field Input Threshold<br>High-to-Low | V <sub>INF-</sub>            | $R_{REFDI}$ = 7.5kΩ, $R_{IN}$ = 1.5kΩ external series resistor                 | 7.4        |           |          | V     |
| Field Input Threshold<br>Hysteresis  | V <sub>INFHYST</sub>         | $R_{REFDI}$ = 7.5kΩ, $R_{IN}$ = 1.5kΩ external series resistor                 |            | 0.9       |          | V     |

 $V_{LF} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD3F} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +7 \text{V to } +65 \text{V}, V_{DDL} - V_{GNDL} = +1.71 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD3F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{DD24$ 

| PARAMETER                            | SYMBOL                           | COI                                                         | NDITIONS                                  | MIN                        | TYP       | MAX                      | UNITS |  |
|--------------------------------------|----------------------------------|-------------------------------------------------------------|-------------------------------------------|----------------------------|-----------|--------------------------|-------|--|
| TYPE 2: External Series Resisto      | or $R_{IN} = 1k\Omega$ , $R_{F}$ | REFDI = 5.2kΩ, Wire                                         | -Break Detection Off, unle                | ss otherw                  | ise noted |                          |       |  |
| Input Current Limit                  | I <sub>INLIM</sub>               | 28V > V <sub>IN</sub> _ at the LED on, R <sub>REFDI</sub> = | pin > 5V,<br>= 5.2kΩ (Note 2)             | 3.05                       | 3.39      | 3.71                     | mA    |  |
| Field Input Threshold<br>Low-to-High | V <sub>INF+</sub>                |                                                             | $R_{IN} = 1k\Omega$ external              |                            |           | 9.9                      | V     |  |
| Field Input Threshold<br>High-to-Low | V <sub>INF-</sub>                | $R_{REFDI}$ = 5.2kΩ, series resistor                        | $R_{IN} = 1k\Omega$ external              | 7.4                        |           |                          | V     |  |
| Field Input Threshold<br>Hysteresis  | VINFHYST                         | $R_{REFDI}$ = 5.2kΩ, series resistor                        | $R_{IN} = 1k\Omega$ external              |                            | 0.9       |                          | V     |  |
| FILTER DELAY                         |                                  |                                                             |                                           |                            |           |                          |       |  |
|                                      |                                  | FBP = 1: bypass f                                           | iltering                                  |                            | 2         |                          | μs    |  |
|                                      |                                  | FBP = 0, DELAY =                                            | = 0                                       |                            | 0.05      |                          |       |  |
|                                      |                                  | FBP = 0, DELAY =                                            | = 1                                       |                            | 0.1       |                          |       |  |
| Input Filter Delay                   |                                  | FBP = 0, DELAY =                                            | = 2                                       |                            | 0.4       |                          |       |  |
| (See DELAY[2:0] bits in FLT_         | t <sub>BOUNCE</sub>              | FBP = 0, DELAY =                                            | = 3                                       |                            | 0.8       |                          | 1     |  |
| Registers)                           | 333.102                          | FBP = 0, DELAY =                                            | = 4                                       |                            | 1.6       |                          | ms    |  |
|                                      |                                  | FBP = 0, DELAY =                                            | = 5                                       |                            | 3.2       |                          |       |  |
|                                      |                                  | FBP = 0, DELAY =                                            | = 6                                       |                            | 12.8      |                          |       |  |
|                                      |                                  | FBP = 0, DELAY =                                            | = 7                                       |                            | 20        |                          | 1     |  |
| Wire-Break Filter Delay              | t <sub>WBD</sub>                 |                                                             |                                           |                            | 20        |                          | ms    |  |
| LOGIC INTERFACE (FIELD-S             | 1                                | IC-SIDE)                                                    |                                           | Į.                         |           |                          | J     |  |
|                                      | V <sub>IH</sub>                  | LCS, LSCLK,<br>LSDI, LLATCH,                                | 2.25V ≤ V <sub>DDL</sub> ≤ 5.5V           | 0.7 x<br>V <sub>DDL</sub>  |           |                          |       |  |
| Input High Voltage                   |                                  | SDOEN, relative to GNDL                                     | 1.71V ≤ V <sub>DDL</sub> < 2.25V          | 0.75 x<br>V <sub>DDL</sub> |           |                          | V     |  |
|                                      |                                  |                                                             | AULT, IREADY, FCS, ATCH relative to GNDF  | 0.7 x<br>V <sub>LF</sub>   |           |                          |       |  |
|                                      |                                  | LCS, LSCLK,<br>LSDI, LLATCH,                                | 2.25V ≤ V <sub>DDL</sub> ≤ 5.5V           |                            |           | 0.8                      |       |  |
| Input Low Voltage                    | V <sub>IL</sub>                  | SDOEN, relative to GNDL                                     | 1.71V ≤ V <sub>DDL</sub> < 2.25V          |                            |           | 0.7                      | V     |  |
|                                      |                                  |                                                             | AULT, IREADY, FCS,  ATCH relative to GNDF |                            |           | 0.3 x<br>V <sub>LF</sub> |       |  |
| Output High Voltage (Note 3)         | V <sub>OH</sub>                  | FCS, FSCLK, FSI relative to GNDF,                           | OO, OSDI, FLATCH,<br>4mA source           | V <sub>LF</sub> - 0.4      |           |                          |       |  |
|                                      |                                  | AFS, LSDO, relati<br>4mA source                             | ve to GNDL,                               | V <sub>DDL</sub> - 0.4     |           |                          | V     |  |

 $V_{LF} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD3F} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +7 \text{V to } +65 \text{V}, V_{DDL} - V_{GNDL} = +1.71 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD3F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{IN} = +24 \text{V}, C_L = 15 \text{pF} \text{ and } T_A = +25 ^{\circ}\text{C}. \text{ (Note 1)}$ 

| PARAMETER                                         | SYMBOL              | CONDITIONS                                                                       | MIN                   | TYP | MAX  | UNITS |  |  |
|---------------------------------------------------|---------------------|----------------------------------------------------------------------------------|-----------------------|-----|------|-------|--|--|
|                                                   | V                   | FCS, FSCLK, FSDO, OSDI, FLATCH, FFAULT, OREADY, relative to GNDF, 4mA source     |                       |     | 0.4  | V     |  |  |
| Output Low Voltage (Note 3)                       | V <sub>OL</sub>     | AFS, LSDO, LFAULT, relative to GNDL, 4mA source                                  |                       |     | 0.4  | V     |  |  |
| Input Pullup Resistance                           | R <sub>PU</sub>     | FCS, FLATCH, relative to GNDF                                                    |                       | 195 |      | kΩ    |  |  |
| Input Pulldown Resistance                         | R <sub>PD</sub>     | FSCLK, FSDI, M1, M0, relative to GNDF                                            |                       | 195 |      | K72   |  |  |
| Input Pullup Current (Note 3)                     | I <sub>PU</sub>     | IREADY pullup to V <sub>LF</sub> , LCS, LLATCH, SDOEN pullup to V <sub>DDL</sub> | -10                   | -5  | -1.5 | μA    |  |  |
| Input Pulldown Current (Note 3)                   | I <sub>PD</sub>     | FSDO, IFAULT pulldown to GNDF,<br>LSCLK, LSDI pulldown to GNDL                   | 1.5                   | 5   | 10   | μA    |  |  |
| Output High-Impedance<br>Leakage Current (Note 3) | l <sub>OL</sub>     | FFAULT, OREADY, relative to GNDF, LSDO, LFAULT, relative to GNDL                 | -1                    |     | +1   | μA    |  |  |
| LED/GPO DRIVER (LEDR_, LEDC_)                     |                     |                                                                                  |                       |     |      |       |  |  |
| Output High Voltage                               | V <sub>OH_LED</sub> | LED on, I <sub>LED</sub> = 5mA                                                   | V <sub>LF</sub> - 0.3 |     |      | V     |  |  |
| Output Low Voltage                                | V <sub>OL_LED</sub> | LED on, I <sub>LED</sub> = 5mA                                                   |                       |     | 0.3  | V     |  |  |
| LED Driver Scan Rate                              | f <sub>LED</sub>    |                                                                                  |                       | 1   |      | kHz   |  |  |

## **Dynamic Electrical Characteristics**

 $V_{LF} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD3F} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +7 \text{V to } +65 \text{V}, V_{DDL} - V_{GNDL} = +1.71 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD3F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{IN} = +24 \text{V}, C_L = 15 \text{pF} \text{ and } T_A = +25 ^{\circ}\text{C}. \text{ (Note 1)}$ 

| PARAMETER                          | SYMBOL                 | CONDITIONS                                            | MIN | TYP  | MAX | UNITS |  |
|------------------------------------|------------------------|-------------------------------------------------------|-----|------|-----|-------|--|
| FIELD INPUT SAMPLING               |                        |                                                       |     |      |     |       |  |
| Input (IN ) Sampling Date          | f                      | Input Filter Bypass Mode                              |     | 1000 |     | kHz   |  |
| Input (IN_) Sampling Rate          | f <sub>IN</sub>        | Input Filter Delay Mode                               |     | 200  |     | KIZ   |  |
| Minimum Detectable IN_ Pulse Width | t <sub>PW</sub>        | No External Capacitors on Pins IN1 to IN8 (Note 2)    |     | 3    |     | μs    |  |
| LLATCH Delay                       | t <sub>LLATCH</sub>    | Assertion of LLATCH or LCS until input data is frozen |     | 75   |     | ns    |  |
| LFAULT Minimum Pulse Width         | t <sub>PW_LFAULT</sub> | LFAULT low, pullup 4mA                                | 0.8 |      |     | μs    |  |
| DIGITAL ISOLATION                  |                        |                                                       |     |      |     |       |  |
| Common-Mode Transient<br>Immunity  | CMTI                   | I_ = GND_ (Note 4)                                    |     | 50   |     | kV/μs |  |

 $V_{LF} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD3F} - V_{GNDF} = +3.0 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +7 \text{V to } +65 \text{V}, V_{DDL} - V_{GNDL} = +1.71 \text{V to } +5.5 \text{V}, V_{DD24F} - V_{GNDF} = +3.3 \text{V}, V_{DD3F} - V_{GNDF} = +3.3 \text{V}, V_{DD24F} - V_{GNDF} = +24 \text{V}, V_{DDL} - V_{GNDL} = +3.3 \text{V}, V_{IN} = +24 \text{V}, C_L = 15 \text{pF} \text{ and } T_A = +25 ^{\circ}\text{C}. \text{ (Note 1)}$ 

| PARAMETER                     | SYMBOL                    | CONDITIONS                                            | MIN | TYP | MAX | UNITS |
|-------------------------------|---------------------------|-------------------------------------------------------|-----|-----|-----|-------|
| SPI CHARACTERISTICS           |                           |                                                       |     |     |     |       |
| LSCLK Data Rate               | DR <sub>MAX</sub>         |                                                       |     |     | 5   | MHz   |
| LSCLK Pulse Width-High        | t <sub>LSCLKH</sub>       | See Figure 1                                          | 20  |     |     | ns    |
| LSCLK Pulse Width-Low         | t <sub>LSCLKL</sub>       | See Figure 1                                          | 20  |     |     | ns    |
| LSCLK Clock Period            | t <sub>LSCLK</sub>        | See Figure 1                                          | 120 |     |     | ns    |
| LCS Pulse Width               | t <sub>LCSPW</sub>        | See Figure 1                                          | 20  |     |     | ns    |
| LSDI-to-LSCLK Setup Time      | <sup>t</sup> LSDISU       | See Figure 1                                          | 5   |     |     | ns    |
| LSDI-to-LSCLK Hold Time       | t <sub>LSDIH</sub>        | See Figure 1                                          | 15  |     |     | ns    |
| LCS-Fall-to-LSCLK Rise Time   | tLSCLK_SU                 | See Figure 1                                          | 80  |     |     | ns    |
| LSCLK-Rise-to-LCS Rise Time   | <sup>t</sup> LCSH         | Rising edge of LSCLK to rising edge of LCS (Figure 1) | 40  |     |     | ns    |
| LSDO Enable Time              | tCS_LSDO_<br>VALID        | LCS falling to LSDO valid (Figure 1)                  |     |     | 70  | ns    |
| LSDO Disable Time             | t <sub>LCS_LSDO_TRI</sub> | LCS rising to LSDO High-Z (Figure 1)                  |     |     | 70  | ns    |
| Output Data Propagation Delay | t <sub>DO</sub>           | LSCLK falling to LSDO valid (Figure 1)                |     | 43  | 60  | ns    |
| LSDO Rise Time                | t <sub>R</sub>            | LSDO 10% to 90% rising                                |     | 4   |     | ns    |
| LSDO Fall Time                | t <sub>F</sub>            | LSDO 90% to 10% falling                               | ·   | 4   |     | ns    |

- Note 1: All units are production tested at T<sub>A</sub> = +25°C. Specifications over temperature are guaranteed by design.
- Note 2: External resistor REFDI is selected to set any desired current limit between 0.48mA and 3.39mA (typical values). The current limit accuracy of ±11% is guaranteed for values greater or equal to 2mA.
- **Note 3:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GNDF and GNDL), unless otherwise noted.
- Note 4: CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDF and GNDL.



Figure 1. SPI Timing Diagram

## **Insulation Characteristics**

| PARAMETER                                     | SYMBOL           | CONDITIONS                                             | VALUE              | UNITS            |
|-----------------------------------------------|------------------|--------------------------------------------------------|--------------------|------------------|
| Maximum Withstand Isolation Voltage           | V <sub>ISO</sub> | f <sub>SW</sub> = 60Hz, duration = 60s (Note 5, 6)     | 600                | V <sub>RMS</sub> |
|                                               |                  | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C          | > 10 <sup>12</sup> |                  |
| Insulation Resistance                         | $R_{IO}$         | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω                |
|                                               |                  | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C       | > 10 <sup>9</sup>  |                  |
| Barrier Capacitance Field-Side to Logic-Side  | CIO              | f <sub>SW</sub> = 1MHz (Note 7)                        | 2                  | pF               |
| Minimum Creepage Distance                     | CPG              |                                                        | 2.3                | mm               |
| Minimum Clearance Distance                    | CLR              |                                                        | 2.3                | mm               |
| Internal Clearance                            |                  | Distance through insulation                            | 0.015              | mm               |
| Comparative Tracking Index                    | CTI              | Material Group I (IEC 60112)                           | > 600              |                  |
| Climate Category                              |                  |                                                        | 40/125/21          |                  |
| Pollution Degree<br>(Table 1 of DIN VDE 0110) |                  |                                                        | 2                  |                  |

Note 5:  $V_{ISO}$  is defined by the IEC 60747-5-5 standard.

**Note 6:** Product is qualified at  $V_{ISO}$  for 60s and 100% production tested at 120% of  $V_{ISO}$  for 1s.

Note 7: Capacitance is measured with all logic pins on field-side and logic-side tied together.

### **ESD Protection**

| PARAMETER | SYMBOL | CONDITIONS                                                                                       | VALUE | UNITS |
|-----------|--------|--------------------------------------------------------------------------------------------------|-------|-------|
| ESD       |        | Human Body Model, All Field-Side Pins Referenced to GNDF, All Logic-Side Pins Referenced to GNDL | ±2    | kV    |

## **ESD and EMC Characteristics**

| PARAMETER | PARAMETER SYMBOL CONDITIONS |                                                                                                            | VALUE | UNITS |
|-----------|-----------------------------|------------------------------------------------------------------------------------------------------------|-------|-------|
| Surgo     | Line-to-Line                | IEC 61000-4-5, 1.2/50μs pulse, minimum 1k $\Omega$ resistor in series with IN1 - IN8, with respect to GNDF | ±2    | kV    |
| Surge     | Line-to-GNDF                | IEC 61000-4-5, 1.2/50μs pulse, minimum $1k\Omega$ resistor in series with IN1 - IN8, with respect to GNDF  | ±1    | KV    |
| ESD       | Contact                     | IEC 61000-4-2, minimum $1k\Omega$ resistor in series with IN1- IN8, with respect to GNDF                   | ±8    | 12/   |
|           | Air-Gap                     | IEC 61000-4-2, minimum $1k\Omega$ resistor in series with IN1- IN8, with respect to GNDF                   | ±15   | kV    |

## **Safety Regulatory Approvals**

|    |  | • |  |
|----|--|---|--|
| UL |  |   |  |

The MAX22192 are certified under UL1577. For more details, refer to File E351759.

Rated up to  $600V_{\mbox{RMS}}$  isolation voltage for single protection.

### **cUL (EQUIVALENT TO CSA NOTICE 5A)**

The MAX22192 are certified up to  $600V_{RMS}$  for single protection. For more details, refer to File E351759.

## **Safety Limits**

Damage to the IC can result in a low-resistance path to ground or to the supply and, without current limiting, the MAX22192 could dissipate an excessive amount of power. Excessive power dissipation can damage the die and result in damage to the isolation barrier, potentially causing downstream issues. Table 1 shows the safety limits for the MAX22192.

The maximum safety temperature (T<sub>S</sub>) for the device is the 150°C maximum junction temperature specified in the absolute maximum ratings (see the <u>Absolute Maximum Ratings</u> section). The power dissipation (P<sub>D</sub>) and junction-to-ambient thermal impedance ( $\theta_{JA}$ ) determine

the junction temperature. Thermal impedance values ( $\theta_{JA}$  and  $\theta_{JC}$ ) are available in the <u>Package Information</u> section of the data sheet. The power dissipation ( $P_D$ ) can be calculated as:

$$P_D = \sum (V_{IN} \times I_{IN}) + V_{DD24F} \times I_{DD24F} + V_{LF} \times I_{LF} + V_{DDL} \times I_{DDL}$$

Calculate the junction temperature (T<sub>J</sub>) as:

$$T_J = T_A + (P_D \times \theta_{JA})$$

<u>Figure 2</u> and <u>Figure 3</u> show the thermal derating curve for safety limiting the power and the current of the device. Ensure that the junction temperature does not exceed 150°C.



Figure 2. Thermal Derating Curve for Safety Power Limiting



Figure 3. Thermal Derating Curve for Safety Current Limiting

## Table 1. Safety Limiting Values for the MAX22192

| PARAMETER                      | SYMBOL         | TEST CONDITIONS                                                 | MAX  | UNIT |
|--------------------------------|----------------|-----------------------------------------------------------------|------|------|
| Safety Current on Any Pin      | IS             | T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C, Multilayer Board | 20   | mA   |
| Total Safety Power Dissipation | PS             | T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C, Multilayer Board | 2286 | mW   |
| Maximum Safety Temperature     | T <sub>S</sub> |                                                                 | 150  | °C   |

## **Typical Operating Characteristics**

 $(V_{DD24F} = +24V, V_{DD3F} = V_{LF} = +3.3V, V_{DDL} = +3.3V, T_A = +25^{\circ}C, R_{REFDI} = 7.5k\Omega, R_{REFWB} = 24k\Omega, R_{IN} = 1.5k\Omega, unless otherwise noted.)$ 

















## **Typical Operating Characteristics (continued)**

 $(V_{DD24F} = +24V, V_{DD3F} = V_{LF} = +3.3V, V_{DDL} = +3.3V, T_A = +25^{\circ}C, R_{REFDI} = 7.5k\Omega, R_{REFWB} = 24k\Omega, R_{IN} = 1.5k\Omega, unless otherwise noted.)$ 

















## **Typical Operating Characteristics (continued)**

 $(V_{DD24F}=+24V,\,V_{DD3F}=V_{LF}=+3.3V,\,V_{DDL}=+3.3V,\,T_{A}=+25^{\circ}C,\,R_{REFDI}=7.5k\Omega,\,R_{REFWB}=24k\Omega,\,R_{IN}=1.5k\Omega,\,unless \,otherwise \,noted.)$ 













## **Typical Operating Characteristics (continued)**

 $(V_{DD24F}$  = +24V,  $V_{DD3F}$  =  $V_{LF}$  = +3.3V,  $V_{DDL}$  = +3.3V,  $V_{A}$  = +25°C,  $V_{REFDI}$  = 7.5k $V_{REFWB}$  = 24k $V_{REFWB}$  = 1.5k $V_{REFWB}$  =













## **Pin Configurations**

| TOP VIEW             | Α              | В                        | С          | D                 | E          | F                 | G                         | Н              |          | J                          | K               |
|----------------------|----------------|--------------------------|------------|-------------------|------------|-------------------|---------------------------|----------------|----------|----------------------------|-----------------|
| 1                    | +              | 0                        | $\bigcirc$ | <u> </u>          | 0          | <u></u>           | $\bigcirc$                | <u></u>        |          | 0                          | 0               |
| 2                    | REFWB () LEDR0 | GNDF<br>()<br>REFDI      | IN8        | IN7<br>()<br>LED7 | IN6        | IN5<br>()<br>LED5 | V <sub>LF</sub> () FFAULT | IREADY  OREADY | MAX22192 | GNDL<br>()                 | NC<br>()<br>AFS |
| 3                    | ()<br>LEDR0    | ()<br>LEDR1              | ()<br>GNDF | ()<br>GNDF        | ()<br>GNDF | ()<br>FSDO        | ()<br>IFAULT              | ()<br>GNDF     |          | V <sub>DDL</sub> () LFAULT | $\bigcirc$      |
| 4                    | ()<br>LEDC0    | ()<br>LEDC1              | GNDF       | ()<br>GNDF        | $\bigcirc$ | $\bigcirc$        | ()                        | ()<br>GNDF     |          | LLATCH                     | $\bigcirc$      |
| 5                    | ()<br>LEDC2    | ()<br>M1                 | ()<br>GNDF | ()<br>GNDF        | ()<br>GNDF | ()<br>FSCLK       | $\bigcirc$                | ()<br>GNDF     |          | ()<br>LSCLK                | $\bigcirc$      |
| 6                    | ()<br>M0       | ()<br>V <sub>DD24F</sub> | ()<br>LED1 | ()<br>LED2        | ()<br>LED3 | ()<br>LED4        | ()<br>FCS                 | ()<br>GNDF     |          | ()<br>GNDL                 | SDOEN           |
| 7                    | ()<br>VDD24F   | ()<br>VDD3F              | O<br>IN1   | ()<br>IN2         | ()<br>IN3  | ()<br>IN4         | ()<br>EXTVM               | ()<br>GNDF     |          | NC NC                      | )<br>NC         |
| GQFN<br>(6mm x 10mm) |                |                          |            |                   |            |                   |                           |                |          |                            |                 |

## **Pin Description**

| PIN                                | NAME               | FUNCTION                                                                                                                                                                                                   | REFERENCE |
|------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| POWER SUPPLY                       | ′                  |                                                                                                                                                                                                            |           |
| J2                                 | V <sub>DDL</sub>   | Logic-Side Power Supply. Bypass with 0.1µF ceramic capacitor as close as possible to the pin. Set logic level for all logic-side signals.                                                                  | GNDL      |
| J1, J6                             | GNDL               | Power and Signal Ground for Logic-Side                                                                                                                                                                     | -         |
| A7, B6                             | V <sub>DD24F</sub> | 24V Field Supply. Bypass with 0.1 $\mu$ F capacitor in parallel with 1 $\mu$ F capacitor to GNDF. If powering the MAX22192 from V <sub>DD3F</sub> , leave V <sub>DD24F</sub> unconnected.                  | GNDF      |
| В7                                 | V <sub>DD3F</sub>  | 3.3V Field-Side Output. Internal LDO output when powered from $V_{DD24F}$ , or 3.0V–5.5V supply input when $V_{DD24F}$ is unconnected. Bypass to GNDF with 0.1µF capacitor in parallel with 1µF capacitor. | GNDF      |
| G1                                 | V <sub>LF</sub>    | Field-Side Logic Interface Supply. Bypass with 0.1µF ceramic capacitor as close as possible to the pin. Set logic level for all field-side digital signals.                                                | GNDF      |
| B1, C3-C5, D3-<br>D5, E3-E5, H3-H7 | GNDF               | Power and Signal Ground for Field-Side                                                                                                                                                                     | -         |

## **Pin Description (continued)**

| PIN            | NAME       | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                             | REFERENCE |
|----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| LOGIC-SIDE DIG | SITAL PINS |                                                                                                                                                                                                                                                                                                                                                                                                                      | I         |
| K5             | <u>ICS</u> | Logic-Side Chip-Select Input. Input to $\overline{\text{CS}}$ Isolation Channel. Has a weak internal pullup to $V_{DDL}$ . Drive $\overline{\text{LCS}}$ low to enable LSDO and assert $\overline{\text{FCS}}$ low, which latches input states and enable the field-side SPI interface.                                                                                                                              | GNDL      |
| J5             | LSCLK      | Logic-Side Serial Clock Input to SCLK Isolation Channel. Has a weak internal pulldown.                                                                                                                                                                                                                                                                                                                               | GNDL      |
| K4             | LSDI       | Logic-Side Serial Data Input to SDI Isolation Channel. Has a weak internal pulldown. Data is clocked into LSDI on the rising edge of LSCLK. OSDI is the output of SDI channel on the field-side.                                                                                                                                                                                                                     | GNDL      |
| КЗ             | LSDO       | Logic-Side Serial Data Output. Becomes High-Z when $\overline{\text{LCS}}$ and $\overline{\text{SDOEN}}$ are both high. LSDO is enabled when either $\overline{\text{LCS}}$ or $\overline{\text{SDOEN}}$ is low. Data is updated on the falling edge of LSCLK.                                                                                                                                                       | GNDL      |
| J4             | LLATCH     | Logic-Side Input to LATCH Isolation Channel. Has a weak internal pullup to V <sub>DDL</sub> .  Drive LLATCH low to assert FLATCH low, which latches all eight input states.                                                                                                                                                                                                                                          | GNDL      |
| J3             | LFAULT     | Logic-Side Open-Drain Output of FAULT Isolation Channel. LFAULT goes low to indicate fault conditions on the field-side. Connect a pullup resistor to V <sub>DDL</sub> .                                                                                                                                                                                                                                             | GNDL      |
| K6             | SDOEN      | LSDO Enable. Has a weak internal pullup to V <sub>DDL</sub> . Drive SDOEN low to enable LSDO when sharing the isolation with other field-side SPI devices in the independent slave configuration; drive SDOEN high and allow LCS to enable LSDO in the standalone or daisy-chain configuration.                                                                                                                      | GNDL      |
| K2             | AFS        | Field-Side Active. AFS is high to indicate field-side is operating normally and IREADY is low. When field-side is not powered, AFS is set low and all logic-side outputs are in a default state (IFAULT is low and LSDO is low when enabled). A nominal 100µs delay is added between the detection of field-side power and the assertion of AFS to ensure power supply is settled and a minimum pulse width for AFS. | GNDL      |
| K1, J7, K7     | NC         | Not Connected. Leave it unconnected, or connect to GNDL                                                                                                                                                                                                                                                                                                                                                              | -         |
| FIELD-SIDE DIG | ITAL PINS  |                                                                                                                                                                                                                                                                                                                                                                                                                      |           |
| G6             | FCS        | Output of $\overline{\text{CS}}$ Isolation Channel and Field-Side Chip-Select Input. All digital input states are latched and field-side SPI interface is active when $\overline{\text{FCS}}$ is low. Connect the $\overline{\text{CS}}$ of other field-side SPI devices to $\overline{\text{FCS}}$ when sharing the MAX22192 isolation in the daisy-chain configuration.                                            | GNDF      |
| F5             | FSCLK      | Output of SCLK Isolation Channel and Field-Side Serial Clock Input. Connect the SCLK of other field-side SPI devices to FSCLK when sharing the MAX22192 isolation.                                                                                                                                                                                                                                                   | GNDF      |
| G5             | OSDI       | Output of SDI Isolation Channel. In the standalone SPI or independent slave configuration, connect OSDI to FSDI. In the daisy-chain configuration, connect OSDI to the SDI of the first field-side SPI device. The MAX22192 is the last device in the chain. Refer to Figure 12 for details.                                                                                                                         | GNDF      |

## **Pin Description (continued)**

| PIN      | NAME     | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | REFERENCE |
|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| G4       | FSDI     | Field-Side Serial Data Input. Has a weak internal pulldown. Data is clocked into FSDI on the rising edge of FSCLK. In the standalone SPI or independent slave configuration, connect OSDI to FSDI. In the daisy-chain configuration, connect FSDI to the SDO of the next to last field-side SPI device. The MAX22192 is the last device in the chain. Refer to Figure 12 for details.                                                                                                                                                                                    | GNDF      |
| F3       | FSDO     | Field-Side Serial Data Output and Input to SDO Isolation Channel. Data is updated on the falling edge of FSCLK. When FCS is high, FSDO is high-impedance. In the SPI independent slave configuration, connect the SDO of other field-side SPI devices to FSDO. In the daisy-chain configuration, the MAX22192 is the last device in the chain since FSDO is internally connected to the isolation. Refer to Figure 12 for details.                                                                                                                                       | GNDF      |
| F4       | FLATCH   | Output of LATCH Isolation Channel and Field-Side LATCH Input. FLATCH and FCS control the data latch at the input of the field-side serializer. The latch is transparent when both FCS and FLATCH are high. The input data is frozen on the falling edge of either FLATCH or FCS. Connect FLATCH to the LATCH input of other field-side SPI devices when sharing the MAX22192 isolation.                                                                                                                                                                                  | GNDF      |
| G2       | FFAULT   | Field-Side Open-Drain Active-Low Fault Indicator. Connect a pullup resistor to $V_{LF}$ . Connect $\overline{F}\overline{F}\overline{A}\overline{U}\overline{L}\overline{T}$ to isolate $\overline{F}\overline{A}\overline{U}\overline{L}\overline{T}$ signal. $\overline{F}\overline{F}\overline{A}\overline{U}\overline{L}\overline{T}$ goes low to indicate that one or more of the flags in the FAULT registers have been set. The faults include: supply monitors, temperature monitors, CRC error, wire-break detection, and short or open at REFDI or REFWB pins. | GNDF      |
| G3       | ĪFAULT   | Field-Side Input to FAULT Isolation Channel. Has a weak internal pulldown. Connect FFAULT and FAULT of other field-side SPI devices to IFAULT when sharing the MAX22192 isolation.                                                                                                                                                                                                                                                                                                                                                                                       | GNDF      |
| H2       | OREADY   | Field-Side Open-Drain Active-Low Ready Indicator. OREADY goes low indicating the field-side is powered up and ready for operation. Connect OREADY to IREADY to isolate READY signal. Connect a pullup resistor to V <sub>LF</sub> .                                                                                                                                                                                                                                                                                                                                      | GNDF      |
| H1       | IREADY   | Field-Side Ready Input to READY Isolation Channel. Has a weak internal pullup. Assert IREADY low when field-side is ready for operation. When IREADY is high, AFS is low and logic-side outputs are in their default state (LFAULT is low and LSDO is low when enabled). When IREADY is low, AFS is high and all isolation channels operate normally. Connect OREADY and READY of other field-side SPI devices to IREADY when sharing the MAX22192 isolation.                                                                                                            | GNDF      |
| B5<br>A6 | M1<br>M0 | SPI Control Mode. See <u>Table 3</u> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | GNDF      |
| Λ0       | IVIU     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |

## **Pin Description (continued)**

| PIN                               | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | REFERENCE |
|-----------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| INPUT PINS                        |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ,         |
| C7, D7, E7, F7,<br>F1, E1, D1, C1 | IN1 - IN8        | Field Digital Inputs. For Type 1 and Type 3 inputs, place a $1.5 \mathrm{k}\Omega$ resistor between the field input and IN_ pin. For Type 2 inputs, place a $1 \mathrm{k}\Omega$ resistor between field input and IN_ pin. Capacitors for filtering should not be connected to the IN_ pins. See the Surge Protection of Field Inputs section for further information.                                                                                                                    | GNDF      |
| C6, D6, E6, F6,<br>F2, E2, D2, C2 | LED1 -<br>LED8   | Energyless LED Driver Outputs. Connect to GNDF if LEDs are not used.                                                                                                                                                                                                                                                                                                                                                                                                                      | GNDF      |
| A2, B3, A3                        | LEDR0 -<br>LEDR2 | Open-Drain Auxiliary LED Matrix Row 0–2 Output, or Push-Pull GPO Output. Connect to LED cathode when configured as LED output. Connect a resistor in series with the LED between LEDR_ and LEDC Refer to the <a href="Mailto:GPO Register">GPO Register</a> and <a href="LED Register">LEDR_ and LEDR_ Register</a> for details.                                                                                                                                                          | GNDF      |
| A4, B4, A5                        | LEDC0 -<br>LEDC2 | Open-Drain Auxiliary LED Matrix Column 0–2 Output, or Push-Pull GPO Output. Connect to LED anode when configured as LED output. Connect a resistor in series with the LED between LEDR_ and LEDC Refer to the <i>GPO Register</i> and <i>LED Register</i> for details.                                                                                                                                                                                                                    | GNDF      |
| B2                                | REFDI            | Digital Input Current-Limit Reference Resistor. For Type 1 and Type 3 inputs, place a 7.5k $\Omega$ resistor from REFDI to GNDF. For Type 2 inputs, place a 5.2k $\Omega$ resistor from REFDI to GNDF.                                                                                                                                                                                                                                                                                    | GNDF      |
| A1                                | REFWB            | Wire-Break Current-Limit Reference Resistor. Connect a $5.2k\Omega$ – $50k\Omega$ resistor from REFWB to GNDF to set the wire-break threshold. See the <u>Wire-Break Detection</u> section for details.                                                                                                                                                                                                                                                                                   | GNDF      |
| G7 EXTVM                          |                  | External $V_{DD24F}$ Supply Monitoring Input. Connect EXTVM to GNDF to use internal thresholds for both $V_{DD24F}$ undervoltage and voltage missing monitoring. Connect EXTVM to external resistive divider to set the external thresholds for both $V_{DD24F}$ undervoltage and voltage missing monitoring. Connect EXTVM to $V_{DD3F}$ to disable $V_{DD24F}$ voltage monitoring, while 24VM and 24VL faults are always off. This is useful when the device is powered by $V_{DD3F}$ . | GNDF      |

## **Functional Block Diagram**



## **Detailed Description**

The MAX22192 senses the state (on, high or off, low) of eight digital inputs. The voltages at the IN1 to IN8 input pins are compared against internal references to determine whether the sensor is ON (logic 1) or OFF (logic 0). All eight inputs are simultaneously latched by the assertion of either LLATCH or LCS, and the data made available in a serialized format using the isolated SPI interface. Placing a 7.5k $\Omega$  current-setting resistor between REFDI and GNDF, and a  $1.5k\Omega$  resistor between each field input and the corresponding IN input pin ensures that the current at the ON and OFF trip points, as well as the voltage at the trip points, satisfy the requirements of IEC 61131-2 for Type 1 and Type 3 inputs. The current sunk by each input pin rises linearly with input voltage until the level set by the current limiter is reached; any voltage increase beyond this point does not increase the input current. Limiting the input current ensures compliance with IEC 61131-2 while significantly reducing power dissipation compared to traditional resistive inputs.

The current-setting resistor R<sub>REFDI</sub> can be calculated using this equation:

 $R_{REFDI} = 17.63V / I_{INLIM}$ 

### **Input Filters**

Each input (IN1-IN8) has a programmable filter and input data can be filtered to reduce noise, or it can be read directly for more rapid response. The input is sampled and data is updated at 1MHz (typ) when the input filter is disabled. When the digital filter is enabled, the input is sampled at 200kHz (typ). Bit FBP in the corresponding FLT register is used to bypass the filter or to enable the filter. One of eight filter delays (50µs, 100µs, 400µs, 800µs, 1.6ms, 3.2ms, 12.8ms, 20ms) can be independently selected for each channel. Noise rejection is accomplished through a nonrollover up-down counter where the state of the field input controls the counting direction (up or down). The filter uses an up-down counter fed by a 200kHz clock. If the input is high, it counts up; if the input is low, it counts down. The filter output is updated when the counter hits the upper or lower limit, with the upper limit depending on the selected filter delay and the lower limit being zero regardless of the filter delay. The low-to-high transition of the filter occurs when the counter reaches the upper limit. The high-to-low transition occurs when the counter reaches the lower limit. There is no rollover; counting simply stops when the upper or lower limit is hit. The filter delay is the time it takes to reach the upper/lower limit in response to a step input when the counter starts from the lower/upper limit.



Figure 4. Switching Characteristics for IEC 61131-2 Type 1, 2, and 3 24V<sub>DC</sub> Digital Inputs

If the input is not a step function, but is bouncing, as shown in <u>Figure 5</u>, the output changes state after a total delay of:

Total Delay = Filter Delay + 2 x (Total Time at the Old State)

In the example in Figure 5, the filter has a nominal delay of 1.6ms, and the input returns high for two 0.2ms periods after the first transition from high to low. These transitions back to the high state extend the time before the output of the filter switches. Total Delay =  $1.6ms + 2 \times (0.2ms + 0.2ms) = 2.4ms$ .

### **Wire-Break Detection**

Each input (IN1–IN8) includes a second threshold comparator that can be individually enabled to verify the integrity of field wiring. The comparator senses the presence of the small input current produced by a two-wire proximity sensor in its open state, or the current from an

open switch with a diagnostic resistor placed across it. The wire break current threshold is set by placing a resistor between REFWB and GNDF, and is adjustable from 50μA to 470μA. If this current is missing, due to an openwire or a wire shorted to GNDF, the comparator trips, and after filtering, sets a corresponding sticky bit in the WB register. Bits in this register remain set until the register is read, which automatically clears all bits in the register. All wire-break detectors include a fixed 20ms filter, and like the input data, the input to the WB register is frozen when either LCS or LLATCH is held low. The eight wire-break flags are ORed together to produce the WBG flag in the FAULT1 register. This flag remains set until all flags in the WB register have been cleared.

The wire-break threshold resistor  $R_{\mbox{\scriptsize REFWB}}$  can be calculated using this equation:

$$R_{REFWB} = 2.44V \div I_{WB}$$



Figure 5. MAX22192 Digital Filter

## **Type 2 Sensor Inputs**

The additional input current (6mA min) and associated power dissipation of the Type 2 input requires the use of two MAX22192 inputs in parallel. The current of each channel is set to a nominal 3.39mA (6.78mA total) by placing a  $5.2k\Omega$  resistor from REFDI to GNDF. The proper voltage drop across the input resistor is maintained by reducing the resistance from  $1.5k\Omega$  to  $1k\Omega$  for each

MAX22192 channel. For proper surge protection, it is important that each MAX22192 input has its own resistor. Any two MAX22192 channels can be used; they need not be contiguous (Figure 6). Either channel can be read to determine the input state. The additional power dissipation from this Type 2 configuration can reduce the maximum ambient operating temperature, especially when all the inputs are high, the MAX22192 is powered by  $V_{DD24F}$  more than 30V, or  $V_{DD3F}$  has additional load.



Figure 6. Implementing a 4-Channel Type 2 Digital Input with MAX22192

## **Energyless LED Drivers**

When IN\_ is determined to be ON, its input current is diverted to the LED\_ pin and flows from that pin to GNDF. Placing an LED between LED\_ and GNDF provides an indication of the input state without increasing overall power dissipation. If the indicator LEDs are not used, connect LED\_ to GNDF.

## **Programmable Auxiliary LEDs**

LEDR and LEDC pins can be configured as LED drivers for a 3 × 3 LED crossbar matrix by setting the DIR bit low in the GPO register. LEDR pins are open-drain pulldown drivers to be connected to LED's cathode, and LEDC pins are open-drain pullup drivers to be connected to LED's anode (see Figure 7). This offers a pin-optimized configuration for driving nine LEDs. One LED, located at row 2 column 2 (R2C2), is dedicated to the status of the V<sub>DD24F</sub> supply. It is on when V<sub>DD24F</sub> supply voltage is above the 24VM voltage missing threshold. The remaining eight LEDs are typically configured to indicate the wire break status of eight channels, but can also be used for other purposes. Each LED's On or Off status is controlled by setting the corresponding bit in the LED register. LEDs in the On state are driven with a 33% duty cycle, 1kHz square wave powered by V<sub>DD3F</sub> supply. Each LED's oncurrent is set by a current-limiting resistor in series with



Figure 7. MAX22192 LED Matrix (LEDR\_, LEDC\_)

each LEDC\_ output (Figure 7). Current from each resistor flows through only one LED at a time.

When powering the MAX22192 directly from the  $V_{DD24F}$  field supply, the  $V_{DD3F}$  is powered from  $V_{DD24F}$  using an internal LDO. Care should be taken not to exceed the maximum power dissipation ratings (see the <u>Absolute Maximum Ratings</u> section). Since the LEDs draw current ultimately from  $V_{DD24F}$  supply, each LED in the On state generates approximately the same amount of power dissipation as an input channel in the On state. This is not a concern when the LEDs are used as wire-break indicators, because for each LED that is on, at least one input is in wire-break and guaranteed to be off.

## LEDR\_ and LEDC\_ as GPOs

The LEDR\_ and LEDC\_ pins used for the LED driver matrix can also be configured as push-pull GPO pins. It provides further flexibility and allows general purpose steady-state signals to be created without multiplexing. Set the DIR bit in the GPO register to high to configure the pins as direct drive outputs and disable the LED matrix drivers. The output state of each pin is configured by the corresponding bits (bits [5:0]) in the GPO register, 0 as output low and 1 as output high (see the <u>Register Detailed Description</u> section).

## **Fault Detection and Monitoring**

FFAULT is an open-drain output that can be wire ORed with other open-drain field-side outputs and used to notify the host processor of a fault. When enabled, FFAULT goes low to indicate that one or more of the flags in the FAULT1 register have been set. These faults include: V<sub>DD24F</sub> low voltage alarm (24VL), V<sub>DD24F</sub> voltage missing alarm (24VM), overtemperature alarm 1 (ALRMT1), overtemperature alarm 2 (ALRMT2), CRC error detected on the previous SPI frame (CRC), power-on-reset event (POR), wire-break group error detected (WBG), and sources from the FAULT2 register. The FFAULT pin can be configured to be asserted by one or more fault flags if the corresponding fault bits are enabled in the FAULT1EN or FAULT2EN registers. The enabled bits do not affect the flags in the FAULT1 register, they only affect the FFAULT pin. Flags ALRMT1, ALRMT2, 24VL, and 24VM in the FAULT1 register are latched; they remain set until read even if the fault goes away. WBG is equivalent to the ORed output of the individual wire-break flags (WB[7:0]), which are latched until cleared by reading the WB register. CRC is not latched, but remains set until an uncorrupted SPI frame is received.

The STK bit in the GPO register configures the FFAULT pin to be sticky or to clear when the fault is removed. For example: if a low voltage condition on VDD24F is detected, the 24VL bit in the FAULT1 register is set and FFAULT asserts low provided bit 24VLE in the FAULT1EN register is set. If V<sub>DD24F</sub> then returns to normal levels, the 24VL bit in the FAULT1 register remains set until read; however the state of FFAULT pin depends on configuration bit STK in the GPO register. If STK is low, the FFAULT pin is not sticky and clears when the fault goes away even though the 24VL bit remains set. If STK is high, then the FFAULT pin reflects the state of the bit in the FAULT1 register and remains set until the bit is cleared by reading the FAULT1 register. The minimum pulse width for the FFAULT pin asserting low is 1µs typical. This ensures adequate time for the assertion of FFAULT to be recognized by the host even if the fault was present for a shorter time.

The power-on default for the FAULT1EN register is to enable CRC and POR. The FFAULT pin is in the nonsticky mode.

The MAX22192 provides an isolated  $\overline{\text{LFAULT}}$  pin on the logic-side. The  $\overline{\text{FFAULT}}$  signal can be isolated by con-

necting the FFAULT pin to the IFAULT pin on the field-side, which is the input of the FAULT isolation channel. The FAULT isolation channel can be shared by multiple field-side devices by wiring OR with other open-drain FAULT outputs, and connecting all field-side FAULT signals to IFAULT pin.

## Clearing Bits in the FAULT1 Register

24VL and 24VM sticky (or latched) bits in the FAULT1 register can be read and cleared either through a direct read of the FAULT1 register, or through a SPI Mode 0 or Mode 2 read or write command if bit 24VF in the CFG register is equal to 0. SPI Modes 0 and 2 transactions read and clear bits 24VL and 24VM (Table 5). This valid SPI transaction also clears the CRC bit. Note that the CRC bit is only active in Modes 0 and 2 since the CRC code is only generated in these two modes. The WBG bit in the FAULT1 register is the real-time ORed value of bits WB[7:0] in the WB register and the WBG bit is not cleared by reading the FAULT1 register. Reading the bits in the WB register clears the WB register and for convenience also clears the WBG bit in the FAULT1 register.



Figure 8. FFAULT/LFAULT Output Sources

## External V<sub>DD24F</sub> Voltage Monitor

The EXTVM input controls the  $V_{DD24F}$  field supply voltage monitoring thresholds for both the V<sub>DD24F</sub> low voltage alarm (24VL) and the V<sub>DD24F</sub> voltage missing alarm (24VM). When the EXTVM is connected to  $V_{DD3F}$ , the V<sub>DD24F</sub> voltage monitoring on both 24VL and 24VM are turned off, and the 24VL and 24VM bits in the FAULT1 reqister are always low. This is useful when the MAX22192 is being powered directly from a 3.3V supply on V<sub>DD3F</sub> and V<sub>DD24F</sub> is unconnected. When EXTVM is connected to GNDF, the voltage on  $V_{DD24F}$  must be above the internal low voltage and voltage missing thresholds to clear the 24VL and 24VM alarms. To use the user-defined VDD24F voltage monitoring thresholds, use an external resistive divider to apply an analog voltage directly to EXTVM. The voltage at EXTVM must be greater than the 24VL threshold of 1V (V24VL) nominal, and the 24VM threshold of 0.81V (V<sub>24VM</sub>) nominal to clear the faults. Figure 9 shows an example of the V<sub>DD24F</sub> being monitored with the use of external resistive divider to set user-defined 24VL and 24VM thresholds,  $V_{DD24\ VL}$  and  $V_{DD24\ VM}$ .

$$V_{DD24\_VL} = V_{24VL} \times (1 + R2 / R1)$$
  
 $V_{DD24\_VM} = V_{24VM} \times (1 + R2 / R1)$ 

### Short/Open Detection at REFDI and REFWB

Short or open detection at the REFDI and REFWB pins is implemented by monitoring the current at REFDI and REFWB pin. When more than 550µA of current is detected at the REFDI pin, meaning a short at REFDI, all input channels are disabled, but the REFDI buffer is still on to keep



Figure 9. External V<sub>DD24F</sub> Thresholds Set by EXTVM and External Resistor Divider

the detection. When less than a 6.6µA current is detected, meaning an open at REFDI, the 2mA minimum input current is not guaranteed. When open or short at the REFDI pin is detected, the RFDIO or RFDIS bit in the FAULT2 register is set (Table 2).

When more than 550µA current is detected at the REFWB pin, meaning a short at the REFWB pin, the wire-break faults are always on even though the input wires are correctly connected. When less than 6.6µA current is detected, meaning an open at REFWB, the wire-break faults are always off even though the input wires are not connected. When open or a short at the REFWB pin is detected, the RFWBO or RFWBS bit in the FAULT2 register is set (Table 2). Note the RFWBO bit is set when the wire-break function of all channels are off, or after power-on-reset (see the *Register Detailed Description* section).

### **Thermal Consideration**

The MAX22192 operates at an ambient temperature of 125°C on a properly designed PCB. Operating at higher voltages, with heavy output loads or driving LEDs while input channels are on increases power dissipation and reduces the maximum allowable operating temperature. See the <u>Package Information</u> and <u>Absolute Maximum Ratings</u> sections for safety operation temperature and maximum power dissipation.

The MAX22192 is in thermal shutdown when the thermal shutdown temperature threshold (165°C typical) is exceeded. During thermal shutdown, the internal voltage regulator, input channels, REFDI and REFWB circuitry, and field-side SPI communication are all turned off, except that register values are retained. A thermal shutdown event can be read back from the FAULT2 register once the device is out of thermal shutdown (Table 2).

## Powering the MAX22192 with the V<sub>DD3F</sub> Pin

The MAX22192 can alternatively be powered using a 3.0V-5.5V supply connected to the  $V_{DD3F}$  pin. In this case, a 24V supply is no longer needed and the  $V_{DD24F}$  pin must be left unconnected. This configuration has lower power consumption and heat dissipation since the on-chip LDO voltage regulator is disabled (the  $V_{DD24F}$  undervoltage lockout is below the threshold and automatically disables the LDO). See Figure 10 for details.

In this configuration, connect the EXTVM pin to  $V_{DD3F}$  to disable the  $V_{DD24F}$  voltage monitoring function. Otherwise, the device always indicates a "24V FAULT" due to bits 24VL and 24VM in the FAULT1 register, and the FFAULT pin is always active (low) if the bits are enabled in the FAULT1EN register. To overcome this, set bits 24VLE and 24VME in the FAULT1EN register to 0.

Table 2. Thermal Shutdown and Open/Short at REFDI and REFWB

|                     | BIT IN FAULT2<br>REGISTER | BEHAVIOR                                    | INTERNAL BLOCKS                                                                                                        |
|---------------------|---------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| SHORT at REFDI      | RFDIS                     | Input channels are disabled                 | All input channels disabled, REFDI buffer on                                                                           |
| OPEN at REFDI       | RFDIO                     | 2mA minimum current limit is not guaranteed | -                                                                                                                      |
| SHORT at REFWB      | RFWBS                     | Wire-break faults are always on             | -                                                                                                                      |
| OPEN at REFWB*      | RFWBO                     | Wire-break faults are always off            | -                                                                                                                      |
| THERMAL<br>SHUTDOWN | OTSHDN                    | Device shutdown                             | Internal LDO disabled, all input channels disabled, REFDI buffer off, field-side SPI off, SPI configuration maintained |

<sup>\*</sup>RFWBO is set after power-on-reset or when wire-break detection on all channels are turned off.



Figure 10. MAX22192 Field-Side Powered by  $V_{DD3F}$ ,  $V_{DD24F}$  Unconnected, EXTVM Disabled

## **Digital Isolation**

The MAX22192 provides galvanic isolation for digital signals that are transmitted between two ground domains, GNDF and GNDL. The device withstands up to 600V<sub>RMS</sub> for up to 60 seconds in the 70-pin GQFN package, which has 2.3mm of creepage and clearance. The package material has a minimum comparative tracking index (CTI) of 600V, giving it a Group I rating in creepage tables.

The MAX22192 offers low-power operation, high electromagnetic interference (EMI) immunity, and stable temperature performance through Maxim's proprietary process technology. The device isolates different ground domains and blocks high-voltage/high-current transients from sensitive or human interface circuitry.

The logic supply voltages  $V_{LF}$  and  $V_{DDL}$  determine the logic levels on the field-side and logic-side, respectively. The  $V_{LF}$  can be set independetly to any voltage from 3.0V to 5.5V, and the  $V_{DDL}$  can be set from 1.71V to 5.5V.

## **Isolation Channels**

The MAX22192 provides six isolation channels including  $\overline{\text{CS}}$ , SCLK, SDI, SDO,  $\overline{\text{FAULT}}$ , and  $\overline{\text{LATCH}}$ . The  $\overline{\text{LCS}}$ , LSCLK, LSDI, LSDO,  $\overline{\text{LFAULT}}$  and  $\overline{\text{LLATCH}}$  are logic-side signals, referenced to GNDL. These signals are isolated from field-side and usually interface with microcontrollers or FPGAs. The  $\overline{\text{FCS}}$ , FSCLK, FSDI, OSDI, FSDO,  $\overline{\text{FFAULT}}$ ,  $\overline{\text{IFAULT}}$ ,  $\overline{\text{OREADY}}$ , and  $\overline{\text{IREADY}}$  are field-side signals, referenced to GNDF. They can be connected with other field-side SPI and control signals when sharing the MAX22192 isolation channels.

The LCS and LSCLK are the logic-side isolation inputs, and the FCS and FSCLK are their corresponding fieldside isolation outputs. The  $\overline{\text{CS}}$  and SCLK signals from other field-side devices can be connected to FCS and FSCLK when sharing the isolation in the daisy-chain or independent slave mode. The CS signals from other field-side devices should have their own external isolation channels in the independent slave mode. The OSDI is the field-side output of the SDI isolation channel, and the LSDI is the corresponding logic-side input. Connect the OSDI to FSDI in the standalone or independent slave mode. The SDI signals from other field-side devices can be connected to OSDI when sharing the isolation in the independent slave mode. In the daisy-chain mode, connect the OSDI to the SDI of the first field-side device in the chain, and connect FSDI to the SDO of the next to last field-side device in the chain. The MAX22192 is the last device in the chain. The FSDO is the field-side input of the SDO isolation channel, and the LSDO is the corresponding logic-side output. The SDO signals from other field-side devices can be connected to FSDO when sharing the isolation in the independent slave mode. Refer to the *Typical Operating Circuits* for details.

The FFAULT is the field-side active-low open-drain FAULT indicator. Connect the FFAULT output to the IFAULT input to isolate the FAULT signal, and LFAULT is the logic-side open-drain output. When sharing the isolation with other field-side devices, connect the open-drain FAULT signals from other devices to IFAULT. Both FFAULT and LFAULT pins require a pullup resistor.

The OREADY is the field-side active-low READY indicator. OREADY goes low indicating the field-side is powered up and ready for operation. Connect the OREADY output to the IREADY input to isolate the READY signal, and AFS is the logic-side output. When IREADY is high, AFS is low and logic-side outputs are in their default state, indicating the field-side is not ready for operation. When IREADY is low, AFS is high and the MAX22192 operates normally. The READY isolation channel can be shared by other field-side devices by connecting other opendrain READY signals to IREADY. Refer to the Typical Operating Circuits for details.

When sharing the READY isolation channel with other opendrain active-low READY signals such as that of MAX22190, the OREADY signal and the READY signal from the MAX22190s are connected together to the IREADY pin. The IREADY is pulled low when one of the OREADY or READY signal from the MAX22190s is low and ready for operation. Care must be taken on the software to determine if all of the devices are ready. Alternatively, an OR gate can be used between OREADY and other READY signals to guarantee the IREADY signal is only pulled low when all the READY signals are low.

The logic-side SDOEN signal is an output enable control for LSDO. It is useful when the MAX22192 isolation channels are shared by other field-side devices in the independent slave mode by enabling the LSDO when LCS is not asserted. When the MAX22192 is operating in standalone or daisy-chain mode, LCS low enables all field-side devices' SPI interface as well as the LSDO output. When the MAX22192 is operating in the independent slave mode, the MAX22192 uses LCS to enable its own SPI, while other field-side devices have their own dedicated CS isolation channel, external to the MAX22192. The independent slave mode requires LSDO to be enabled any time one of the CS signals is asserted, which can be accomplished by asserting SDOEN low. In the case that there is no need for LSDO to be high-impedance, SDOEN can be permanently connected to GNDL. Refer to the Typical Operating Circuits for details.

### **SPI Interface**

The MAX22192 has an SPI compatible interface used to read input data, read diagnostic data, and configure all the registers. Each configuration register can be read back to ensure proper configuration. The interface can be operated in one of four modes as controlled by the strapping inputs M0 and M1 (Table 3). Asserting LCS low latches the state of all inputs and enables the SPI interface. For all modes, data at the LSDI input is sampled on the

Table 3. SPI Interface Modes

| MODE | M1: M0 | FRAME LENGTH | CRC | DAISY CHAIN |
|------|--------|--------------|-----|-------------|
| 0    | 0 0    | 24-bit       | Yes | No          |
| 1    | 0 1    | 16-bit       | No  | No          |
| 2    | 1 0    | 24-bit       | Yes | Yes         |
| 3    | 11     | 16-bit       | No  | Yes         |

rising edge of LSCLK and data at LSDO is updated on the falling edge of LSCLK. The MSB ( $\overline{R}/W$  bit) is always the first bit of the SPI frame. Transitions of LSCLK while  $\overline{LCS}$  is deasserted (high) are ignored. LSCLK must idle low when  $\overline{LCS}$  is asserted.

### **SPI Protocol**

The serial output of the device adheres to the SPI protocol, running with CPHA = 0 and CPOL = 0. In all modes, the first 8-bits clocked out of LSDO after  $\overline{LCS}$  is asserted are data bits showing the status of inputs IN8–IN1; this allows for rapid and convenient retrieval of the primary data. For write operations in SPI Modes 0 and 1, the next 8-bits clocked out of LSDO are the status bits of the WB (wire-break) register. This is true even if wire-break detection is not enabled, in which case all bits are 0. For reads in SPI Modes 0 and 1, the second 8-bits are the data from the specified register. See <u>Figure 11</u> for an SPI communication example.



Figure 11. SPI Communication Example (Mode 0)

SPI Modes 2 and 3 are more complex, since the content of the second byte is determined by the previous instruction. For non-daisy-chain compatible modes (SPI Modes 0 and 1), the read instruction is decoded on-thefly as the SPI frame is clocked in. The instruction is immediately executed and data from the specified register is clocked out in the same SPI frame. This is convenient and guick, but not compatible with daisy-chaining. When daisy-chaining, each unit does not know which portion of the bit stream it should decode until LCS is deasserted (the frame is finished). To accommodate this, all daisychainable read instructions require two SPI frames. The first frame contains the read instruction and register address, and the second frame returns the register data as the second byte of the frame. This is true regardless of the instruction being clocked in during the second frame.

LLATCH is used to simultaneously capture the input states of the MAX22192s and companion Octal Digital Input device MAX22190s, which are not controlled by the same LCS. This could be MAX22192 and MAX22190s in the same module, or MAX22192s in different modules.

## **Clock Count for Multiples of 8**

For each SPI cycle (between  $\overline{LCS}$  going low and going high), the device counts the number of LSCLK pulses. If it is not a multiple of 8, the SPI input data is discarded and bit FAULT8CK is set in the FAULT2 register.

## **CRC** generation

In SPI Interface Modes 0 and 2, five CRC bits can be used to check data integrity during transfer between the device and an external microcontroller. In applications where the integrity of data transferred is not of concern,

the CRC bits can be disabled by operating in SPI modes 1 and 3. The CRC uses the following polynomial:

$$P(x) = x^5 + x^4 + x^2 + x^0$$

The 5-bit CRC value is calculated using the first 19 data bits, padded with the 5-bit initial word 00111. The 5-bit CRC result is then appended to the original data bits to create the 24-bit SPI data frame. When the MAX22192 receives a data frame with a CRC error, the CRC error flag (CRC) in the FAULT1 register is set and, if CRCE is set, FFAULT pin is asserted. The CRC bit is not sticky, but does remain set until an error-free frame is received. SPI commands within a corrupted frame are ignored.

### **SPI Power Status**

On the field-side, only the SPI port buffers are powered from the  $V_{LF}$  supply; internal SPI circuits are powered from the  $V_{DD3F}$  supply. Both  $V_{DD3F}$  and  $V_{LF}$  must be valid for SPI communication to take place. In addition to powering the SPI circuits,  $V_{DD3F}$  also sustains the SPI memory (configuration and status registers). If power is being supplied through  $V_{DD24F}$ , then an auxiliary supply for the memory is also available. The auxiliary supply only sustains the memory, and it does not allow SPI communication. The auxiliary supply takes over if  $V_{DD3F}$  is lost due to external loading or a thermal shutdown event. When the event is over, the device configuration is maintained and fault information is available in the FAULT registers (Table 4).

The logic-side SPI communication is powered from the  $V_{DDL}$  supply regardless of the  $V_{DD24F}$  or  $V_{DD3F}$  status. The internal digital isolation operates normally as long as  $V_{LF}$  and  $V_{DDL}$  voltages are in the normal operating range.

**Table 4. SPI Port Power Status** 

| V <sub>DD24F</sub> | V <sub>DD3F</sub> | V <sub>LF</sub> | V <sub>DDL</sub> | SPI REGISTER<br>VALUE | FIELD-SIDE SPI<br>COMMUNICATION | LOGIC-SIDE SPI<br>COMMUNICATION |
|--------------------|-------------------|-----------------|------------------|-----------------------|---------------------------------|---------------------------------|
| Valid              | Valid             | Valid           | Valid            | Data Maintained       | Normal Operation                | Normal Operation                |
| Valid              | Valid             | Valid           | Not Valid        | Data Maintained       | Normal Operation                | TCS ignored, LSDO is High-Z     |
| Valid              | Not Valid         | X*              | X*               | Data Maintained       | FCS ignored, FSDO is High-Z*    | LCS ignored, LSDO is High-Z*    |
| Not Valid          | Valid             | Valid           | Valid            | Data Maintained       | Normal Operation                | Normal Operation                |
| Not Valid          | Valid             | Valid           | Not Valid        | Data Maintained       | Normal Operation                | TCS ignored, LSDO is High-Z     |
| Not Valid          | Not Valid         | X*              | X*               | Data Lost             | FCS ignored, FSDO is High-Z*    | LCS ignored, LSDO is High-Z*    |
| Х                  | Valid             | Not Valid       | Х                | Data Maintained       | FCS ignored, FSDO is High-Z     | LCS ignored, LSDO is High-Z     |

\*When  $V_{LF}$  and  $V_{DDL}$  are both valid, the internal isolation is powered up and operates normally, and SPI signals are transmitted between field-side and logic-side, no matter if  $V_{DD24F}$  or  $V_{DD3F}$  is valid or not. This is useful when the isolation channels are shared by multiple field-side devices.

## **Daisy-Chaining**

For systems with more than eight sensor inputs, multiple field-side devices can be daisy-chained to allow access to all data inputs through a single isolated serial port. When using a daisy-chain configuration on the field-side, connect OSDI to the SDI of the first device in the chain. Connect FSDI to the SDO of the next to last device in the chain. The MAX22192 is the last device in the chain. For all middle links, connect SDI to SDO of the previous device and SDO to SDI of the next device. FCS and FSCLK of all devices in the chain should be connected together in parallel, see Figure 12, which illustrates a 24-input application for daisy-chaining and Figure 13, which shows SPI daisy-chian timing for Mode 3.

### **Configuration Flowchart**

The MAX22192 powers on with default register settings and can be used in default mode to read the data inputs, or it can be configured to match the individual application requirements. Before any register access for configuration or reading data, the MCU needs to wait until AFS goes high indicating that the MAX22192 is powered up and ready for use. Next, the MCU needs to clear the LFAULT pin that asserts low after every power-up event due to the default state (high) of the POR bit in the FAULT1 register. See Figure 14 for details.

**Default Mode** (Power-up mode): In this mode, the Wire-Break (WB) function is disabled, all input channel filters

(FLT\_) are set to BYPASS, all input channels are enabled, and all fault sources are disabled on the LFAULT pin except the CRC and POR flags. Upon power-up, the POR flag is set to 1. If the LFAULT pin is being used, then a write operation must be performed to the FAULT1 register to reset POR to 0 for normal operating conditions. Now the MAX22192 is ready to be polled to read data from DI register to show the logic state of the eight input channels.

Configurable Mode: The MAX22192 can be configured for different parameters based upon the application requirements. The MCU can write to the various registers to set the options for wire break, input channel filters, enabling different fault sources, or disabling specific input channels. In addition, the user can enable features such as driving the LED matrix or making the LFAULT pin sticky or not. Once the configuration is complete, the MAX22192 is ready to be polled to read from DI register to show the logic state of the eight input channels.

FAULT Asserted: The MAX22192 uses the open-drain LFAULT pin to indicate to the MCU that a fault has occurred, often by using this pin to trigger an interrupt function within the MCU. The MCU can determine the source of the fault by reading regsiter FAULT1. If bit 5 of the FAULT1 register is set, then register FAULT2 is indicating a fault, and the FAULT2 register must also be read. Reading the FAULT\_ register clears the fault flag, unless the fault condition persists, which would immediately reset the flag.



Figure 12. SPI Daisy-Chain Diagram



Figure 13. SPI Daisy-Chain Communication Example (Mode 3)



Figure 14. MAX22192 Configuration Flowchart

## **Table 5. SPI Frames for SPI Modes**

Mode 0: M1 = 0, M0 = 0

Write

| LSDI | MSB = 1 Register Address 1-bit 7-bits |                          | Write Data<br>8-bits         | 000 Fill<br>3-bi |      | ata | CRC from Host<br>5-bits | LSB  |
|------|---------------------------------------|--------------------------|------------------------------|------------------|------|-----|-------------------------|------|
| LSDO | Input d                               | ata: IN8 – IN1<br>8-bits | WB data: WB7 – WB0<br>8-bits | 24VL             | 24VM | WBG | CRC from MAX2<br>5-bits | 2192 |

Read

| LSDI | MSB = 0 Register Address 7-bits |                         | 0000,0000 Fill Data<br>8-bits    | 00   | 000 Fill Data<br>3-bits |     | CRC from Host LSE<br>5-bits |      |
|------|---------------------------------|-------------------------|----------------------------------|------|-------------------------|-----|-----------------------------|------|
| LSDO | '                               | ta: IN8 – IN1<br>3-bits | Register Data: D7 – D0<br>8-bits | 24VL | 24VM                    | WBG | CRC from MAX22<br>5-bits    | 2192 |

## Mode 1: M1 = 0, M0 = 1

Write

| LSDI | MSB = 1  | Register Address         | Write Data                   |
|------|----------|--------------------------|------------------------------|
|      | 1-bit    | 7-bits                   | 8-bits                       |
| LSDO | Input da | ata: IN8 – IN1<br>8-bits | WB data: WB7 – WB0<br>8-bits |

Read

| LSDI | MSB = 0  | Register Address         | 0000,0000 Fill Data              |
|------|----------|--------------------------|----------------------------------|
|      | 1-bit    | 7-bits                   | 8-bits                           |
| LSDO | Input da | ata: IN8 – IN1<br>8-bits | Register Data: D7 – D0<br>8-bits |

## Mode 2: M1 = 1, M0 = 0

Write - Preceding frame was a write or no-op

| LSDI | MSB = 1<br>1-bit | Register Address<br>7-bits | Write Data<br>8-bits         | 00   | 00 Fill Da<br>3-bits | ta  | CRC from Host<br>5-bits | LSB  |
|------|------------------|----------------------------|------------------------------|------|----------------------|-----|-------------------------|------|
| LSDO |                  | ta: IN8 – IN1<br>3-bits    | WB data: WB7 – WB0<br>8-bits | 24VL | 24VM                 | WBG | CRC from MAX2<br>5-bits | 2192 |

## Write - Preceding frame was a read

| LSDI | MSB = 1<br>1-bit | Register Address<br>7-bits | Write Data<br>8-bits             | 0(   | 00 Fill Da<br>3-bits | ta  | CRC from Host<br>5-bits  | LSB  |
|------|------------------|----------------------------|----------------------------------|------|----------------------|-----|--------------------------|------|
| LSDO | '                | ta: IN8 – IN1<br>3-bits    | Register Data: D7 – D0<br>8-bits | 24VL | 24VM                 | WBG | CRC from MAX22<br>5-bits | 2192 |

## Read - Preceding frame was a write or no-op

| LSDI | MSB = 0<br>1-bit | Register Address<br>7-bits | 0000,0000 Fill Data<br>8-bits | 00   | 00 Fill Da<br>3-bits | ta  | CRC from Host<br>5-bits | LSB  |
|------|------------------|----------------------------|-------------------------------|------|----------------------|-----|-------------------------|------|
| LSDO | '                | a: IN8 – IN1<br>3-bits     | WB data: WB7 – WB0<br>8-bits  | 24VL | 24VM                 | WBG | CRC from MAX2<br>5-bits | 2192 |

## Table 5. SPI Frames for SPI Modes (continued)

Read - Preceding frame was a read

| LSDI | MSB = 0<br>1-bit | Register Address<br>7-bits | 0000,0000 Fill Data<br>8-bits    | 00   | 00 Fill Da<br>3-bits | ta  | CRC from Host<br>5-bits | LSB  |
|------|------------------|----------------------------|----------------------------------|------|----------------------|-----|-------------------------|------|
| LSDO |                  | a: IN8 – IN1<br>3-bits     | Register Data: D7 – D0<br>8-bits | 24VL | 24VM                 | WBG | CRC from MAX2<br>5-bits | 2192 |

## Mode 3: M1 = 1, M0 = 1

Write - Preceding frame was a write or no-op

| LSDI | MSB = 1  | Register Address         | Write Data                   |
|------|----------|--------------------------|------------------------------|
|      | 1-bit    | 7-bits                   | 8-bits                       |
| LSDO | Input da | ata: IN8 – IN1<br>8-bits | WB data: WB7 – WB0<br>8-bits |

### Write - Preceding frame was a read

| LSDI | MSB = 1 | Register Address         | Write Data                       |
|------|---------|--------------------------|----------------------------------|
|      | 1-bit   | 7-bits                   | 8-bits                           |
| LSDO | Input d | ata: IN8 – IN1<br>8-bits | Register Data: D7 – D0<br>8-bits |

## Read - Preceding frame was a write or no-op

| LSDI | MSB = 0  | Register Address         | 0000,0000 Fill Data          |
|------|----------|--------------------------|------------------------------|
|      | 1-bit    | 7-bits                   | 8-bits                       |
| LSDO | Input da | ata: IN8 – IN1<br>8-bits | WB data: WB7 – WB0<br>8-bits |

### Read - Preceding frame was a read

| LSDI | MSB = 0  | Register Address         | 0000,0000 Fill Data              |
|------|----------|--------------------------|----------------------------------|
|      | 1-bit    | 7-bits                   | 8-bits                           |
| LSDO | Input da | ata: IN8 – IN1<br>8-bits | Register Data: D7 – D0<br>8-bits |

### Notes:

LSDI: CRC generated by external device such as MCU, Data D7-D0 clocked out from MCU

LSDO: CRC generated by MAX22192, Data D7-D0 clocked out from MAX22192 Register

NO-OP: No Operation, i.e., write cycle with no valid data to specified address

Write Cycle: DI[7:0] and WB[7:0] are from internal latches, whose outputs are frozen when  $\overline{LCS}$  or  $\overline{LLATCH}$  goes low. Bits 24VL, 24VM and WBG are frozen by  $\overline{LCS}$  going low but not by  $\overline{LLATCH}$ .

Read Cycle: D7–D0 are the register data addressed through LSDI. Bits 24VL, 24VM, and WBG reflect the corresponding bits in the FAULT1 register.

Input Channel: Pins are numbered IN1-IN8, so input IN1 maps to bit DI0, input IN2 to bit DI1 ... and input IN8 to bit DI7

# Table 6. Register Map

| REGISTER               | ADDRESS | SYMBOL   | TYPE  | POR<br>(DEFAULT) | 7    | 9                    | 5                                                                                                                                                    | 4                              | က                           | 2                         | -             | 0                |
|------------------------|---------|----------|-------|------------------|------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|---------------------------|---------------|------------------|
| Wire Break             | 00X0    | WB       | COR   | 00×0             | WB7  | WB6                  | WB5                                                                                                                                                  | WB4                            | WB3                         | WB2                       | WB1           | WB0              |
| Digital Input          | 0x02    | П        | œ     | 00×0             | DI7  | DI6                  | DI5                                                                                                                                                  | DI4                            | DI3                         | DI2                       | DI1           | DIO              |
| Fault 1                | 0x04    | FAULT1   | MIXED | 0x46             | CRC  | POR                  | FAULT2                                                                                                                                               | ALRMT2                         | ALRMT1                      | 24VL                      | 24VM          | WBG              |
| Filter IN1             | 90×0    | FLT1     | RW    | 80×0             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Filter IN2             | 0x08    | FLT2     | RW    | 0x08             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Filter IN3             | 0x0A    | FLT3     | RW    | 80×0             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Filter IN4             | 0x0C    | FLT4     | RW    | 0×08             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Filter IN5             | 0x0E    | FLT5     | RW    | 0x08             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Filter IN6             | 0x10    | FLT6     | RW    | 80×0             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Filter IN7             | 0x12    | FLT7     | RW    | 0×08             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Filter IN8             | 0x14    | FLT8     | RW    | 0x08             | 0    | 0                    | 0                                                                                                                                                    | WBE                            | FBP                         |                           | DELAY[2:0]    |                  |
| Configuration          | 0x18    | CFG      | RW    | 00×0             | 0    | 0                    | 0                                                                                                                                                    | 24VF                           | CLRF                        | 0                         | 0             | REFDI_<br>SH_ENA |
| Input Enable           | 0x1A    | INEN     | RW    | 0xFF             | CH7  | СН6                  | CH5                                                                                                                                                  | CH4                            | CH3                         | CH2                       | CH1           | СНО              |
| Fault 2                | 0x1C    | FAULT2   | COR   | 0x02             | 0    | 0                    | FAULT8CK                                                                                                                                             | OTSHDN                         | RFDIO                       | RFDIS                     | RFWBO         | RFWBS            |
| Fault 2<br>Enables     | 0x1E    | FAULT2EN | RW    | 00×0             | 0    | 0                    | FAULT8CKE OTSHDNE                                                                                                                                    | OTSHDNE                        | RFDIOE                      | RFDISE                    | RFWBOE        | RFWBSE           |
| Auxiliary LED<br>Drive | 0x20    | LED      | RW    | 00×0             | R2C1 | R2C0                 | R1C2                                                                                                                                                 | R1C1                           | R1C0                        | R0C2                      | R0C1          | ROCO             |
| GPO                    | 0x22    | GPO      | RW    | 00×0             | STK  | DIR                  | R2                                                                                                                                                   | R1                             | R0                          | C2                        | C1            | CO               |
| Fault 1<br>Enables     | 0x24    | FAULT1EN | RW    | 0xc0             | CRCE | PORE                 | FAULT2E                                                                                                                                              | ALRMT2E                        | ALRMT1E                     | 24VLE                     | 24VME         | WBGE             |
| No-Op                  | 0x26    | MOP      | Ą     | 1                | Dum  | my registe<br>attemp | Dummy register. Contents of registers DI and WB are clocked out normally during attempted SPI writes to this register. Useful for daisy-chain modes. | registers DI<br>to this regist | and WB are<br>er. Useful fo | clocked or<br>r daisy-cha | ut normally o | during           |
|                        |         |          |       |                  |      |                      |                                                                                                                                                      |                                |                             |                           |               |                  |

## Register Type Legend:

R: Read only RW: Read and Write

COR: Clear-On-Read MIXED: Some bits are Clear-On-Read type, others are cleared differently. See the *Register Detailed Description* section for details. 0 = Reserved, always 0.

### **Register Detailed Description**

#### WB (Clear-On-Read)

Address = 0x00Default = 0x00

| BIT | NAME    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | WB[7:0] | 0: WBx = 0, No wire-break condition detected for channel x 1: WBx = 1, Wire-break condition detected for channel x Wire-break status for each channel. The bit remains high even if the wire-break condition disappears and is only cleared upon reading the register. Not cleared if the wire-break condition is still present upon reading the register |

Note: Input Channels are numbered IN1–IN8, so IN1 maps to WB0, IN2 to WB1 ... and IN8 to WB7.

#### DI (Read)

Address = 0x02Default = 0x00

| BIT | NAME    | DESCRIPTION                                                                                                                                    |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DI[7:0] | 0: Dlx = 0, Channel x is driven low 1: Dlx = 1, Channel x is driven high Digital input state, Dl_ is the state of the corresponding input pin. |

Note: Input Channels are numbered IN1–IN8, so IN1 maps to DI0, IN2 to DI1 ... and IN8 to DI7.

#### FAULT1 (Mixed)

Address = 0x04Default = 0x46

| BIT | NAME    | DESCRIPTION                                                                                                                                                                                                                                                         |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CRC     | 0: The last received SPI frame was not corrupted 1: The last received SPI frame was corrupted It is not cleared upon read, but when an uncorrupted SPI frame is received. CRC is only active in SPI Interface Modes 0 and 2                                         |
| 6   | POR     | O: Normal operating conditions  1: POR event has reset the register map to its power-on-reset state  This bit is cleared only if the user writes "0" to it. The other bits in this register are unaffected by the write access.                                     |
| 5   | FAULT2  | 0: An enabled bit in the FAULT2 register is not set  1: An enabled bit in the FAULT2 register is set  This bit is cleared on read only if the FAULT2 register is cleared or the bit is disabled.                                                                    |
| 4   | ALRMT2* | 0: Temperature Alarm 2 threshold has not been exceeded 1: Temperature Alarm 2 threshold has been exceeded Cleared upon reading this register.                                                                                                                       |
| 3   | ALRMT1* | 0: Temperature Alarm 1 threshold has not been exceeded 1: Temperature Alarm 1 threshold has been exceeded Cleared upon reading this register.                                                                                                                       |
| 2   | 24VL*   | 0: 24V supply is normal (above the 24VL threshold) 1: 24V supply is low (below the 24VL threshold) Cleared upon reading this register. If bit 4 in the CFG Register (24VF) is 0, 24VL can also be cleared after any SPI transaction while operating in mode 0 or 2. |

| BIT | NAME  | DESCRIPTION                                                                                                                                                                                                                                                             |
|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | 24VM* | 0: 24V supply is normal (above the 24VM threshold) 1: 24V supply is missing (below the 24VM threshold) Cleared upon reading this register. If bit 4 in the CFG Register (24VF) is 0, 24VM can also be cleared after any SPI transaction while operating in mode 0 or 2. |
| 0   | WBG   | 0: No bit in the WB register is set 1: One or more bits in the WB register are set Cleared upon reading the WB register.                                                                                                                                                |

<sup>\*</sup>These flags are "latched" and they remain set until read even if the fault goes away, and are not cleared if the fault condition is still present when the register is read.

#### FLT1 to FLT8 (Read/Write)

Address = 0x06 - 0x14 (increments of 2)

Default = 0x08

| BIT | NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | 0          | Reserved                                                                                                                                                                                                                                                                                                                                                                                     |
| 4   | WBE        | O: Wire-Break detection is disabled for channel x  1: Wire-Break detection is enabled for channel x  If WBE = 0, the corresponding WBx bit is always low and the WB detection circuits for channel x are off.  The REFWB resistor on pin REFWB can be removed if the WBE bits of all the channels are low.  The RFWBO bit in the FAULT2 register is set if WBE bits of all channels are low. |
| 3   | FBP        | 0: Programmable filter on INx is used 1: Programmable filter on INx is bypassed                                                                                                                                                                                                                                                                                                              |
| 2:0 | DELAY[2:0] | Programmable filter values for INx (the wire-break filter value is 20ms and is not programmable). $DELAY[2:0] = 000 = 50\mu s$ $DELAY[2:0] = 001 = 100\mu s$ $DELAY[2:0] = 010 = 400\mu s$ $DELAY[2:0] = 011 = 800\mu s$ $DELAY[2:0] = 100 = 1.6ms$ $DELAY[2:0] = 101 = 3.2ms$ $DELAY[2:0] = 110 = 12.8ms$ $DELAY[2:0] = 111 = 20ms$                                                         |

#### CFG (Read/Write)

Address = 0x18

Default = 0x00

| BIT | NAME             | DESCRIPTION                                                                                                                                                                                                                                  |
|-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | 0                | Reserved                                                                                                                                                                                                                                     |
| 4   | 24VF             | 0: Flags 24VL and 24VM are cleared after any full frame SPI transaction or by reading the FAULT1 register 1: 24VL and 24VM are cleared only by reading the FAULT1 register Only affects SPI Interface Modes 0 and 2                          |
| 3   | CLRF             | 0: Filters (input filters and wire-break filters) operate normally 1: All the filters (input filters and wire-break filters) are fixed at the mid-scale value for the chosen delay The filters resume normal operation when CLRF is cleared. |
| 2:1 | 0                | Reserved                                                                                                                                                                                                                                     |
| 0   | REFDI_<br>SH_ENA | Disables the detection of a short-circuit condition on the REFDI pin     Enables the detection of a short-circuit condition on the REFDI pin                                                                                                 |

#### INEN (Read/Write)

Address = 0x1A Default = 0xFF

| BIT | NAME    | DESCRIPTION                                                                                                                                 |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CH[7:0] | 0: CHx = 0, INx is disabled, the current source is set to 0mA, and the DIx bit in the DI register is set to 0<br>1: CHx = 1, INx is enabled |

Note: Input Channels are numbered IN1–IN8, so IN1 maps to CH0, IN2 to CH1 ... and IN8 to CH7.

#### FAULT2 (Clear-On-Read)

Address = 0x1CDefault = 0x02

| BIT | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | 0        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5   | FAULT8CK | SPI receives a number of clock pulses equal to a multiple of eight, valid transaction     SPI receives a number of clock pulses not equal to a multiple of eight, the SPI command is rejected                                                                                                                                                                                                                                                                                                                      |
| 4   | OTSHDN   | O: Normal operating conditions  1: Overtemperature Shutdown (the safe operating temperature has been exceeded)  Overtemperature Shutdown: all inputs and LED drivers are turned off to reduce power dissipation and protect the device. The SPI interface and internal regulator remain active and if the temperature continues to rise, the regulator is turned off.                                                                                                                                              |
| 3   | RFDIO    | O: Normal operating conditions  1: Open condition is detected on the REFDI pin  This bit remains 1 even if the fault condition disappears and is cleared upon reading this register.  This bit is 1 when thermal shutdown happens because REFDI function turns off in thermal shutdown.  No action on the intput channels when this condition occurs.                                                                                                                                                              |
| 2   | RFDIS    | O: Normal operating conditions  1: Short condition is detected on the REFDI pin  The bit remains 1 even if the fault condition disappears and is cleared upon reading this register.  All the input channels are disabled as long as the short condition on REFDI is present.                                                                                                                                                                                                                                      |
| 1   | RFWBO    | O: Normal operating conditions  1: Open condition is detected on the REFWB pin  This bit remains 1 even if the fault condition disappears and is cleared upon reading this register.  This bit is 1 when thermal shutdown happens because REFWB function turns off in thermal shutdown.  This bit is 1 after power-on-reset when all input channel's wire-break detection functions are off.  No action on the input channels when this condition occurs and one or more channels' wire-break function is enabled. |
| 0   | RFWBS    | O: Normal operating conditions  1: Short condition is detected on the REFWB pin  This bit remains 1 even if the fault condition disappears and is cleared upon reading this register.  No action on the input channels when this condition occurs and one or more channels' wire-break function is enabled.                                                                                                                                                                                                        |

#### FAULT2EN (Read/Write)

Address = 0x1EDefault = 0x00

| BIT | NAME      | DESCRIPTION                                                                                                              |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------|
| 7:6 | 0         | Reserved                                                                                                                 |
| 5   | FAULT8CKE | 0: Disable bit FAULT2 in the FAULT1 register 1: Enable bit FAULT2 in the FAULT1 register to be set when FAULT8CK is high |
| 4   | OTSHDNE   | 0: Disable bit FAULT2 in the FAULT1 register 1: Enable bit FAULT2 in the FAULT1 register to be set when OTSHDN is high   |
| 3   | RFDIOE    | 0: Disable bit FAULT2 in the FAULT1 register 1: Enable bit FAULT2 in the FAULT1 register to be set when RFDIO is high    |
| 2   | RFDISE    | 0: Disable bit FAULT2 in the FAULT1 register 1: Enable bit FAULT2 in the FAULT1 register to be set when RFDIS is high    |
| 1   | RFWBOE    | 0: Disable bit FAULT2 in the FAULT1 register 1: Enable bit FAULT2 in the FAULT1 register to be set when RFWBO is high    |
| 0   | RFWBSE    | 0: Disable bit FAULT2 in the FAULT1 register 1: Enable bit FAULT2 in the FAULT1 register to be set when RFWBS is high    |

#### LED (Read/Write)

Address = 0x20Default = 0x00

| BIT | NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | R2C1 | 0: The LED located at row 2, column 1 of the LED matrix is off 1: The LED located at row 2, column 1 of the LED matrix is on Note: the LEDs of the matrix are scanned with a duty cycle of 33%. The LED located at row 2, column 2 is reserved to show the status of the V <sub>DD24F</sub> voltage monitoring. It is on when V <sub>DD24F</sub> voltage is above the voltage missing threshold (24VM). |
| 6   | R2C0 | 0: The LED located at row 2, column 0 of the LED matrix is off 1: The LED located at row 2, column 0 of the LED matrix is on                                                                                                                                                                                                                                                                            |
| 5   | R1C2 | 0: The LED located at row 1, column 2 of the LED matrix is off 1: The LED located at row 1, column 2 of the LED matrix is on                                                                                                                                                                                                                                                                            |
| 4   | R1C1 | 0: The LED located at row 1, column 1 of the LED matrix is off 1: The LED located at row 1, column 1 of the LED matrix is on                                                                                                                                                                                                                                                                            |
| 3   | R1C0 | 0: The LED located at row 1, column 0 of the LED matrix is off 1: The LED located at row 1, column 0 of the LED matrix is on                                                                                                                                                                                                                                                                            |
| 2   | R0C2 | 0: The LED located at row 0, column 2 of the LED matrix is off 1: The LED located at row 0, column 2 of the LED matrix is on                                                                                                                                                                                                                                                                            |
| 1   | R0C1 | 0: The LED located at row 0, column 1 of the LED matrix is off 1: The LED located at row 0, column 1 of the LED matrix is on                                                                                                                                                                                                                                                                            |
| 0   | R0C0 | 0: The LED located at row 0, column 0 of the LED matrix is off 1: The LED located at row 0, column 0 of the LED matrix is on                                                                                                                                                                                                                                                                            |

#### GPO (Read/Write)

Address = 0x22Default = 0x00

| BIT | NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | STK  | 0: FFAULT pin is not sticky. FFAULT condition is determined by the logical OR of the unmasked real-time FAULT1 register sources, and not the FAULT1 register bits.  1: FFAULT pin is sticky. If at least one bit in the FAULT1 register is set and unmasked, FFAULT remains low until FAULT1 register is read (Figure 8). |
| 6   | DIR  | 0: LEDR_ and LEDC_ pins are configured as LED drivers, and are controlled by the LED register 1: LEDR_ and LEDC_ pins are configures as GPO drivers, and are controlled by GPO register bits [5:0]                                                                                                                        |
| 5   | R2   | 0: Set LEDR2 pin low 1: Set LEDR2 pin high                                                                                                                                                                                                                                                                                |
| 4   | R1   | 0: Set LEDR1 pin low 1: Set LEDR1 pin high                                                                                                                                                                                                                                                                                |
| 3   | R0   | 0: Set LEDR0 pin low 1: Set LEDR0 pin high                                                                                                                                                                                                                                                                                |
| 2   | C2   | 0: Set LEDC2 pin low 1: Set LEDC2 pin high                                                                                                                                                                                                                                                                                |
| 1   | C1   | 0: Set LEDC1 pin low 1: Set LEDC1 pin high                                                                                                                                                                                                                                                                                |
| 0   | C0   | 0: Set LEDC0 pin low 1: Set LEDC0 pin high                                                                                                                                                                                                                                                                                |

#### FAULT1EN (Read/Write)

Address = 0x24Default = 0xC0

| BIT | NAME    | DESCRIPTION                                                                               |
|-----|---------|-------------------------------------------------------------------------------------------|
| 7   | CRCE    | 0: FFAULT pin is not asserted when CRC is 1 1: FFAULT pin is asserted when CRC is 1       |
| 6   | PORE    | 0: FFAULT pin is not asserted when POR is 1 1: FFAULT pin is asserted when POR is 1       |
| 5   | FAULT2E | 0: FFAULT pin is not asserted when FAULT2 is 1 1: FFAULT pin is asserted when FAULT2 is 1 |
| 4   | ALRMT2E | 0: FFAULT pin is not asserted when ALRMT2 is 1 1: FFAULT pin is asserted when ALRMT2 is 1 |
| 3   | ALRMT1E | 0: FFAULT pin is not asserted when ALRMT1 is 1 1: FFAULT pin is asserted when ALRMT1 is 1 |
| 2   | 24VLE   | 0: FFAULT pin is not asserted when 24VL is 1 1: FFAULT pin is asserted when 24VL is 1     |
| 1   | 24VME   | 0: FFAULT pin is not asserted when 24VM is 1 1: FFAULT pin is asserted when 24VM is 1     |
| 0   | WBGE    | 0: FFAULT pin is not asserted when WBG is 1 1: FFAULT pin is asserted when WBG is 1       |

#### NOP (N/A)

Address = 0x26 Default = N/A

| BIT | NAME     | DESCRIPTION                                                                                                                              |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | NOP[7:0] | Dummy register. DI[7:0] and WB[7:0] are clocked out normally during attempted SPI writes to this register. Useful for daisy-chain modes. |

#### **Applications Information**

#### **Power Supply Sequencing**

The MAX22192 does not require special power supply sequencing. The field-side SPI interface logic level ( $V_{LF}$ ) is set independently from the field supply ( $V_{DD24F}$ ) or LDO output ( $V_{DD3F}$ ) levels. The logic levels of field-side and logic-side SPI are also set independently by  $V_{LF}$  and  $V_{DDL}$ . Each supply can be present over the entire specified range regardless of the level or presence of the other supply.

#### **Power Supply Decoupling**

To reduce ripple and the chance of introducing data errors, bypass  $V_{DD24F},\,V_{DD3F},\,$  and  $V_{LF}$  with a low-ESR and low-ESL  $0.1\mu F$  ceramic capacitor in parallel with a  $1\mu F$  ceramic capacitor to GNDF, respectively. Bypass  $V_{DDL}$  with a low-ESR and low-ESL  $0.1\mu F$  ceramic capacitor in parallel with a  $1\mu F$  ceramic capacitor to GNDL.

Place the bypass capacitors as close as possible to each power supply input pins.

#### **PCB Layout Recommendations**

The PCB designer should follow some critical recommendations in order to get the best performance from the design.

- Keep the input/output traces as short as possible. To keep signal paths low-inductance, avoid using vias.
- Keep the area underneath the MAX22192 isolation barrier free from ground and signal planes. Any galvanic or metallic connection between the field-side and logic-side defeats the isolation.

- Maximize the metal coverage for all layers, especially for top and bottom layer to optimize the heat dissipation.
- Use 2oz. copper for top and bottom layer if possible so that more heat can be drawn to the PCB.
- Maximize the number of vias under the package for thermal purposes. If possible, fill the via with copper, which further enhances the vertical heat transfer through the PCB.

#### IEC 61131-2 EMC Requirement

The MAX22192 is required to operate reliably in harsh industrial environments. The device can meet the transient immunity requirements as specified in IEC 61131-2, including Electrostatic Discharge (ESD) per IEC 61000-4-2, Electrical Fast Transient/Burst (EFT) per IEC 61000-4-4, and Surge Immunity per IEC 61000-4-5. Maxim's proprietary process technology provides robust input channels and field supply with internal ESD structures and high absolute maximum ratings (see the Absolute Maximum Ratings section), but external components are also required to absorb excessive energy from ESD and surge transients. The circuit with external components shown in Figure 15 allows the device to meet and exceed the transient immunity requirements as specified in IEC 61131-2 and related IEC 61000-4-x standards. The system shown in Figure 15, using the components shown in Table 7, is designed to be robust against ESD, EFT, and Surge specifications as listed in Table 8. In all these tests, the part or DUT is soldered onto a properly designed application board (e.g., MAX22192EVKIT#) with necessary external components. Refer to Application Note 7132 for details.



Figure 15. Typical EMC Protection Circuitry for the MAX22192

#### **Table 7. Recommended Components**

| COMPONENT           | DESCRIPTION                                                       | REQUIRED/RECOMMENDED |
|---------------------|-------------------------------------------------------------------|----------------------|
| C1                  | 1μF, 100V ceramic capacitor                                       | Required             |
| C2                  | 0.1μF, 100V ceramic capacitor                                     | Required             |
| C3                  | 1μF, 10V ceramic capacitor                                        | Required             |
| C4                  | 0.1μF, 10V ceramic capacitor                                      | Required             |
| C5                  | 1000pF safety rated Y capacitor (2220 or similar)                 | Recommended          |
| C6                  | 3300pF safety rated Y capacitor (2220 or similar)                 | Required             |
| D1                  | Unidirectional TVS diode (SMBJ33A (42Ω) or SM30T39AY (2Ω))        | Required             |
| R1                  | 1.5kΩ or 1kΩ, 1W pulse withstanding resistor (CMB0207 or similar) | Required             |
| All other Resistors | 0603, 0.1W resistors                                              | Required             |
| All LEDs            | LEDs for visual input status indication                           | Recommended          |

#### **ESD Protection of Field Inputs**

The input resistor limits the energy into the MAX22192 IN\_ pin and protects the internal ESD structure from excessive transient energy. An input series resistor is required and should be rated to withstand such ESD levels. The MAX22192 input channels can withstand up to  $\pm 8 \text{kV}$  ESD contact discharge and  $\pm 15 \text{kV}$  ESD air-gap discharge with an input series resistor of  $1 \text{k}\Omega$  or larger.

The input resistor value shifts the field voltage switching threshold scaled by the input current; thus, determines the input characteristics of the application. The package of the resistor should be large enough to prevent the arcing across the two resistor pads. Arcing depends on the ESD level applied to the field input and the application's pollution degree.

**Table 8. Transient Immunity Test Results** 

| TEST                                                | RESULT         |       |
|-----------------------------------------------------|----------------|-------|
| IEC 61000-4-2 Electrostatic Discharge (ESD)         | Contact ESD    | ±8kV  |
| IEC 0 1000-4-2 Electiostatic Discharge (E3D)        | Air-Gap ESD    | ±15kV |
| IEC 61000-4-4 Electrical Fast Transient/Burst (EFT) | Input Line     | ±4kV  |
|                                                     | Line-to-Ground | ±1kV  |
| IEC 61000-4-5 Surge Immunity (1.2/50μs, 42Ω)        | Line-to-Line   | ±2kV  |
|                                                     | Power Supply   | ±500V |



Figure 16a. ESD Generator Equivalent Circuit



Figure 16b. ESD Contact Discharge Test Waveform

#### **EFT Protection of Field Inputs**

The input channels can withstand up to ±4kV, 5kHz or 100kHz fast transients (<u>Figure 17</u>) with performance criterion A, normal operation within specification limits. A capacitive coupling clamp is used to couple the fast transients (burst) from the EFT generator to the field inputs of the MAX22192 without any galvanic connection to the MAX22192 input pins.



Figure 17. Electrical Fast Transient/Burst Waveform

#### **Surge Protection of Field Inputs**

In order to protect the IN\_ pins against 1kV/42 $\Omega$ , 1.2/50µs surges (Figure 18 and Figure 19), two options exist. The first option is to use a series pulse withstanding resistor as shown in the various application diagrams in the data sheet. A pulse resistor greater or equal to 1k $\Omega$  should be used for safe operation. The pulse resistor should support dissipation of the surge energy. Examples of suitable resistors are CMB0207 MELF or CRCW-IF thick film as well as others. The resistor value is defined by the Type 1, 2, 3, or other input characteristics. Capacitors for filtering should not be connected to the IN\_ pins.

The second option, which can result in a smaller overall footprint, is to use a bidirectional TVS to GND at the field input with a low-power series resistor, greater or equal to  $1k\Omega$ . The TVS must be able to absorb the surge energy and has the function of limiting the peak voltage so that the resistor only sees a low differential voltage. Suitable TVS with a small footprint are SPT02-236 or PDFN3-32, offering protection against  $1kV/42\Omega$  surge.

#### Surge Protection of 24V Supply

In order to protect the  $V_{DD24F}$  pin against 500V/42 $\Omega$ , 1.2/50 $\mu$ s surges (Figure 18), a SMBJ33A TVS can be applied to the  $V_{DD24F}$  pin.



Figure 18. 1.2/50µs Surge Voltage Waveform



Figure 19. Surge Testing Methods

## **Typical Operating Circuits**



### **Typical Operating Circuits (continued)**



### MAX22192

# Octal Industrial Digital Input with Diagnostics and Digital Isolation

### **Ordering Information**

|    | PART       | TEMP RANGE      | PIN-PACKAGE |
|----|------------|-----------------|-------------|
| MA | X22192ARC+ | -40°C to +125°C | 70-GQFN     |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

### **Chip Information**

PROCESS: BiCMOS