### **General Description**

The MAX32010 provides all the key features of a device power supply (DPS) common to automatic test equipment (ATE) and other instrumentation. Its small size, high level of integration, and superb flexibility make the MAX32010 ideal and economical for multisite systems requiring many device power supplies.

The MAX32010 has multiple input control voltages that allow independent setting of the output voltage and voltage/current limits. The MAX32010 is a voltage source when the load current is between the two programmed limits, and it transitions gracefully into a precision current source/sink if a programmed current limit is reached. The output features two independently adjustable voltage clamps that limit both the negative and positive output voltage.

The MAX32010 can source voltages spanning 25V and can source currents as high as ±1200mA. The DPS can support an external buffer for sourcing and sinking higher currents. Multiple MAX32010s can be configured in parallel to load-share, allowing higher output currents with greater flexibility. The MAX32010 features operation over a wide range of load conditions. Programmability allows optimizing of settling time, over-/ undershoot, and stability. Configurable range-change glitch control circuit minimizes output transients during range transitions.

The MAX32010 offers load regulation of 1mV at 1200mA load and is available in a 100-pin TQFP package with an exposed pad on the top for heat removal.

## **Applications**

- **Memory Testers**
- VLSI Testers
- System-on-a-Chip Testers
- Industrial Systems
- Programmable Power Supplies

### **Benefits and Features**

- Programmability for Multiple ATE Applications
	- Programmable Current and Voltage Compliance • Programmable Current Ranges
		- ±200µA
		- $±2mA$
		- ±20mA
		- $-1200mA$
	- External Buffer Supports Higher Currents with up to 16 Parallel Devices
	- Programmable Gain Allows a Wide Range of DACs
- High Accuracy and Flexible Control for Optimal **Performance** 
	- Load Regulation of 1mV at 1200mA
	- Programmable Compensation for Wide Range of Loads
	- Range Change Glitch Control
	- Integrated Window Comparator for Go/No-Go **Testing**
	- External Test Mode Enables I<sub>DDQ</sub> Measurement with Reprogramming
	- 3-Wire, 20MHz SPI Interface
- Integrated Protection for Robustness
	- Thermal Warning Flag and Thermal Shutdown • Short-Circuit Protection
- Compact 14mm x 14mm, 100-Pin TQFP Package

*[Ordering Information](#page-29-0) appears at end of data sheet.*

www.maximintegrated.com 19-100946; Rev 0; 11/20



## **Absolute Maximum Ratings**





*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or*  any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect *device reliability.*

## **Package Information**



For the latest package outline information and land patterns (footprints), go to *www.maximintegrated.com/packages*. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to *[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)*.

## **Electrical Characteristics**

(V<sub>CC</sub> = +12V, V<sub>EE</sub> = -12V, V<sub>L</sub> = +3.3V, C<sub>C1</sub> = 350pF, C<sub>L</sub> = C<sub>MEAS</sub> = C<sub>IMEAS</sub> = 100pF, T<sub>J</sub> = +30°C to +100°C; Typical values are at  $T_J = +30^{\circ}$ C, unless otherwise specified.) (Note 1, Note 2)







www.maximintegrated.com Maxim Integrated | 3

 $(V_{CC} = +12V, V_{EE} = -12V, V_L = +3.3V, C_{C1} = 350pF, C_L = C_{MEAS} = C_{IMEAS} = 100pF, T_J = +30°C$  to +100°C; Typical values are at  $T_J = +30^{\circ}$ C, unless otherwise specified.) (Note 1, Note 2)









(V<sub>CC</sub> = +12V, V<sub>EE</sub> = -12V, V<sub>L</sub> = +3.3V, C<sub>C1</sub> = 350pF, C<sub>L</sub> = C<sub>IMEAS</sub> = C<sub>IMEAS</sub> = 100pF, T<sub>J</sub> = +30°C to +100°C; Typical values are at TJ = +30°C, unless otherwise specified.) (Note 1, Note 2)

 $(V_{CC} = +12V, V_{EE} = -12V, V_L = +3.3V, C_{C1} = 350pF, C_L = C_{MEAS} = C_{IMEAS} = 100pF, T_J = +30°C$  to +100°C; Typical values are at  $T_J = +30^{\circ}$ C, unless otherwise specified.) (Note 1, Note 2)







**Note 1:** All minimum and maximum test limits are 100% production tested at  $T<sub>J</sub> = +35°C \pm 15°C$  at nominal supplies. Specifications over the full operating temperature range are guaranteed by design and characterization.

**Note 2:** Exercise care not to exceed the maximum power dissipation specifications listed in the Absolute Maximum Ratings section. With a drive current of  $\pm 1200$ mA, limit DPS operation to two quadrants (i.e., when sourcing current limit  $V_{DUT}$  to below +7V, when sinking current limit V<sub>DUT</sub> to above -7V). With a drive current below ±1200mA and four-quadrant operation, limit DPS power dissipation to below the allowed maximum.

**Note 3:**  $V_{IN}$  swept to achieve an output voltage of ( $V_{EE}$  + 2.5V) to ( $V_{CC}$  - 2.5V), with  $I_{OUT}$  = 0A.

**Note 4:** Parameters expressed in terms of %FSR (percent of full-scale range) are as a percent of the end-point-to-end-point range.

**Note 5:** Case must be maintained to within  $\pm 5^{\circ}$ C for linearity specifications to apply.

- **Note 6:** Load regulation is defined at a single programmed output voltage (force voltage mode), independent of linearity specification, with a 0 to 100% current step.
- **Note 7:** To maintain linearity, keep the clamps at least 700mV away from V<sub>RCOMF</sub>.
- **Note 8:** In the force-current and force-voltage modes, the reference-clamping voltage CLH must be greater than 0V, and CLL must be less than 0V. For high clamping accuracy, CLH - CLL > 1V. To maintain 0.02% force-voltage linearity when the programmable current clamps are enabled, two conditions must be met: 1) CLH and CLL must be set 12.5% FSR higher than the forced current and 2) CLH and CLL must be set such that CLH ≥ 1.6V + IOSI and CLL ≤ -1.6V + IOSI (e.g., if driving  $\pm 1$ mA in the 2mA range, the current clamps must be set to a minimum of  $\pm 1.5$ mA, or CLH = 3V, CLL = -3V, and  $IOSI = 0V$ ).
- **Note 9:** DPS in force current mode.
- **Note 10:** DPS in force voltage mode.
- **Note 11:** The temperature threshold may vary up to ±10°C from the specified threshold.
- **Note 12:** The device operates properly within absolute specifications, for varying supply voltages with equally varying output voltage settings.
- **Note 13:** Settling times are for a full-scale voltage or current step.  $FV_{ST}$  measured from  $V_{IN}$  to  $V_{DUT}$ ,  $FVMI_{ST}$  from  $V_{IN}$  to  $I_{MEAS}$ ,  $FI_{ST}$ from  $V_{IN}$  to  $V_{DUT}$ , and FIMV<sub>ST</sub> from  $V_{IN}$  to  $V_{MEAS}$ .
- **Note 14:** Settling times are to 0.1% of FSR.

- **Note 15:** The actual settling time of the measure path (sense input to measure output) is less than 1μs. However, the RC time constant of the sense resistor and the load capacitance causes a longer overall settling time of  $V_{DUT}$ . This settling time is a function of the current range resistor.
- **Note 16:** Slew rate is measured from the 20% to 80% points.
- **Note 17:** Guaranteed by design and characterization.

**Note 18:** Range A.

**Note 19:** The propagation delay time is measured by holding the current constant and transitioning ITHHI or ITHLO.

## **Timing Diagrams**



# **Typical Operating Characteristics**



100µs/div





10µs/div

**TRANSIENT RESPONSE FVMI MODE, RANGE C**





 $t = 10$ µs/div



 $t = 5$ µs/div

**RISING EDGE FIMV MODE, RANGE A**



10μs/div



www.maximintegrated.com **Maxim Integrated | 11** 







 $t = 10$ µs/div

**LOAD REGULATION TRANSIENT RECOVERY** 





**RESPONSE TO CAPACITIVE LOAD POSITIVE SIGNAL** toc16



www.maximintegrated.com **Maxim Integrated | 12** 

 $toc18$ 

I<sub>DDQSEL</sub> = LOW TO HIGH FV RANGE A TO D  $CT = 0$  $CT = 270pF$ 





10µs/div

## **Pin Configurations**



**TQFP**

## **Pin Descriptions**



www.maximintegrated.com **Maxim Integrated** | 14

![](_page_14_Picture_342.jpeg)

![](_page_15_Picture_177.jpeg)

# **Functional Diagram**

![](_page_16_Figure_3.jpeg)

# **Detailed Description**

The MAX32010 provides all of the key features of a device power supply (DPS) common to automated test equipment (ATE) and other instrumentation. Its small size, high level of integration, and superb flexibility make the MAX32010 ideal and economical for multisite systems requiring many device power supplies. It has multiple input control voltages that allow independent setting of the output voltage, and voltage/current limits. The device acts a voltage source when the load current is between the two programmed limits, and transitions gracefully into a precision current source/sink if a programmed current limit is reached. The output features two independently adjustable voltage clamps that limit both the negative and positive output voltage. The MAX32010 can source voltages spanning 25V and can source currents as high as ±1200mA. The DPS can support an external buffer for sourcing and sinking higher currents. Multiple MAX32010s can be configured in parallel to load-share, allowing higher output currents with greater flexibility. The DPS features operation over a wide range of load conditions. Programmability allows optimizing of settling time, over-/undershoot, and stability. Configurable range-change glitch control circuit minimizes output transients during range transitions.

### **Analog Signal Polarities**

In force-voltage mode, the output voltage (SENSE/RCOMF in the *Functional Diagram*) is proportional to the input control voltage and determined by the choice of one of three  $\pm$  gain settings controlled through the serial interface.

In force-current mode, the output current is proportional to the input control voltage and behaves according to the formula:

$$
I_{OUT} = \frac{V_{IN}}{4 \times R_{SENSE}}
$$

Positive current is defined as flowing out of the MAX32010 DPS. In high-impedance mode, outputs RA, RB, RC, and RD are high impedance.

### **Current-Sense-Amplifier Offset Voltage Input**

The current-sense amplifier monitors the voltage across the output resistors connected to RA, RB, RC, and RD as seen in the *Functional Diagram*. The current-sense offset voltage input (IOSI) introduces an offset to the current-sense amplifier. When IOSI is zero relative to AGND, the nominal output voltage range of the current-sense amplifier corresponding to a  $\pm$  full-scale output current is -4V to +4V. Voltage applied to IOSI adds directly to this output voltage. For example, if  $+4V$  is applied to IOSI, the voltage range corresponding to  $\pm$  full-scale current becomes 0 to  $+8V$  within the range allowed by the power-supply rails.

### **Measurement Voltage-Sense-Amplifier Offset Voltage Input**

The measurement voltage-sense amplifier monitors the output voltage of the MAX32010. The measurement offset voltage input, IOSV, introduces an offset to the measurement voltage amplifier. Voltage applied to IOSV adds directly to this output voltage.

### **External Mode Support**

The MAX32010 includes resources to drive an external amplifier to provide a current range beyond the highest range (or below the lowest current range) included within the device. A voltage output, AMPOUT, is provided for the input of the external amplifier, and a digital output, EXTSEL, goes high to activate the external amplifier. Feedback inputs VRXP and V<sub>RXM</sub> connect across the external amplifier's current-sense resistor. The external amplifier must have a high-impedance output when not selected (EXTSEL = low), if connected as shown in the *Functional Diagram*.

### **Parallel DPS Operation**

The MAX32010 allows multiple devices to be configured in parallel to increase the available device under test (DUT) drive current. One DPS must be configured as the master (in FV mode), and the parallel devices must be configured as slaves (in FI slave mode). The connection between the master and slaves is made using the IPAR output and  $V_{\text{INS}}$  input. IPAR outputs a voltage that is proportional to the DUT current and V<sub>INS</sub> provides a proportional force-current/voltage input. Up to 16 MAX32010 devices can be placed in parallel.

### **Voltage Clamps**

Internal programmable voltage clamps limit the output voltage to the programmed values when in FI mode. Set the clamp voltage limits with inputs CLH and CLL. The clamps handle the full  $\pm 1200$ mA and are triggered by the voltage at R $_{\text{COMF}}$ independent of the voltage at SENSE. The clamp-enable bit, CLEN, in the serial control word, enables the voltage clamps. The following formulae can be used to calculate values of inputs CLH and CLL:

 $V_{CLH} = V_{CLHTARGE} + V_{IOSI}$ 

 $V<sub>CLL</sub> = V<sub>CLLTARGET</sub> + V<sub>IOSI</sub>$ 

Where,  $V_{CLHTARGE}$  is the clamp-high target voltage. The  $V_{CLH}$  value is recommended to be a minimum of +0.5V to maintain the FI linearity, and  $V_{CLITARGE}$  is the clamp-low target voltage. The  $V_{CLL}$  value is recommended to be a maximum of -0.5V to maintain the FI linearity. Both the V<sub>CLH</sub> and V<sub>CLL</sub> values are independent of the VGA setting ( $\pm 1x$ ,  $\pm 2x$ , or  $\pm 6x$ ).

**Example:** V<sub>IN</sub> is programmed to 3.000V with the VGA setting at  $+2x$  and V<sub>IOSI</sub> = 0V, resulting in a DUT output voltage of +6.000V. V<sub>CLH</sub> should be set to +6.0V, and V<sub>CLL</sub> should be set to -0.5V.

#### **Current Limit**

Programmable and default current limits are available at the output in the FI and FV modes. When programmable current compliance is enabled, the DPS output current limits at the preprogrammed setting for each current range. When the current limit is disabled, the DPS output current limits at the default value, 147% FSR (typ), of the selected current ranges for range B, C, and D. In range A under FI or FV conditions, the DPS output current is limited at 138% FSR (typ). For currents within each selected range, the FV output behaves as a constant voltage source. When the default or programmed current compliance limits are reached, the DPS transitions to constant current mode.

To set the current clamps in FV mode, enable the clamps by setting the CLEN bit in the control register. The values of CLH and CLL can be calculated by using the following formulae:

 $V_{CLH} = I_{CLHTARGET} \times 1.18 \times 4 \times R_{SENSE} + V_{IOSI}$ 

 $V<sub>CLL</sub> = I<sub>CLTARGE</sub> x 1.18 x 4 x R<sub>SENSE</sub> + V<sub>IOSI</sub>$ 

The value 1.18 translates to the 18% current clamp headroom to maintain FV linearity.

 $I_{CLHTARGE}$  is the clamp-high target current. The  $V_{CLH}$  value is recommended to be a minimum of +1.6V to maintain the FV linearity. ICLLTARGET is the clamp-low target current. The V<sub>CLL</sub> value is recommended to be a maximum of  $-1.6V$  to maintain the FV linearity.

Example:  $I_{CLHTARGE}$  = 1.000A,  $R_{SENSE}$  = 0.5 $\Omega$  (range A),  $V_{IOSI}$  = 0V.  $V_{CLH}$  should be set to +2.36V, and  $V_{CLL}$  should be set to -1.6V.

### **Current-Limit Flags**

The MAX32010 can flag currents within user-specified limits. This allows fast go/no-go testing in production environments. The window comparator continuously monitors the load current and compares it to inputs ITHHI and ITHLO. The comparator outputs are open collector and can be made high impedance with the serial interface.

#### **Measure Amplifier High-Impedance Modes**

Measure outputs V<sub>MEAS</sub> and IMEAS can be placed in a high-impedance state with the logic input HIZMP or the serial  $interface$  bit  $\overline{HIZMS}$ . This allows busing of the measure outputs with other DPS measure outputs.

#### **Ground and DUT Ground Sense**

Two ground connections, AGND (analog ground) and DGND (digital ground), are both local grounds. Connect these grounds together on the printed circuit board (PCB). The DUT ground-sense input, DUTGSNS, allows sensing with respect to the DUT in force voltage mode.

#### **Short-Circuit Protection**

RA, RB, RC, RD, AMPOUT, and SENSE can withstand a short to any voltage between and including the supply rails.

#### **Temperature Sensor and Overtemperature Protection**

The MAX32010 outputs a voltage proportional to its die temperature, at TEMP, of 10mV/K (or 10mV/°C) with the nominal output voltage being 3.43V at 343K (+70°C). If the temperature of the die enters the range of +120°C to +140°C, the open-collector output HITEMP goes low. If the die temperature exceeds +140°C, the temperature sensor issues a poweron reset, placing the DPS into its high-impedance state. A reduction in temperature after a temperature-initiated reset does not return the DPS to its original operating state; reprogramming is required.

#### **Mode and Range-Change Transients**

Glitch minimization measures in the MAX32010 employ make-before-break switching and internal clamps to reduce output glitches. To guarantee minimum glitches between range changes, change between adjacent ranges (e.g., RA to

RB, RD to RC). Do not switch to another range until the present range-change operation has been completed. In addition to the make-before-break measures, connections CT1 and CT2 are provided for optional capacitors that control the edge rate of the gate drive to the range-change switches. Two capacitors of 150pF each provide a reasonable balance between glitch control and range-change transition time.

### **DUT Voltage Swing vs. DUT Current and Power-Supply Voltages**

The DUT voltage that the MAX32010 can deliver is limited by two main and two lesser factors:

- 1. The 2.5V overhead from each supply rail required by the amplifiers and other on-chip circuitry
- 2. The voltage drop across the sense resistor and internal circuitry in series with the sense resistor. At full current, the combined voltage drop is 2.5V: 1V across the resistor and 1.5V across the switches. This voltage is not all in addition to the overhead requirement. There is some overlap of the two effects; see **Figure 1**.
- 3. Variations in the system power-supply voltages.
- 4. Variations between the ground voltage of the DUT and AGND.

Neglecting the effects of factors 3 and 4, the output capabilities of the DPS are demonstrated by **Figure 1**.

![](_page_19_Figure_10.jpeg)

*Figure 1. Output Swing*

**Figure 1** shows that, for zero DUT current, the DUT voltage swing is from ( $V_{EE}$  + 2.5V) to ( $V_{CC}$  - 2.5V). For positive DUT currents, the maximum voltage drops off linearly until it reaches  $V_{CC}$  - 5V at full current. Similarly, for negative DUT currents, the magnitude of the negative voltage drops off linearly until it reaches  $V_{EE}$  + 5V. When the DPS is driving more than ±200mA output current, the power dissipated by the DPS must be limited to below the power limit of the package (see the *Absolute Maximum Ratings* and *Note 2*). For example, when the DPS is driving ±1200mA in range A, the V<sub>cc</sub> supply must not exceed  $+12V$  and the  $V_{EE}$  supply must not exceed -12V. When the DPS is sourcing current, the DUT node must not be driven below 0V. When the DPS is sinking current, the DUT node must not be driven above 0V (twoquadrant operation). When operating below ±1200mA, four-quadrant operation may be possible depending on the power dissipation of the DPS. Power dissipation analysis must consider variations in the power-supply voltage and the voltage difference between the DUT ground and the DPS AGND (factors 3 and 4).

Since the maximum output voltage range is relative to the supply voltage, any decrease in a supply voltage from nominal proportionally decreases the range. The maximum output voltage range is also reduced by the difference between the DUT ground and the analog ground potentials (DUTGSNS - AGND). Note that, within these limitations, the forced DUT voltage is equal to DUT ground plus the input control voltage. Similarly, when measuring a voltage, the measured voltage is equal to the difference between the DUT voltage and DUT ground.

# **Configuration and Control**

Configuration of the MAX32010 is achieved through the serial interface, and through the dedicated logic-control inputs HIZMP, LOAD, and IDDQSEL.

The serial interface has a shift register, an input register, and a DPS register (**Figure 2**). Serial data does not directly affect the DPS until the data reaches the DPS register. Control of data flow to the DPS register is through two control bits (A0 and C0) and the logic input  $(LOAD)$ .  $\overline{LOAD}$  asynchronously transfers data from the input register into the DPS register. If  $\overline{\text{LOAD}}$  is held low when data is latched into the input register, then the data transfers directly (transparently) into the DPS register. This allows changing the state of the DPS coincident with the end of serial-port data communication, or asynchronously with respect to serial-port communications. Asynchronous update using LOAD facilitates simultaneous updates of multiple daisy-chained DPS devices.

### **DPS Data Control Bits**

An 18-bit word programs the MAX32010. **Table 1** outlines the 18-bit control word structure.

### **Serial Interface Data Flow Control Bits**

Bits 0 and 1 (C0 and A0) specify if and how data transfers from the shift register to the input and DPS registers. The specified actions shown in **Table 2** occur when CS goes high (**Figures 3** and **4**).

![](_page_20_Figure_9.jpeg)

*Figure 2. Serial Interface*

When A0 = C0 = 0 (NOP), data moves through the shift register to DOUT without a change in mode or operation. This is useful when daisy-chaining devices to shift operational data through a number of devices to a specific device without altering some or all the device's operational data. To update multiple daisy-chained devices simultaneously, use  $A0 = 1$ and  $CO = 0$  to load the input register of the devices to be updated and activate  $\overline{\text{LOAD}}$  after  $\overline{\text{CS}}$  goes high (**Figure 4**). If LOAD is held low while CS is raised, data latched to the input register is also latched to the DPS register, independent of the state of C0.

![](_page_21_Picture_322.jpeg)

![](_page_21_Picture_323.jpeg)

## **Table 2. Serial Interface Data Flow Control Bits**

![](_page_21_Picture_324.jpeg)

### **"Quick Load" Using Chip Select**

Latching data from the input register to the DPS register under standard operation of the MAX32010 requires an additional command, and/or use of  $\overline{LOAD}$ . An alternative "shortcut" is to take  $\overline{CS}$  low, satisfy the minimum  $\overline{CS}$  low pulse-width specification, and then return it high without any coincident clock activity. Data in the input register is latched to the DPS register on the rising edge of  $\overline{\text{CS}}$ .

### **Programmable Analog Modes Current-Range Selection**

Bits D11 to D13 of the control word (RS0, RS1, and RS2) control the full-scale current range for either FI (force current) or MI (measure current) mode.

Current monitor resistor values and current ranges are listed in **Table 3**.

### **Table 3. Range Select Bits and Nominal Sense Resistor Values**

![](_page_21_Picture_325.jpeg)

Following formula can be used to calculate the nominal sense resistor value for particular maximum current. Refer to Maxim *[Application Note 7068](http://www.maximintegrated.com/AN7068)* for more details.

#### $R_{\text{SENSE}} = 1 \text{V/}1_{\text{OUT}}$

#### **VIN and Measurement Voltage, Variable-Gain Amplifier Selection**

Bits D14 to D16 of the control word (G0, G1, and G2) control the gain and polarity of the variable-gain amplifiers (VGAs). These bits also control the gain of the measurement amplifier, allowing a 1:1 input-to-output voltage transfer function when in the FVMV mode. The settings are detailed in **Table 4**.

### **Table 4. VGA Gain and Polarity Select Bits**

![](_page_22_Picture_316.jpeg)

\*States 011 and 111 are unused.

#### **Mode Selection**

Bits D8 and D17 in the control word (HIZFRC and FMODE) select the mode of operation of the MAX32010, indicated in **Table 5.** FMODE selects whether the DPS forces a voltage or a current. HIZFRC determines if the driver amplifier is placed in a high-output-impedance state, or if  $V_{\text{INS}}$  is selected as the input to the amplifier (FI slave mode).

### **Table 5. DPS Mode-Select Bits**

![](_page_22_Picture_317.jpeg)

\*States 011 and 111 are unused.

In FV and FI modes, IMEAS and V<sub>MEAS</sub> outputs provide measurement of the DUT sense voltage or current, allowing flexible modes of operation beyond the traditional force-voltage/measure-current (FVMI) and force-current/measurevoltage (FIMV) modes. The modes supported are:

FVMI: Force-voltage/measure-current

FIMV: Force-current/measure-voltage

FVMV: Force-voltage/measure-voltage

FIMI: Force-current/measure-current

FNMV: Force-nothing/measure-voltage

In the FV or FI modes, V<sub>IN</sub> is selected to control the forced voltage or forced current. In the FI slave mode, V<sub>INS</sub> is selected. This allows connecting a master DPS to its slaves without using external relays.

### **Digital Interface Operation**

A 3-wire SPI/QSPI™/MICROWIRE-compatible serial interface is used for command and control of the MAX32010. The serial interface operates with clock speeds up to 20MHz. Additionally, a few logic inputs control special functions, sometimes working with the serial interface control data, sometimes overriding it.

#### **Logic Inputs and Shared Control Functions**

Control of the measurement output high-impedance state is shared between the  $\overline{HIZMS}$  bit (D7) and the logic input . Data transfer operations from the input shift register to the two internal control registers, input and DPS, are shared between the control word's A0 and C0 bits, and logic input  $\overline{\text{LOAD}}$  (see the *Configuration and Control* section).

#### **Digital Inputs**

Digital inputs SCLK, DIN, CS, LOAD, HIZMP, and IDDQSEL incorporate hysteresis to mitigate noise and to provide compatibility with opto-isolators. Voltage threshold levels for digital inputs are determined by V<sub>THR</sub> and default to 1/2 VL if V<sub>THR</sub> is left unconnected.

### **Digital Output (DOUT)**

When the input data register is full, the data become available at DOUT in a first-in, first-out (FIFO) fashion, allowing multiple devices to be daisy-chained. Data at DOUT follows DIN with a delay of 18 clock cycles per chained unit. The digital output is clocked on the falling edge of the input clock, allowing daisy-chained devices to use the same clock signal.

#### **Serial-Port Timing**

Timing of the serial port is detailed in the *Timing Diagram* and **Figures 3** and **4**, and in the serial port timing characteristics section of the AC *Electrical Characteristics* table.

![](_page_23_Figure_10.jpeg)

*Figure 3. Serial Interface Timing with Asynchronous Loading of the DPS Register*

![](_page_24_Figure_2.jpeg)

*Figure 4. Serial Interface Timing with Synchronous Loading of the DPS Register*

# **Applications Information**

### **Exposed Pad**

Leave EP unconnected or connect to  $V_{EE}$ . Do not connect EP to ground.

### **Lead Compensation Capacitor Selection**

The MAX32010 can drive widely varying load capacitances. As the load capacitance increases, the output of the DPS tends to overshoot. To counter this, lead compensation capacitor network connections are provided, each with dedicated internal switches controllable through the serial interface (as seen in the *Functional Diagram*). The networks can be tailored to specific needs, such as settling time vs. overshoot, with combinations of capacitors. Control bits D5 and D4 (LCOMP1 and LCOMP0) configure compensation capacitor connections as shown in **Table 6**.

![](_page_24_Picture_308.jpeg)

## **Table 6. Lead Compensation Capacitor Selection**

### **Bypass Compensation Capacitor Selection**

In addition to lead compensation, the DPS also implements bypass compensation, which may be required under conditions of heavy capacitive loading. Depending on the mode selected, FV or FI, control bits D3 and D2 (BCOMP1 and BCOMP0) select different capacitors. In the FV mode, one of three bypass capacitors (CB1, CB2, and CB3), or none is

selected, as shown in **Table 7**. **Table 8** presents the recommended CB1, CB2, and CB3 capacitor values for various load conditions.

In FI mode, the bypass capacitor combination (CCH/CCL), or none, is selected (**Table 9**). **Table 10** presents the recommended CCH and CCL capacitor values for various load conditions. These compensation capacitors provide improved stability for the voltage clamp circuit when driving heavy loads.

## **Table 7. FV Mode Bypass Capacitor Selection**

![](_page_25_Picture_379.jpeg)

### **Table 8. CB1, CB2, and CB3 Recommended Values**

![](_page_25_Picture_380.jpeg)

## **Table 9. FI Mode Voltage Clamp Compensation Capacitor Selection**

![](_page_25_Picture_381.jpeg)

 $X = Don't care.$ 

## **Table 10. CCH and CCL Recommended Values (CCH = CCL)**

![](_page_25_Picture_382.jpeg)

### **Measurement Output High-Impedance Control**

Place the measurement output into a low-leakage, high-impedance state in either of two ways: with the HIZMS control bit (D7), or the digital input  $\overline{HIZMP}$ . The two controls are logically ANDed, as shown in Table 11. The digital input  $\overline{HIZMP}$ allows multiplexing between several DPS measurement outputs without using the serial interface.

### **Table 11. Measurement Output High-Impedance Control**

![](_page_25_Picture_383.jpeg)

![](_page_26_Picture_141.jpeg)

### **Voltage (Current) Clamp Enable**

Control word bit CLEN (D10) enables the output clamps when high and disables the clamps when low, as indicated in **Table 12**. In FV mode, current compliance is active. In FI mode, voltage compliance is active.

### **Table 12. Clamp-Enable Control**

![](_page_26_Picture_142.jpeg)

### **IDDQ Test Mode**

While in FV mode, asserting digital input IDDQSEL switches the DPS to the minimum current range (range D), engaging the I<sub>DDQ</sub> test mode as shown in Table 13. Switching to the minimum current range through external control allows lowcurrent I<sub>DDQ</sub> measurements without reprogramming the DPS through the serial interface. When IDDQSEL is de-asserted, the current range switches back to its programmed value.

### **Table 13. I<sub>DDQ</sub> Test Select**

![](_page_26_Picture_143.jpeg)

### **Power-Up Configuration**

At power-up, all analog outputs except TEMP default to high impedance.

# **Typical Application Circuits**

![](_page_27_Figure_3.jpeg)

*Figure 6. Single DPS Configuration*

![](_page_28_Figure_2.jpeg)

*Figure 7. Parallel DPS Configuration Achieves Higher Output Current*

www.maximintegrated.com Maxim Integrated | 29

## <span id="page-29-0"></span>**Ordering Information**

![](_page_29_Picture_34.jpeg)