

### **General Description**

The MAX5981 provides a complete interface for a powered device (PD) to comply with the IEEE® 802.3af/at standard in a power-over-ethernet (PoE) system. The MAX5981 provides the PD with a detection signature, classification signature, and an integrated isolation power switch with inrush current control. During the inrush period, the MAX5981 limits the current to less than 180mA before switching to the higher current limit (720mA to 880mA) when the isolation power MOSFET is fully enhanced. The device features an input UVLO with wide hysteresis and long deglitch time to compensate for twisted-pair cable resistive drop and to assure alitch-free transition during power-on/-off conditions. The MAX5981 can withstand up to 100V at the input.

The MAX5981 supports a 2-Event classification method as specified in the IEEE 802.3at standard and provides a signal to indicate when probed by a Type 2 power sourcing equipment (PSE). The device detects the presence of a wall adapter power source connection and allows a smooth switch over from the PoE power source to the wall power adapter.

The MAX5981 also provides a power-good (PG) signal. two-step current limit and foldback, overtemperature protection, and di/dt limit. A sleep mode feature in the MAX5981 provides low power consumption while supporting Maintain Power Signature (MPS). An ultralow-power sleep mode feature in the MAX5981 further reduces power consumption while still supporting MPS. The MAX5981 also features an LED driver that is automatically activated during sleep mode. During sleep mode, the LED driver sources a periodic current (ILED) at 250Hz (MAX5981A) or 15.625kHz (MAX5981B).

The MAX5981 is available in a 16-pin, 5mm x 5mm TQFN power package. The device is rated over the -40°C to +85°C extended temperature range.

- ◆ Sleep Mode and Ultra-Low Power
- ♦ IEEE 802.3af/at Compliant
- ♦ 2-Event Classification or an External Wall Adapter **Indicator Output**
- ◆ Simplified Wall Adapter Interface
- ♦ PoE Classification 0–5
- ◆ 100V Input Absolute Maximum Rating
- ◆ Inrush Current Limit of 180mA Maximum
- ◆ Current Limit During Normal Operation Between 720mA and 880mA
- Current Limit and Foldback
- ◆ Legacy UVLO at 36V
- **♦ LED Driver with Programmable LED Current**
- Overtemperature Protection
- ◆ Thermally Enhanced, 5mm x 5mm, 16-Pin TQFN

### **Applications**

IEEE 802.3af/at Powered Devices

IP Phones, Wireless Access Nodes, IP Security Cameras

WiMAX™ Base Stations

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-<br>PACKAGE | SLEEP<br>MODE |  |
|--------------|----------------|-----------------|---------------|--|
| MAX5981AETE+ | -40°C to +85°C | 16 TQFN-EP*     | Yes           |  |
| MAX5981BETE+ | -40°C to +85°C | 16 TQFN-EP*     | Yes           |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.

WiMAX is a trademark of WiMAX Forum.

IEEE is a registered service mark of the Institute of Electrical and Electronics Engineers, Inc.



#### **ABSOLUTE MAXIMUM RATINGS**

| VDD to VSS                           | 0.3V to +100V  | Package Ther  |
|--------------------------------------|----------------|---------------|
| DET, RTN, WAD, PG, ZEC to VSS        | -0.3V to +100V | θJΑ           |
| CLS, SL, WK, ULP, LED to VSS         | 0.3V to +6V    | θJC           |
| Maximum Current on CLS (100ms max    | ximum)100mA    | Operating Ten |
| Continuous Power Dissipation (TA = + | 70°C) (Note 1) | Maximum Jun   |
| TQFN (derate 28.6mW/°C above +7      | 0°C)           | Storage Temp  |
| Multilayer Board                     | 2285.7mW       | Lead Tempera  |
|                                      |                | C - I - I T   |

| Package Thermal Resistance (Note: | 2)             |
|-----------------------------------|----------------|
| θJA                               | 35°C/W         |
| θJC                               |                |
| Operating Temperature Range       | 40°C to +85°C  |
| Maximum Junction Temperature      | +150°C         |
| Storage Temperature Range         | 65°C to +150°C |
| Lead Temperature (soldering, 10s) | +300°C         |
| Soldering Temperature             | +260°C         |
|                                   |                |

- Note 1: Maximum power dissipation is obtained using JEDEC JESD51-5 and JESD51-7 specifications.
- **Note 2:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maxim-ic.com/thermal-tutorial">www.maxim-ic.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = (V_{DD} - V_{SS}) = 48V, R_{DET} = 24.9k\Omega, R_{CLS} = 615\Omega, and R_{\overline{SL}} = 60.4k\Omega. RTN, WAD, PG, \overline{2EC}, \overline{WK}, and \overline{ULP}$  unconnected, all voltages are referenced to V<sub>SS</sub>, unless otherwise noted. T<sub>A</sub> = T<sub>J</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 3)

| PARAMETER                                  | SYMBOL    | CC                                                                          | MIN                                                        | TYP   | MAX   | UNITS |      |
|--------------------------------------------|-----------|-----------------------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------|------|
| DETECTION MODE                             |           | •                                                                           |                                                            |       |       |       |      |
| Input Offset Current                       | IOFFSET   | VIN = 1.4V  to  10.                                                         | 1V (Note 4)                                                |       |       | 10    | μΑ   |
| Effective Differential Input<br>Resistance | dR        |                                                                             | 10.1V with 1V step,<br>AD = PG = $\overline{2EC}$ (Note 5) | 23.95 | 25.00 | 25.50 | kΩ   |
| CLASSIFICATION MODE                        |           |                                                                             |                                                            |       |       |       |      |
| Classification Disable<br>Threshold        | VTH,CLS   | V <sub>IN</sub> rising (Note 6                                              | 5)                                                         | 22.0  | 22.8  | 23.6  | V    |
| Classification Stability Time              |           |                                                                             |                                                            |       | 0.2   |       | ms   |
|                                            |           |                                                                             | Class 0, RCLS = $619\Omega$                                | 0     |       | 3.96  |      |
| Classification Current                     |           | $V_{IN} = 12.5V \text{ to}$                                                 | Class 1, $R_{CLS} = 117\Omega$                             | 9.12  |       | 11.88 | mA   |
|                                            | ICLASS    | 20.5V, V <sub>DD</sub> =                                                    | Class 2, RCLS = $66.5\Omega$                               | 17.2  |       | 19.8  |      |
|                                            | ICLASS    | RTN = WAD =                                                                 | Class 3, R <sub>CLS</sub> = $43.7\Omega$                   | 26.3  |       | 29.7  | IIIA |
|                                            |           | $PG = \overline{2EC}$                                                       | Class 4, RCLS = $30.9\Omega$                               | 36.4  |       | 43.6  |      |
|                                            |           |                                                                             | Class 5, R <sub>CLS</sub> = $21.3\Omega$                   | 52.7  |       | 63.3  |      |
| TYPE 2 (802.3at) CLASSIFICA                | TION MODE |                                                                             |                                                            |       |       |       |      |
| Mark Event Threshold                       | VTHM      | V <sub>IN</sub> falling                                                     |                                                            | 10.1  | 10.7  | 11.6  | V    |
| Hysteresis on Mark Event<br>Threshold      |           |                                                                             |                                                            |       | 0.84  |       | V    |
| Mark Event Current                         | IMARK     | V <sub>IN</sub> falling to enter mark event, 5.2V ≤ V <sub>IN</sub> ≤ 10.1V |                                                            | 0.25  |       | 0.85  | mA   |
| Reset Event Threshold                      | VTHR      | V <sub>IN</sub> falling                                                     |                                                            | 2.8   | 4     | 5.2   | V    |
| POWER MODE                                 |           |                                                                             |                                                            |       |       |       |      |
| V <sub>IN</sub> Supply Voltage Range       |           |                                                                             |                                                            |       |       | 60    | V    |
| V <sub>IN</sub> Supply Current             | IQ        |                                                                             |                                                            |       | 0.27  | 0.55  | mA   |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = (V_{DD} - V_{SS}) = 48V, R_{DET} = 24.9k\Omega, R_{CLS} = 615\Omega, and R_{\overline{SL}} = 60.4k\Omega. RTN, WAD, PG, \overline{2EC}, \overline{WK}, and \overline{ULP}$  unconnected, all voltages are referenced to V<sub>SS</sub>, unless otherwise noted. T<sub>A</sub> = T<sub>J</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 3)

| PARAMETER                               | SYMBOL         | CO                                                                    | ONDITIONS                                 | MIN  | TYP   | MAX  | UNITS |
|-----------------------------------------|----------------|-----------------------------------------------------------------------|-------------------------------------------|------|-------|------|-------|
| V <sub>IN</sub> Turn-On Voltage         | Von            | V <sub>IN</sub> rising                                                |                                           | 34.3 | 35.4  | 36.6 | V     |
| V <sub>IN</sub> Turn-Off Voltage        | Voff           | V <sub>IN</sub> falling                                               |                                           | 30   |       |      | V     |
| V <sub>IN</sub> Turn-On/-Off Hysteresis | VHYST_<br>UVLO | (Note 7)                                                              |                                           | 4.2  |       |      | V     |
| V <sub>IN</sub> Deglitch Time           | toff_dly       | V <sub>IN</sub> falling from 4                                        | 10V to 20V (Note 8)                       | 30   | 120   |      | μs    |
| Inrush to Operating Mode<br>Delay       | tDELAY         | tDELAY = minimu<br>after entering into                                | ım PG current pulse width<br>o power mode | 87   | 96    | 105  | ms    |
| Jackston Dower MOSET                    |                |                                                                       | T <sub>J</sub> = +25°C                    |      | 0.5   | 0.7  |       |
| Isolation Power MOSFET On-Resistance    | Ron_iso        | $I_{RTN} = 600 \text{mA}$                                             | T <sub>J</sub> = +85°C                    |      | 0.65  | 1    | Ω     |
| On-Hesistance                           |                |                                                                       | T <sub>J</sub> = +125°C                   |      | 0.8   |      |       |
| RTN Leakage Current                     | IRTN_LKG       | $V_{RTN} = 12.5V \text{ to}$                                          | 30V                                       |      |       | 10   | μΑ    |
| CURRENT LIMIT                           |                |                                                                       |                                           |      |       |      |       |
| Inrush Current Limit                    | INRUSH         | During initial turn<br>VRTN = 1.5V                                    | n-on period,                              | 90   | 135   | 180  | mA    |
| Current Limit During Normal Operation   | ILIM           | After inrush com VRTN = 1V                                            | pleted,                                   | 720  | 800   | 880  | mA    |
| Foldback Threshold                      |                | V <sub>RTN</sub> (Note 9)                                             |                                           | 13   |       | 16.5 | V     |
| LOGIC                                   |                |                                                                       |                                           |      |       |      |       |
| WAD Detection Threshold                 | Vwad-ref       | V <sub>WAD</sub> rising, V <sub>IN</sub> to RTN)                      | = 14V to 48V (referenced                  | 8    | 9     | 10   | V     |
| WAD Detection Threshold<br>Hysteresis   |                | V <sub>WAD</sub> falling, V <sub>R</sub> unconnected                  | TN = 0V, VSS                              |      | 0.725 |      | V     |
| WAD Input Current                       | IWAD-LKG       | VWAD = 10V (referenced to RTN)                                        |                                           |      |       | 3.5  | μΑ    |
| 2EC Sink Current                        |                | V <sub>2EC</sub> = 3.5V (refedence of the disconnected)               | erenced to RTN), VSS                      | 1    | 1.5   | 2.25 | mA    |
| 2EC Off-Leakage Current                 |                | V <sub>2EC</sub> = 48V                                                |                                           |      |       | 1    | μA    |
| PG Sink Current                         |                | V <sub>RTN</sub> = 1.5V, V <sub>PG</sub> = 0.8V, during inrush period |                                           | 125  | 230   | 375  | μΑ    |
| PG Off-Leakage Current                  |                | V <sub>PG</sub> = 60V                                                 |                                           |      |       | 1    | μΑ    |
| SLEEP MODE                              |                |                                                                       |                                           |      |       |      |       |
| WK and ULP Logic Threshold              | VTH            | VWK falling and VULP rising and falling                               |                                           | 1.5  |       | 3    | V     |
| SL Logic Threshold                      |                | Falling                                                               |                                           | 0.75 | 0.8   | 0.85 | V     |
| SL Current                              |                | $RSL = 0\Omega$                                                       |                                           |      | 140   |      | μΑ    |
|                                         |                | $R\overline{SL} = 60.4k\Omega$ , V                                    | LED = 3.5V                                | 10   | 10.5  | 11.5 |       |
| LED Current Amplitude                   | ILED           | $R\overline{SL} = 30.2k\Omega$ , V                                    | LED = 3.75V                               | 19.5 | 20.9  | 22.5 | mA    |
|                                         |                | $R\overline{SL} = 30.2k\Omega$ , V                                    | LED = 4V                                  | 19   |       |      |       |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = (V_{DD} - V_{SS}) = 48V, R_{DET} = 24.9k\Omega, R_{CLS} = 615\Omega, and R_{\overline{SL}} = 60.4k\Omega. RTN, WAD, PG, \overline{2EC}, \overline{WK}, and \overline{ULP}$  unconnected, all voltages are referenced to Vss, unless otherwise noted. TA = TJ = -40°C to +85°C, unless otherwise noted. Typical values are at TA = +25°C.) (Note 3)

| PARAMETER                         | SYMBOL           | CONDITIONS                    |          | MIN  | TYP    | MAX  | UNITS |
|-----------------------------------|------------------|-------------------------------|----------|------|--------|------|-------|
| LED Current Programmable Range    |                  |                               |          | 10   |        | 20   | mA    |
| LED Current with Grounded SL      |                  | VSL = 0V                      |          | 20.5 | 24.5   | 28.5 | mA    |
| LED Current Frequency             | fu ED            | Normal and ULP sleep MAX5981A |          |      | 250    |      | Hz    |
| LED Current Frequency             | fileD mode MAX59 |                               | MAX5981B |      | 15.625 |      | kHz   |
| LED Current Duty Cycle            | DILED            | Normal and ULP sleep mode     |          |      | 25     |      | %     |
| V <sub>DD</sub> Current Amplitude | IVDD             | Normal sleep mode, VLE        | D = 3.5V | 10   | 11     | 12   | mA    |
| Internal Current Duty Cycle       | DIVDD            | Normal and ULP sleep m        | iodes    |      | 75     |      | %     |
| Internal Current Enable Time      | tMPS             | ULP sleep mode                |          | 76   | 84     | 92   | ms    |
| Internal Current Disable Time     | tMPDO            | ULP sleep mode                | 205      | 228  | 250    | ms   |       |
| THERMAL SHUTDOWN                  |                  |                               |          |      |        |      |       |
| Thermal-Shutdown Threshold        | T <sub>SD</sub>  | T <sub>J</sub> rising         |          | +140 |        | °C   |       |
| Thermal-Shutdown Hysteresis       |                  | T <sub>J</sub> falling        |          |      | 28     |      | °C    |

- Note 3: All devices are 100% production tested at T<sub>A</sub> = +25°C. Limits over temperature are guaranteed by design.
- Note 4: The input offset current is illustrated in Figure 1.
- Note 5: Effective differential input resistance is defined as the differential resistance between VDD and VSS. See Figure 1.
- **Note 6:** Classification current is turned off whenever the device is in power mode.
- Note 7: UVLO hysteresis is guaranteed by design, not production tested.
- Note 8: A 20V glitch on input voltage, which takes VDD below VON shorter than or equal to tOFF\_DLY does not cause the MAX5981A/MAX5981B to exit power-on mode.
- Note 9: In power mode, current-limit foldback is used to reduce the power dissipation in the isolation MOSFET during an overload condition across V<sub>DD</sub> and RTN.



Figure 1. Effective Differential Input Resistance/Offset Current

## **Typical Operating Characteristics**

 $(V_{IN} = (V_{DD} - V_{SS}) = 54V, R_{DET} = 24.9k\Omega, R_{CLS} = 615\Omega, and R_{\overline{SL}} = 60.4k\Omega. RTN, WAD, PG, \overline{2EC}, \overline{WK}, and \overline{ULP}$  unconnected; all voltages are referenced to Vss.)







# CLASSIFICATION CURRENT vs. INPUT VOLTAGE











## Typical Operating Characteristics (continued)

 $(V_{IN} = (V_{DD} - V_{SS}) = 54V, R_{DET} = 24.9k\Omega, R_{CLS} = 615\Omega, and R_{\overline{SL}} = 60.4k\Omega. RTN, WAD, PG, \overline{2EC}, \overline{WK}, and \overline{ULP}$  unconnected; all voltages are referenced to  $V_{SS}$ .)











## **Pin Configuration**



## **Pin Description**

| PIN  | NAME                                                                                                       | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1    | N.C.                                                                                                       | No Connection. Not internally connected.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 2    | 2 V <sub>DD</sub> Positive Supply Input. Connect a 68nF (min) bypass capacitor between V <sub>DD</sub> and |                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 3    | DET                                                                                                        | Detection Resistor Input. Connect a signature resistor (RDET = $24.9k\Omega$ ) from DET to VDD.                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 4    | I.C.                                                                                                       | Internally Connected. Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 5, 6 | Vss                                                                                                        | Negative Supply Input. Vss connects to the source of the integrated isolation n-channel power MOSFET.                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 7, 8 | RTN                                                                                                        | Drain of Isolation MOSFET. RTN connects to the drain of the integrated isolation n-channel power MOSFET. Connect RTN to the downstream DC-DC converter ground as shown in the <i>Typical Application Circuit</i> .                                                                                                                                                                                                                          |  |  |  |  |  |
| 9    | WAD                                                                                                        | Wall Power Adapter Detector Input. Wall adapter detection is enabled the moment VDD - VSS crosses the mark event threshold. Detection occurs when the voltage from WAD to RTN is greater than 9V. When a wall power adapter is present, the isolation n-channel power MOSFET turns off, $\overline{\text{2EC}}$ current sink turns on. Connect WAD directly to RTN when the wall power adapter or other auxiliary power source is not used. |  |  |  |  |  |
| 10   | PG                                                                                                         | Open-Drain Power-Good Indicator Output. PG sinks 230µA to disable the downstream DC-DC converter while turning on the hot-swap MOSFET switch. PG current sink is disabled during detection, classification, and in the steady-state power mode. The PG current sink is turned on to disable the downstream DC-DC converter when the device is in sleep mode.                                                                                |  |  |  |  |  |

## Pin Description (continued)

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | 2EC  | 2-Event Classification Detect or Wall Adapter Detect Output. A 1.5mA current sink is enabled at \$\overline{2EC}\$ when a Type 2 PSE or a wall adapter is detected. When powered by a Type 2 PSE, the \$\overline{2EC}\$ current sink is enabled after the isolation MOSFET is fully on until VIN drops below the UVLO threshold. \$\overline{2EC}\$ is latched when powered by a Type 2 PSE until VIN drops below the reset threshold. \$\overline{2EC}\$ also asserts when a wall adapter supply, typically greater than 9V, is applied between WAD and RTN. \$\overline{2EC}\$ is not latched if asserted by WAD. The \$\overline{2EC}\$ current sink is turned off when the device is in sleep mode. |
| 12  | CLS  | Classification Resistor Input. Connect a resistor (R <sub>CLS</sub> ) from CLS to V <sub>SS</sub> to set the desired classification current. See the classification current specifications in the <i>Electrical Characteristics</i> table to find the resistor value for a particular PD classification.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 13  | LED  | LED Driver Output. During sleep mode, LED sources a periodic current (I <sub>LED</sub> ). The amplitude of I <sub>LED</sub> is set by RSL according to the formula I <sub>LED</sub> (in A) = 645.75/(RSL + 1200).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 14  | SL   | Sleep Mode Enable Input. A falling edge on $\overline{SL}$ brings the device into sleep mode ( $\overline{VSL}$ must drop below 0.75V). An external resistor ( $\overline{RSL}$ ) connected between $\overline{SL}$ and $\overline{VSS}$ sets the LED current ( $\overline{ILED}$ ).                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15  | WK   | Wake Mode Enable Input. $\overline{WK}$ has an internal 2.5k $\Omega$ pullup resistor to the internal 5V bias rail. A falling edge on $\overline{WK}$ brings the device out of sleep mode and into the normal operating mode (wake mode).                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 16  | ULP  | Ultra-Low-Power Enable Input (in Sleep Mode). ULP has an internal 50kΩ pullup resistor to the internal 5V bias rail. A falling edge on SL while ULP is asserted low enables ultra-low-power mode. When ultra-low-power mode is enabled, the power consumption of the device is reduced even lower than normal sleep while still supporting MPS.                                                                                                                                                                                                                                                                                                                                                          |
| _   | EP   | Exposed Pad. Do not use EP as an electrical connection to Vss. EP is internally connected to Vss through a resistive path and must be connected to Vss externally. To optimize power dissipation, solder the exposed pad to a large copper power plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Simplified Block Diagram



## **Typical Operating Circuit**



### **Detailed Description**

#### **Operating Modes**

Depending on the input voltage (VIN = VDD - VSS), the MAX5981 operates in four different modes: PD detection, PD classification, mark event, and PD power. The devices enter PD detection mode when the input voltage is between 1.4V and 10.1V. The device enters PD classification mode when the input voltage is between 12.6V and 20V. The device enters PD power mode once the input voltage exceeds VON.

#### Detection Mode (1.4 $V \le V_{IN} \le 10.1V$ )

In detection mode, the power source equipment (PSE) applies two voltages on  $V_{IN}$  in the 1.4V to 10.1V range (1V step minimum) and then records the current measurements at the two points. The PSE then computes DV/DI to ensure the presence of the 24.9k $\Omega$  signature resistor. Connect the signature resistor (Rpet) from VpD to DET for proper signature detection. The MAX5981 pulls DET low in detection mode. DET goes high impedance when the input voltage exceeds 12.5V. In detection mode, most of the MAX5981 internal circuitry is off and the offset current is less than 10µA.

If the voltage applied to the PD is reversed, install protection diodes at the input terminal to prevent internal damage to the MAX5981 (see the *Typical Application Circuit*). Since the PSE uses a slope technique (DV/DI) to calculate the signature resistance, the DC offset due to the protection diodes is subtracted and does not affect the detection process.

#### Classification Mode (12.6V ≤ V<sub>IN</sub> ≤ 20V)

In the classification mode, the PSE classifies the PD based on the power consumption required by the PD.

This allows the PSE to efficiently manage power distribution. Class 0–5 is defined as shown in Table 1. (The IEEE 802.3af/at standard defines only Class 0–4 and Class 5 for any special requirement.) An external resistor (RCLS) connected from CLS to VSS sets the classification current.

The PSE determines the class of a PD by applying a voltage at the PD input and measuring the current sourced out of the PSE. When the PSE applies a voltage between 12.6V and 20V, the MAX5981A/MAX5981B exhibit a current characteristic with a value shown in Table 1. The PSE uses the classification current information to classify the power requirement of the PD. The classification current includes the current drawn by RCLS and the supply current of the MAX5981A/MAX5981B so the total current drawn by the PD is within the IEEE 802.3af/at standard figures. The classification current is turned off whenever the device is in power mode.

#### 2-Event Classification and Detection

During 2-Event classification, a Type 2 PSE probes PD for classification twice. In the first classification event, the PSE presents an input voltage between 12.6V and 20.5V and the MAX5981A/MAX5981B present the programmed load ICLASS. The PSE then drops the probing voltage below the mark event threshold of 10.1V and the MAX5981A/MAX5981B present the mark current (IMARK). This sequence is repeated one more time.

When the MAX5981A/MAX5981B are powered by a Type 2 PSE, the 2-Event identification output  $\overline{\text{2EC}}$  asserts low after the internal isolation n-channel MOSFET is fully turned on.  $\overline{\text{2EC}}$  current sink is turned off when V<sub>DD</sub> goes below the UVLO threshold (V<sub>OFF</sub>) and turns on when V<sub>DD</sub> goes above the UVLO threshold (V<sub>ON</sub>), unless V<sub>DD</sub> goes below VTHR to reset the latched output of the

**Table 1. Setting Classification Current** 

| CLASS | MAXIMUM<br>POWER USED<br>BY PD | R <sub>CLS</sub> | V <sub>IN</sub> *<br>(V) | CLASS CURRENT SEEN AT VIN (mA) MIN MAX |    | CLASSIFICAT | 2.3at PD<br>ION CURRENT<br>ATION (mA) |
|-------|--------------------------------|------------------|--------------------------|----------------------------------------|----|-------------|---------------------------------------|
|       | (W)                            |                  |                          |                                        |    | MIN         | MAX                                   |
| 0     | 0.44 to 12.95                  | 615              | 12.6 to 20               | 0                                      | 4  | 0           | 5                                     |
| 1     | 0.44 to 3.84                   | 117              | 12.6 to 20               | 9                                      | 12 | 8           | 13                                    |
| 2     | 3.84 to 6.49                   | 66.5             | 12.6 to 20               | 17                                     | 20 | 16          | 21                                    |
| 3     | 6.49 to 12.95                  | 43.7             | 12.6 to 20               | 26                                     | 30 | 25          | 31                                    |
| 4     | 12.95 to 25.5                  | 30.9             | 12.6 to 20               | 36                                     | 44 | 35          | 45                                    |
| 5     | > 25.5                         | 21.3             | 12.6 to 20               | 54                                     | 64 | 51          | 68                                    |

<sup>\*</sup>V<sub>IN</sub> is measured across the MAX5981A/MAX5981B input V<sub>DD</sub> to V<sub>SS</sub>.

Type 2 PSE detection flag. Alternatively, the  $\overline{\text{2EC}}$  output also serves as a wall adapter detection output when the MAX5981A/MAX5981B are powered by an external wall power adapter. See the *Wall Power Adapter Detection and Operation* section for more information.

#### Power Mode (Wake Mode)

The MAX5981A/MAX5981B enter power mode when V<sub>IN</sub> rises above the undervoltage lockout threshold (V<sub>ON</sub>). When V<sub>IN</sub> rises above V<sub>ON</sub>, the MAX5981A/MAX5981B turn on the internal n-channel isolation MOSFET to connect V<sub>SS</sub> to RTN with inrush current limit internally set to 135mA (typ). The isolation MOSFET is fully turned on when the voltage at RTN is near V<sub>SS</sub> and the inrush current is reduced below the inrush limit. Once the isolation MOSFET is fully turned on, the MAX5981A/MAX5981B change the current limit to 800mA. The open-drain power-good output (PG) remains low for a minimum of tDELAY until the power MOSFET fully turns on to keep the downstream DC-DC converter disabled during inrush.

#### **Undervoltage Lockout**

The MAX5981A/MAX5981B operate up to a 60V supply voltage with a turn-on UVLO threshold (VON) at 35.4V and a turn-off UVLO threshold (VOFF) at 31V. When the input voltage is above VON, the MAX5981A/MAX5981B enter power mode and the internal MOSFET is turned on. When the input voltage goes below VOFF for more than toff DLY, the MOSFET turns off.

#### Sleep and Ultra-Low-Power Sleep Modes

The MAX5981A/MAX5981B feature a sleep mode, which pulls PG low while keeping the internal n-channel isolation MOSFET turned on. The PG output is used to disable downstream DC-DC converters reducing the power consumption of the overall PD system in sleep mode. In sleep mode, the LED driver output (LED) sources periodic current pulses. The LED current ILED is set by an external resistor RSL, see the *Applications Information* section for more information.

An ultra-low-power sleep mode allows the MAX5981A/ MAX5981B to further reduce power consumption while maintaining the power signature of the standard. The ultra-low-power enable input  $\overline{\text{ULP}}$  is internally held high with a 50k $\Omega$  pullup resistor to the internal 5V bias of the MAX5981A/MAX5981B. Set  $\overline{\text{ULP}}$  to logic-low and apply a falling edge to SL to enable ultra-low-power sleep mode. Apply a falling edge on the wake-mode enable input (WK) to disable sleep or ultra-low-power sleep mode and resume normal operation.

#### **LED Driver**

The MAX5981A/MAX5981B drive an LED connected from the output LED to Vss. During sleep mode/ultra-low-power sleep mode, the LED is driven by current pulses with the amplitude set by the resistor connected from SL to Vss. The LED driver current amplitude is programmable from 10mA to 20mA using RsL according to the following formula:

$$I_{LED} = \frac{645.75}{R_{SL} + 1200} \text{ (in amperes)}$$

#### **Power-Good Output**

An open-drain output (PG) is used to allow disabling downstream DC-DC converter until the n-channel isolation MOSFET is fully turned on. PG is pulled low to VSS for a period of tDELAY and until the internal isolation MOSFET is fully turned on. The PG is also pulled low during sleep mode and coming out of thermal shutdown.

#### **Thermal-Shutdown Protection**

The MAX5981A/MAX5981B include thermal protection from excessive heating. If the junction temperature exceeds the thermal-shutdown threshold of +140°C, the MAX5981A/MAX5981B turn off the internal power MOSFET, LED driver, and  $\overline{\rm 2EC}$  current sink. When the junction temperature falls below +112°C, the device enters inrush mode and then return to power mode. Inrush mode ensures the downstream DC-DC converter is turned off as the internal power MOSFET is turned on.

#### **Wall Power Adapter Detection and Operation**

For applications where an auxiliary power source such as a wall power adapter is used to power the PD, the MAX5981A/MAX5981B feature wall power adapter detection. The MAX5981A/MAX5981B give highest priority to the WAD and smoothly switch the power supply to WAD when it is detected. Once the input voltage (VDD-VSS) exceeds the mark event threshold, the MAX5981A/MAX5981B enable wall adapter detection. The wall power adapter is connected from WAD to RTN. The MAX5981A/MAX5981B detect the wall power adapter when the voltage from WAD to RTN is greater than 9V. When a wall power adapter is detected, the internal n-channel isolation MOSFET turns off,  $\overline{\text{2EC}}$  current sink turns on, and classification current is disabled if VIN is in the classification range.

### **Applications Information**

# **Operation with 12V Adapter**Layout Procedure

Careful PCB layout is critical to achieve high efficiency and low EMI. Follow these layout guidelines for optimum performance:

- 1) Place the input capacitor, classification resistor, and transient voltage suppressor as close as possible to the MAX5981A/MAX5981B.
- 2) Use large SMT component pads for power dissipating devices such as the MAX5981A/MAX5981B and the external diodes.

- 3) Use short and wide traces for high-power paths.
- Use the MAX5981A/MAX5981B evaluation kit layout as a reference.
- 5) Place enough vias in the pad for the EP of the MAX5981A/MAX5981B so that heat generated inside can be effectively dissipated by the PCB copper. The recommended spacing for the vias is 1mm to 1.2mm pitch. The thermal vias should be plated (1oz copper) and have a small barrel diameter (0.3mm to 0.33mm).



Figure 2. Typical Configuration When Using a 12V Wall Power Adapter

## **Typical Application Circuit**



**Chip Information** 

Package Information

For the latest package outline information and land patterns, (footprints) go to www.maxim-ic.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE | OUTLINE | LAND        |
|------------|---------|---------|-------------|
| TYPE       | CODE    | NO.     | PATTERN NO. |
| 16 TQFN-EP | T1655+4 | 21-0140 |             |

PROCESS: BiCMOS