#### **MAX77757**

## 3.15A USB Type-C Autonomous Charger with JEITA for 1-Cell Li-ion/LiFePO4 Batteries

### **General Description**

The MAX77757 is a standalone 3.15A charger with integrated USB Type-C® CC detection with JEITA compliance that supports reverse boost capability. The fast-charge current is easily configured with resistors. The MAX77757 operates with an input voltage of 4.5V to 13.7V and has a maximum input current limit of 3A. The IC also implements the adaptive input current limit (AICL) function that regulates the input voltage by reducing input current to prevent the voltage of a weak adapter from collapsing or folding back.

The USB Type-C Configuration Channel (CC) detection pins on the MAX77757 enable automatic USB Type-C power source detection and input current limit configuration. To support a variety of legacy USB types as well as proprietary adapters, the IC also integrates BC1.2 detection using the D+ and D- pins. The IC runs the CC pin and BC1.2 detection automatically as soon as a USB plug is inserted without any software control.

The IC also offers reverse-boost capability up to 5.1V and 1.5A, which can be enabled with the ENBST pin. The STAT pin indicates charging status while the INOKB pin indicates valid input voltage. Charging can be stopped by pulling the THM pin low.

The MAX77757 is equipped with a Smart Power Selector™ and a battery true-disconnect FET to control the charging and discharging of the battery or to isolate the battery in case of a fault. The MAX77757 is offered in several variants to support Li-ion batteries with various termination voltages from 4.1V to 4.5V. It also has a 3.6V termination voltage option for LiFePO₄ batteries. The IC comes in a 3mm x 3mm, 0.4mm pitch, 24-lead FC2QFN package making it suitable for low-cost PCB assembly.

### **Applications**

- · Mobile Point-of-Sale (mPOS) Terminals
- · Portable Medical Devices
- Wireless Headphones
- GPS Trackers
- Charging Cradles for Wearable Devices
- Power Banks
- Mobile Routers

#### **Benefits and Features**

- Up to 16V Protection
- 13.7V Maximum Input Operating Voltage
- 3.15A Maximum Charging Current
- 6A Discharge Current Protection
  - · No Firmware or Communication Required
  - Integrated CC Detection for USB Type-C
  - Integrated BC1.2 Detection for Legacy SDP, DCP, CDP, and DCD Timeout
  - Integrated USB Detection for Common Proprietary Charger Types
  - Automatic Input Current Limit Configuration
  - Input Voltage Regulation with Adaptive Input Current Limit (AICL)
- Reverse Boost Capability up to 5.1V, 1.5A
- Termination Voltage
  - 4.1V to 4.5V for Li-ion and Li-poly Batteries
  - 3.6V/3.7V for LiFePO<sub>4</sub> Battery
- Safety
  - Charge Safety Timer
  - JEITA Compliance with NTC Thermistor (MAX77757J)
  - HOT/COLD Stop Charging with NTC Thermistor (MAX77757H)
  - · Thermal Shutdown
- · Pin Control of All Functions
  - · Resistor Configurable Fast-Charge Current
  - · ENBST Pin to Enable and Disable Reverse Boost
  - STAT Pin to Indicate Charging Status
  - INOKB Pin to Indicate Input Power-OK
  - THM Pin to Disable Charge
- Integrated Power Path
- Integrated Battery True-Disconnect FET
- 3mm x 3mm, 24-Lead FC2QFN Package

Ordering Information appears at end of data sheet.



### **Simplified Block Diagram**



### **Absolute Maximum Ratings**

| CHGIN to GND                                                                                                         | 0.3V to +16.0V |
|----------------------------------------------------------------------------------------------------------------------|----------------|
| BYP, LX to PGND                                                                                                      | 0.3V to +16.0V |
| $\ensuremath{BATT},\ensuremath{SYS},\ensuremath{INOKB},\ensuremath{STAT},\ensuremath{ENBST}$ to $\ensuremath{GND}$ . | 0.3V to +6.0V  |
| BST to PVL                                                                                                           | 0.3V to +16.0V |
| BST to LX                                                                                                            | 0.3V to +2.2V  |
| DN, DP to GND                                                                                                        | 0.3V to +6.0V  |
| CC1, CC2 to GND                                                                                                      | 0.3V to +6.0V  |
|                                                                                                                      |                |

| ٧Ľ | <sub>DD</sub> , PVL, IFAST, THM to GND | 0.2V to +2.2V       |
|----|----------------------------------------|---------------------|
| ٧  | CHGIN, BYP Continuous Current          | 3.2A <sub>RMS</sub> |
| LΧ | K, PGND Continuous Current             | 3.5A <sub>RMS</sub> |
| S١ | YS, BATT Continuous Current            | 4.5A <sub>RMS</sub> |
| Op | perating Temperature Range             | 40°C to +85°C       |
| St | orage Temperature Range                | -65°C to +150°C     |
|    |                                        |                     |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### 24-Lead FC2QFN

| Package Code                                           | F243A3F+1         |  |  |
|--------------------------------------------------------|-------------------|--|--|
| Outline Number                                         | <u>21-100385B</u> |  |  |
| Land Pattern Number                                    | <u>90-100128A</u> |  |  |
| Thermal Resistance, Four-Layer Board:                  |                   |  |  |
| Junction-to-Ambient (θ <sub>J</sub> A)                 | 31°C/W            |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 7.5°C/W           |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.)

| PARAMETER                                             | SYMBOL                  | CONDITIONS                        | MIN                          | TYP                      | MAX                     | UNITS |
|-------------------------------------------------------|-------------------------|-----------------------------------|------------------------------|--------------------------|-------------------------|-------|
| GENERAL ELECTRICAL                                    | . CHARACTERIS           | TICS                              |                              |                          |                         |       |
| Battery Only Quiescent<br>Current                     | I <sub>BATT_Q</sub>     | USBC as UFP and BATT = SYS = 3.6V |                              | 30                       | 50                      | μΑ    |
| SWITCHING MODE CHARGER                                |                         |                                   |                              |                          |                         |       |
| CHGIN Voltage Range                                   | V <sub>CHGIN</sub>      | Operating voltage (Note 1)        | V <sub>CHGIN</sub> _<br>UVLO |                          | V <sub>CHGIN</sub> _    | V     |
| CHGIN Overvoltage<br>Threshold                        | VCHGIN_OVLO             | V <sub>CHGIN</sub> rising         | 13.4                         | 13.7                     | 14                      | V     |
| CHGIN Overvoltage-<br>Threshold Hysteresis            | V <sub>CHGINH_OVL</sub> | V <sub>CHGIN</sub> falling        |                              | 300                      |                         | mV    |
| CHGIN to GND<br>Minimum Turn-On<br>Threshold Accuracy | VCHGIN_UVLO             | V <sub>CHGIN</sub> rising         | 4.6                          | 4.7                      | 4.8                     | V     |
| CHGIN to SYS<br>Minimum Turn-On<br>Threshold          | V <sub>CHGIN2SYS</sub>  | V <sub>CHGIN</sub> rising         | VSYS + 0.12                  | V <sub>S</sub> YS + 0.20 | V <sub>SYS</sub> + 0.28 | V     |

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.)

| PARAMETER                                                  | SYMBOL                 | CONDITIONS                                                                                                                                | MIN  | TYP   | MAX  | UNITS |
|------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| CHGIN Adaptive<br>Voltage Regulation<br>Threshold Accuracy | V <sub>CHGIN_REG</sub> |                                                                                                                                           | 4.4  | 4.5   | 4.6  | V     |
| CHGIN Current Limit<br>Range                               | CHGIN_ILIM             | Automatically configured after charger type detection                                                                                     | 0.5  |       | 3.0  | А     |
| CHGIN Supply Current                                       | I <sub>IN</sub>        | $V_{CHGIN}$ = 5.0V, charger enabled, $V_{SYS}$ = $V_{BATT}$ = 4.5V, (no switching, battery charged)                                       |      | 2.7   | 4    | mA    |
|                                                            |                        | Charger enabled, 500mA input current setting                                                                                              | 423  | 460   | 500  |       |
| V <sub>CHGIN</sub> Input Current<br>Limit                  | I <sub>INLIMIT</sub>   | Charger enabled, 1500mA input current setting                                                                                             | 1300 | 1400  | 1500 | mA    |
|                                                            |                        | Charger enabled, 3000mA input current setting                                                                                             | 2600 | 2800  | 3000 |       |
| CHGIN Self-Discharge<br>Down to UVLO Time                  | <sup>t</sup> INSD      | Time required for the charger input to cause CHGIN capacitor to decay from 6.0V to 4.3V                                                   |      | 100   |      | ms    |
| CHGIN Input Self-<br>Discharge Resistance                  | R <sub>INSD</sub>      |                                                                                                                                           |      | 44    |      | kΩ    |
| CHGIN to BYP<br>Resistance                                 | R <sub>CHGIN2BYP</sub> | Bidirectional                                                                                                                             |      | 21.5  |      | mΩ    |
| LX High-Side<br>Resistance                                 | R <sub>HS</sub>        |                                                                                                                                           |      | 44    |      | mΩ    |
| LX Low-Side Resistance                                     | $R_{LS}$               |                                                                                                                                           |      | 42    |      | mΩ    |
| BATT to SYS Dropout<br>Resistance                          | R <sub>BAT2SYS</sub>   |                                                                                                                                           |      | 13    |      | mΩ    |
| CHGIN to BATT<br>Dropout Resistance                        | R <sub>CHGIN2BAT</sub> | Calculation estimates a $0.04\Omega$ inductor resistance (R <sub>L</sub> ) $R_{CHGIN2BAT} = R_{CHGIN2BYP} + R_{HS} + R_{L} + R_{BAT2SYS}$ |      | 118.5 |      | mΩ    |
| LX Leakage Current                                         |                        | LX = PGND or BYP, T <sub>A</sub> = +25°C                                                                                                  |      | 0.01  | 10   | μA    |
|                                                            |                        | LX = PGND or BYP, $T_A = +85^{\circ}C$                                                                                                    |      | 1     |      | ļ     |
| BST Leakage Current                                        |                        | BST = PGND or 1.8V, T <sub>A</sub> = +25°C<br>BST = PGND or 1.8V, T <sub>A</sub> = +85°C                                                  |      | 0.01  | 10   | μA    |
| DVD I and an O and I                                       |                        | $V_{BYP} = 5V$ , $V_{CHGIN} = 0V$ , LX = 0V, charger disabled, $T_A = +25$ °C                                                             |      | 0.01  | 10   |       |
| BYP Leakage Current                                        |                        | $V_{BYP} = 5V$ , $V_{CHGIN} = 0V$ , $LX = 0V$ , charger disabled, $T_A = +85^{\circ}C$                                                    |      | 1     |      | μA    |
| SYS Leakage Current                                        |                        | $V_{SYS} = 0V$ , $V_{BATT} = 4.2V$ , charger disabled, $T_A = +25$ °C                                                                     |      | 0.01  | 10   | μA    |
| 2.2 Loanago ouriont                                        |                        | $V_{SYS} = 0V$ , $V_{BATT} = 4.2V$ , charger disabled, $T_A = +85^{\circ}C$                                                               |      | 1     |      | μ, ,  |
| Minimum ON Time                                            | ton-min                |                                                                                                                                           |      | 75    |      | ns    |
| Minimum OFF Time                                           | t <sub>OFF-MIN</sub>   |                                                                                                                                           |      | 75    |      | ns    |
| Buck Current Limit                                         | $I_{LIM}$              |                                                                                                                                           | 5.16 | 6.0   | 6.84 | Α     |

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.)

| PARAMETER                                | SYMBOL               | CONDITIONS                                                                                                        | MIN  | TYP  | MAX  | UNITS |  |
|------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|-------|--|
| Reverse Boost<br>Quiescent Current       |                      | Non-switching; output forced 200mV above its target regulation voltage                                            |      | 2000 |      | μA    |  |
| Reverse Boost BYP<br>Voltage in OTG Mode | V <sub>BYP.OTG</sub> |                                                                                                                   | 4.94 | 5.1  | 5.26 | V     |  |
| CHGIN Output Current<br>Limit            | ICHGIN.OTG.LI<br>M   | 3.4V < V <sub>BATT</sub> < 4.5V                                                                                   | 1500 |      | 1725 | mA    |  |
| Reverse Boost Output                     |                      | Discontinuous inductor current (i.e., skip mode)                                                                  |      | ±150 |      | mV    |  |
| Voltage Ripple                           |                      | Continuous inductor current                                                                                       |      | ±150 |      |       |  |
| BATT Regulation                          |                      | T <sub>A</sub> = +25°C, BATT regulation voltage (See the <u>Ordering Information</u> table)                       | -0.9 | -0.3 | +0.3 |       |  |
| Voltage Accuracy                         |                      | T <sub>A</sub> = 0°C to +85°C, BATT regulation voltage (See the <u>Ordering Information</u> table)                | -1   | -0.3 | +0.5 | %     |  |
| Fast-Charge Current<br>Program Range     |                      | External resistor programmable                                                                                    | 0.5  |      | 3.15 | А     |  |
|                                          |                      | V <sub>BATT</sub> > V <sub>SYSMIN</sub> , programmed for 3.0A                                                     | 2850 | 3000 | 3150 |       |  |
| Fast-Charge Currents                     | I <sub>FC</sub>      | V <sub>BATT</sub> > V <sub>SYSMIN</sub> , programmed for 2.0A                                                     | 1900 | 2000 | 2100 | mA    |  |
|                                          |                      | V <sub>BATT</sub> > V <sub>SYSMIN</sub> , programmed for 0.5A                                                     | 465  | 500  | 535  | ]     |  |
| Trickle Charge<br>Threshold              | V <sub>TRICKLE</sub> | V <sub>BATT</sub> rising for termination voltage from 4.1V to 4.5V; trickle charge is disabled for 3.6V option    | 3.0  | 3.1  | 3.2  | V     |  |
| Precharge Threshold                      | V <sub>PRECHG</sub>  | V <sub>BATT</sub> rising                                                                                          | 2.4  | 2.5  | 2.6  | V     |  |
| Prequalification Threshold Hysteresis    | V <sub>PQ-H</sub>    | Applies to both V <sub>TRICKLE</sub> and V <sub>PRECHG</sub>                                                      |      | 100  |      | mV    |  |
| Trickle Charge Current                   | I <sub>TRICKLE</sub> | I <sub>TRICKLE</sub> for termination voltage from 4.1V to 4.5V option; trickle charge is disabled for 3.6V option | 270  | 300  | 330  | mA    |  |
| Precharge Charge<br>Current              | I <sub>PRECHG</sub>  |                                                                                                                   | 40   | 55   | 80   | mA    |  |
| Charger Restart<br>Threshold             | V <sub>RSTRT</sub>   |                                                                                                                   | 50   | 100  | 150  | mV    |  |
| Charger Restart<br>Deglitch Time         |                      | 10mV overdrive, 100ns rise time                                                                                   |      | 130  |      | ms    |  |
| Top-Off Current<br>Program Range         | I <sub>TO</sub>      | See <u>Table 3</u>                                                                                                | 50   |      | 150  | mA    |  |
| Top-Off Current                          | I <sub>TO</sub>      | Programmed for 150mA                                                                                              | 130  | 150  | 170  | mA    |  |
| Accuracy                                 | 110                  | Programmed for 50mA                                                                                               | 25   | 50   | 75   | 117.  |  |
| Charge Termination<br>Deglitch Time      | t <sub>TERM</sub>    | 2mV overdrive, 100ns rise/fall time                                                                               |      | 30   |      | ms    |  |
| Charger Soft-Start Time                  | t <sub>SS</sub>      |                                                                                                                   |      | 1.5  |      | ms    |  |
| BATT to SYS Reverse                      |                      | I <sub>BATT</sub> = 10mA                                                                                          |      | 70   |      | mV    |  |
| Regulation Voltage                       | V <sub>BSREG</sub>   | Load regulation during the reverse regulation mode                                                                |      | 1    |      | mV/A  |  |
| Minimum SYS Voltage                      | Veveran              | For termination voltage from 4.1V to 4.5V                                                                         |      | 3.5  |      | V     |  |
|                                          | V <sub>SYSMIN</sub>  | For 3.6V termination voltage                                                                                      |      | 3.0  |      | 7 V   |  |

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.)

| PARAMETER                                                                     | SYMBOL               | CONDITIONS                                                                                              | MIN  | TYP                             | MAX  | UNITS |
|-------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|------|---------------------------------|------|-------|
| Minimum SYS Voltage<br>Accuracy                                               | V <sub>SYSMIN</sub>  |                                                                                                         | -3   |                                 | +3   | %     |
| Prequalification Time                                                         | t <sub>PQ</sub>      | Applies to both low-battery precharge and trickle modes                                                 |      | 30                              |      | min   |
| Fast-Charge Constant<br>Current Plus Fast-<br>Charge Constant<br>Voltage Time | t <sub>FC</sub>      |                                                                                                         |      | 6                               |      | h     |
| Top-Off Time                                                                  | t <sub>TO</sub>      |                                                                                                         |      | 30                              |      | S     |
| Timer Accuracy                                                                |                      |                                                                                                         | -20  |                                 | +20  | %     |
| Junction Temperature Thermal Regulation Loop Setpoint Program Range           | T <sub>REG</sub>     | Junction temperature when charge current is reduced                                                     |      | 130                             |      | °C    |
| Thermal Regulation Gain                                                       | AT <sub>JREG</sub>   | I <sub>FC</sub> = 3.15A                                                                                 |      | -157.5                          |      | mA/°C |
| THM Threshold, COLD                                                           | THM_COLD             | V <sub>THM</sub> /V <sub>PVL</sub> rising, 1% hysteresis (thermistor temperature falling)               | 72.5 | 74                              | 75.5 | %     |
| THM Threshold, COOL                                                           | THM_COOL             | V <sub>THM</sub> /V <sub>PVL</sub> rising, 1% hysteresis (thermistor temperature falling)               | 63.5 | 65                              | 66.5 | %     |
| THM Threshold, WARM                                                           | THM_WARM             | V <sub>THM</sub> /V <sub>PVL</sub> falling, 1% hysteresis (thermistor temperature rising)               | 31   | 32.5                            | 34   | %     |
| THM Threshold, HOT                                                            | THM_HOT              | V <sub>THM</sub> /V <sub>PVL</sub> falling, 1% hysteresis (thermistor temperature rising)               | 21.5 | 23                              | 24.5 | %     |
| Charger Disable<br>Threshold                                                  | V <sub>CHGR_EN</sub> | V <sub>THM</sub> /V <sub>PVL</sub> falling, 1% hysteresis<br>(charger is disabled below this threshold) | 4.5  | 6                               | 7.5  | %     |
| THM Input Leakage                                                             |                      | $V_{THM}$ = GND or $V_{PVL}$ ; $T_A$ = +25°C                                                            |      | 0.1                             | 1    | μA    |
| Current                                                                       |                      | $V_{THM} = GND \text{ or } V_{PVL}; T_A = +85^{\circ}C$                                                 |      | 0.1                             |      | μA    |
| Battery Overcurrent<br>Threshold                                              | I <sub>BOVCR</sub>   |                                                                                                         |      | 6.0                             |      | А     |
| Battery Overcurrent<br>Debounce Time                                          | t <sub>BOVRC</sub>   |                                                                                                         | 6    |                                 |      | ms    |
| Battery Overcurrent<br>Retry                                                  | tOCP_RETRY           |                                                                                                         |      | 0.15                            |      | s     |
| Battery Overcurrent<br>Protection Quiescent<br>Current                        | I <sub>BOVRC</sub>   |                                                                                                         |      | 3 + I <sub>BATT</sub><br>/18040 |      | μΑ    |
| System Power-Up<br>Current                                                    | I <sub>SYSPU</sub>   |                                                                                                         | 35   | 50                              | 80   | mA    |
| System Power-Up<br>Voltage                                                    | V <sub>SYSPU</sub>   | V <sub>SYS</sub> rising, 100mV hysteresis                                                               | 1.9  | 2.0                             | 2.1  | V     |
| INOKB, STAT                                                                   |                      |                                                                                                         |      |                                 |      |       |
| Logic Input Leakage<br>Current                                                |                      |                                                                                                         |      | 0.1                             | 1    | μА    |

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.)

| PARAMETER                            | SYMBOL                                         | CONDITIONS                                                                                    | MIN   | TYP   | MAX  | UNITS |
|--------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-------|------|-------|
| Output Low Voltage<br>INOKB, STAT    |                                                | I <sub>source</sub> = 5mA                                                                     |       |       | 0.4  | V     |
| Output High Leakage                  |                                                | V <sub>SYS</sub> = 5.5V, T <sub>A</sub> = +25°C                                               | -1    | 0     | +1   |       |
| INOKB, STAT                          |                                                | V <sub>SYS</sub> = 5.5V, T <sub>A</sub> = +85°C                                               |       | 0.1   |      | μA    |
| ENBST                                | •                                              |                                                                                               | 1     |       |      |       |
| ENBST Logic Input Low<br>Threshold   | V <sub>IL</sub>                                |                                                                                               |       |       | 0.4  | V     |
| ENBST Logic Input High<br>Threshold  | V <sub>IH</sub>                                |                                                                                               | 1.4   |       |      | V     |
| ENBST Logic Input<br>Leakage Current | I <sub>ENBST</sub>                             | ENBST = 5.5V (including current through pulldown resistor)                                    |       | 24    | 60   | μΑ    |
| ENBST Pulldown<br>Resistor           | R <sub>ENBST</sub>                             |                                                                                               |       | 235   |      | kΩ    |
| CHARGER DETECTION                    | 1                                              |                                                                                               | 1     |       |      |       |
| BC1.2 State Timeout                  | t <sub>TMO</sub>                               |                                                                                               | 180   | 200   | 220  | ms    |
| Data Contact Detect<br>Time-Out      | <sup>t</sup> DCDtmo                            |                                                                                               | 700   | 800   | 900  | ms    |
| Proprietary Charger<br>Debounce      | <sup>t</sup> PRDeb                             |                                                                                               | 5     | 7.5   | 10   | ms    |
| Primary to Secondary<br>Timer        | <sup>†</sup> PDSDWait                          |                                                                                               | 27    | 35    | 39   | ms    |
| Charger Detection<br>Debounce        | <sup>t</sup> CDDeb                             |                                                                                               | 45    | 50    | 55   | ms    |
| VBUS64 Threshold                     | V <sub>BUS64</sub>                             | DP and DN pins; threshold in percent of $V_{BUS}$ voltage $3V < V_{BUS} < 5.5V$               | 57    | 64    | 71   | %     |
| VBUS64 Hysteresis                    | V <sub>BUS64</sub> _H                          |                                                                                               |       | 0.015 |      | V     |
| VBUS47 Threshold                     | V <sub>BUS47</sub>                             | DP and DN pins; threshold in percent of V <sub>BUS</sub> voltage 3V < V <sub>BUS</sub> < 5.5V | 43.3  | 47    | 51.7 | %     |
| VBUS47 Hysteresis                    |                                                |                                                                                               |       | 0.015 |      | V     |
| VBUS31 Threshold                     | V <sub>BUS31</sub>                             | DP and DN pins; threshold in percent of V <sub>BUS</sub> voltage 3V < V <sub>BUS</sub> < 5.5V | 26    | 31    | 36   | %     |
| VBUS31 Hysteresis                    |                                                |                                                                                               |       | 0.015 |      | V     |
| IWEAK Current                        | I <sub>WEAK</sub>                              |                                                                                               | 0.01  | 0.1   | 0.5  | μΑ    |
| RDM_DWN Resistor                     | R <sub>DM_DWN</sub>                            |                                                                                               | 14.25 | 20    | 24.8 | kΩ    |
| IDP_SRC Current                      | I <sub>DP_SRC</sub> /I <sub>DCD</sub>          | Accurate over 0V to 2.5V                                                                      | 7     | 10    | 13   | μΑ    |
| IDM_SINK Current                     | I <sub>DM_SINK</sub> /<br>I <sub>DATSINK</sub> | Accurate over 0.15V to 3.6V                                                                   | 45    | 80    | 125  | μΑ    |
|                                      |                                                |                                                                                               |       |       |      |       |

(Limits are 100% tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.)

| PARAMETER                          | SYMBOL                                      | CONDITIONS                                                                         | MIN  | TYP   | MAX  | UNITS |
|------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------|------|-------|------|-------|
| VLGC Threshold                     | V <sub>LGC</sub>                            |                                                                                    | 1.62 | 1.7   | 1.9  | V     |
| VLGC Hysteresis                    | V <sub>LGC_H</sub>                          |                                                                                    |      | 0.015 |      | V     |
| VDAT_REF Threshold                 | V <sub>DAT_REF</sub>                        |                                                                                    | 0.25 | 0.32  | 0.4  | V     |
| VDAT_REF Hysteresis                | V <sub>DAT_REF_</sub> H                     |                                                                                    |      | 0.015 |      | V     |
| VDN_SRC Voltage                    | V <sub>DN_SRC</sub> /<br>V <sub>SRC06</sub> | Accurate over I <sub>LOAD</sub> = 0 to 200μA                                       | 0.5  | 0.6   | 0.7  | V     |
| VDP_SRC Voltage                    | V <sub>DP_SRC</sub> /<br>V <sub>SRC06</sub> | Accurate over I <sub>LOAD</sub> = 0 to 200μA                                       | 0.5  | 0.6   | 0.7  | V     |
| COMP2 Load Resistor                | R <sub>USB</sub>                            | Load resistor on DP/DN                                                             | 3    | 6.1   | 12   | ΜΩ    |
| CC DETECTION                       |                                             |                                                                                    |      |       |      |       |
| CC Pin Voltage in DFP<br>1.5A Mode | V <sub>CC_PIN</sub>                         | Measured at CC pins with 126kΩ load; IDFP1.5_CC enable and $V_{AVL} \ge 2.5V$      | 1.85 |       |      | V     |
| CC Pin Clamp Voltage               | VCC_CIAMP                                   | 60μA ≤ I <sub>CC</sub> _≤ 600μA                                                    |      | 1.1   | 1.32 | V     |
| CC Pin Clamp Voltage (5.5V)        |                                             | I <sub>CC</sub> _<2mA                                                              |      | 5.25  | 5.5  | V     |
| CC UFP Pulldown<br>Resistance      | R <sub>PD_UFP</sub>                         |                                                                                    | -10% | 5.1K  | +10% | Ω     |
| CC DFP 1.5A Current<br>Source      | I <sub>DFP1.5_CC</sub>                      |                                                                                    | -8%  | 180   | +8%  | μΑ    |
| CC RA RD Threshold                 | V <sub>RA_RD0.5</sub>                       |                                                                                    | 0.15 | 0.2   | 0.25 | V     |
| CC UFP 0.5A RD<br>Threshold        | V <sub>UFP_RD0.5</sub>                      |                                                                                    | 0.61 | 0.66  | 0.7  | V     |
| CC UFP 0.5A RD<br>Hysteresis       | VUFP_RD0.5_H                                |                                                                                    |      | 0.015 |      | V     |
| CC UFP 1.5A RD<br>Threshold        | V <sub>UFP_RD1.5</sub>                      |                                                                                    | 1.16 | 1.23  | 1.31 | V     |
| CC UFP 1.5A RD<br>Hysteresis       | VUFP_RD1.5_H                                |                                                                                    |      | 0.15  |      | V     |
| CC Pin Power-Up Time               | <sup>t</sup> ClampSwap                      | Max time allowed from removal of voltage clamp till $5.1k\Omega$ resistor attached |      |       | 15   | ms    |
| CC Detection Debounce              | t <sub>CCDeb</sub>                          |                                                                                    | 100  | 119   | 200  | ms    |
| Type-C Debounce                    | t <sub>PDDeb</sub>                          |                                                                                    | 10   | 15    | 20   | ms    |
| Type-C Quick Debounce              | t <sub>QDeb</sub>                           |                                                                                    | 0.9  | 1     | 1.1  | ms    |

**Note 1:** The CHGIN input must be less than V<sub>CHGIN\_OVLO</sub> and greater than both V<sub>CHGIN\_UVLO</sub> and V<sub>CHGIN2SYS</sub> for the charger to turn on.

### **Pin Configuration**



### **Pin Descriptions**

| PIN | NAME  | FUNCTION                                                                                                                                                                                                                         |
|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | BST   | Provides Drive To High-Side Internal nMOS. Connect a 0.1µF/6.3V bootstrap capacitor between this pin and the LX node.                                                                                                            |
| 2   | INOKB | Charger Input Valid, Active-Low Logic Output Flag. Open-drain output indicates when valid voltage is present at CHGIN.                                                                                                           |
| 3   | STAT  | Open-Drain Charge Status Indication Output. STAT is toggling low and high impedance during charge. STAT becomes low when top-off threshold is detected and in done state. STAT becomes high impedance when charge faults happen. |
| 4   | CC2   | USB Type-C CC2 Connection                                                                                                                                                                                                        |
| 5   | CC1   | USB Type-C CC1 Connection                                                                                                                                                                                                        |
| 6   | DP    | Common Positive Output 1. Connect to D+ on USB Type-C or micro-USB connector.                                                                                                                                                    |
| 7   | DN    | Common Negative Output 1. Connect to D- on USB Type-C or micro-USB connector.                                                                                                                                                    |
| 8   | ENBST | Active-High Logic Input. Enable/disable the reverse boost converter.                                                                                                                                                             |
| 9   | GND   | Analog Ground. Short to ground plane.                                                                                                                                                                                            |
| 10  | VDD   | Output of On-Chip LDO Used to Power On-Chip, Low-Noise Circuits. Bypass with a 2.2µF/10V ceramic capacitor to GND. Powering external loads from V <sub>DD</sub> is not recommended other than pullup resistors.                  |

| 11     | ТНМ   | Thermistor Connection. Connect an external negative temperature coefficient (NTC) thermistor from THM to GND. Connect a resistor equal to the thermistor +25°C resistance from THM to PVL.                           |
|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12     | IFAST | Fast-Charge Current Setting Pin. Connect a resistor (RIFAST) from IFAST to GND to program the fast charge current. Use 24.9k $\Omega$ for 3.15A fast charge current. See the <u>Application Information</u> section. |
| 13, 14 | BATT  | Battery Power Connection. Connect to the positive terminal of a single-cell (or parallel cell) Li-ion battery. Bypass BATT to PGND ground plane with a 10µF ceramic capacitor.                                       |
| 15, 16 | SYS   | System Power Node. Bypass SYS to PGND with a 2x10µF/10V ceramic capacitor.                                                                                                                                           |
| 17     | PVL   | Output of On-Chip LDO, Noisy Rail due to Bootstrap Operation. Bypass with a 2.2µF/10V ceramic capacitor to PGND. Powering external loads from PVL is not recommended.                                                |
| 18, 19 | PGND  | Power Ground. Connect the return of the buck output capacitor close to these pins.                                                                                                                                   |
| 20, 21 | LX    | Switching Node. Connect an inductor between LX and SYS. When the buck converter is enabled, LX switches between BYP and PGND to control the input current, battery current, battery voltage, and die temperature.    |
| 22     | BYP   | System Power Connection. Output of OVP adapter input block and input to switching charger. Bypass with a 22µF/16V ceramic capacitor from BYP to PGND.                                                                |
| 23, 24 | CHGIN | Charger Input. Up to 13.7V operating, 16VDC withstand input pin connected to an adapter or USB power source. Connect a 2.2µF/16V ceramic capacitor from CHGIN to GND.                                                |

### **Functional Diagram**



### **Detailed Description**

The MAX77757 is a highly integrated USB Type-C Charger with autonomous configuration. The MAX77757 can operate from an input range of 4.5V to 13.7V to support 5V, 9V, and 12V AC adapters as well as USB input. The fast-charge current is up to 3.15A and the max input current limit is 3.0A.

The MAX77757 can run BC1.2 and USB Type-C CC detection upon input insertion and configure input source to max power option and charger input current limit to max power.

Fast-charge current and top-off current threshold can be programmed with an external resistor. The input voltage regulation feature (AICL) even allows users to use weak AC adapters without preventing a charge.

The power path design provides system power even when the battery is fully discharged, and it supplements current from the battery and charge input automatically when the system demands a higher current.

A reverse boost from the battery can be enabled by the ENBST pin to allow 5.1V/1.5A OTG to V<sub>BUS</sub>.

#### **Switching Mode Charger**

#### **Features**

- Complete Li+/LiPoly/LiFePO<sub>4</sub> Battery Charger
  - · Prequalification, Constant Current, Constant Voltage
  - · 55mA Precharge Current
  - 300mA Trickle Charge Current for Charge Termination Voltage from 4.1V to 4.5V. For the 3.6V/3.7V Termination Voltage Options, Trickle Charge Current is Disabled
  - · Resistor Adjustable Constant Current Charge
    - o 500mA to 3.15A
  - · Resistor Adjustable Charge Termination Threshold
    - o 50mA to 150mA
  - · Battery Regulation Voltage
    - o 3.60V, 4.20V, 4.35V, and 4.40V
    - -0.9/+0.3% Accuracy at +25°C
    - o -1/+0.5% Accuracy from 0°C to +85°C
- Synchronous Switch-Mode Based Design
- Smart Power Selector
  - · Optimally Distributes Power Between the Charge Adapter, System, and Main Battery
  - · When Powered by a Charge Adapter, the Main Battery can Provide Supplemental Current to the System
  - The Charge Adapter can Support the System without the Main Battery
- No External MOSFETs Required
- Single Input Operation
  - Reverse Leakage Protection (Prevents the Battery from Leaking Current to the Inputs)
  - VCHGIN OVLO = 13.7V
  - Supports AC-to-DC Wall Adapters
  - Automatic Input Current Limit Selection After Charger Type Detection
    - o 500mA, 1A, 2A, 2.5A, and 3A
- Charge Safety Timer
  - 6 Hours
- Die Temperature Monitor with Thermal Foldback Loop
  - Die Temperature Thresholds: 130°C
- Input Voltage Regulation Allows Operation from High-Impedance Sources (AICL)
- BATT to SYS Switch is 20mΩ Typical
  - Capable of 4.5A Steady-State Operation from BATT to SYS
- Short Circuit Protection
  - BATT to SYS Overcurrent Threshold: 6A
  - · SYS Short-to-Ground
    - Buck Operates with Input Current Limit to 200mA when V<sub>SYS</sub> < V<sub>SYSPU</sub>



Figure 1. Simplified Functional Diagram



Figure 2. Main Battery Charger Detailed Functional Diagram

### **Detailed Description**

The MAX77757 is a switch-mode charger for a one-cell lithium-ion (Li+), lithium polymer (Li-polymer), or LiFePO₄ battery. The current limit for CHGIN input is configured automatically allowing the flexibility to connect to either an AC-to-DC wall charger or a USB port, as shown in *Figure 2*.

The synchronous switch-mode DC-DC converter utilizes a high 1.3MHz switching frequency, which is ideal for portable devices since it allows the use of small components while eliminating excessive heat generation. The DC-DC converter has both a buck and a boost mode of operation. When charging, the main battery converter operates in buck mode. The DC-DC buck operates from a 4.3V to 13.7V source and delivers up to 3.15A to the battery. The battery charge current is programmable from 500mA to 3.15A with an external resistor.

As a boost converter, the DC-DC uses energy from the main battery to boost the voltage at BYP. The boosted BYP voltage is used to supply the USB OTG voltage which is fixed to 5.1V.

Maxim Integrated's Smart Power Selector architecture makes the best use of the limited adapter power and the battery's power at all times to supply up to buck current limit from the buck to the system. (Additionally, supplement mode provides additional current from the battery to the system up to B2SOVRC.) Adapter power that is not used for the system is used to charge the battery. All power switches for charging and switching the system load between the battery and adapter power are included on-chip—no external MOSFETs are required.

Maxim Integrated's proprietary process technology allows for low-RDSON devices in a small solution size. The total dropout resistance from the adapter power input to the battery is  $165 \text{m}\Omega$  (typ), assuming that the inductor has  $0.04\Omega$  of ESR. This  $165 \text{m}\Omega$  typical dropout resistance allows for charging a battery up to 3.0A from a 5V supply. The resistance from the BATT-to-SYS node is  $20 \text{m}\Omega$ , allowing for low power dissipation and long battery life.

A multitude of safety features ensures reliable charging. Features include a charge timer, junction thermal regulation, over/undervoltage protection, and short circuit protection.

The BATT-to-SYS switch has overcurrent protection (see the <u>Main Battery Overcurrent Protection During System Power-Up</u> section for more information).

#### **Smart Power Selector (SPS)**

The SPS architecture is a network of internal switches and control loops that distribute energy between external power sources CHGIN, BYP, SYS, and BATT.

<u>Figure 1</u> shows a simplified arrangement for the smart power selector's power steering switches. <u>Figure 2</u> shows a more detailed arrangement of the smart power selector switches with the following names: Q<sub>CHGIN</sub>, Q<sub>HS</sub>, Q<sub>LS</sub>, and Q<sub>BAT</sub>.

#### **Switch and Control Loop Descriptions**

- CHGIN Input Switch: Q<sub>CHGIN</sub> provides the input overvoltage protection of +16V. The input switch is either completely
  on or completely off. As shown in <u>Figure 2</u>, there are SPS control loops that monitor the current through the input
  switches as well as the input voltage.
- DC-DC Switches: Q<sub>HS</sub> and Q<sub>LS</sub> are the DC-DC switches that can operate as a buck (step-down) or a boost (step-up).
   When operating as a buck, energy is moved from BYP to SYS. When operating as a boost, energy is moved from SYS to BYP. SPS control loops monitor the DC-DC switch current, the SYS voltage, and the BYP voltage.
- Battery-to-System Switch: QBAT controls the battery charging and discharging. Additionally, QBAT allows the battery
  to be isolated from the system (SYS). An SPS control loop monitors the QBAT current.

#### **SYS Regulation Voltage**

- When DC-DC is enabled as a buck and the charger is enabled but in a non-charging state such as done, thermal shutdown, or timer fault, V<sub>SYS</sub> is regulated to V<sub>BATTREG</sub> and Q<sub>BAT</sub> is off.
- When the DC-DC is enabled as a buck and charging in trickle-charge, fast-charge, or top-off modes, V<sub>SYS</sub> is regulated to V<sub>SYSMIN</sub> when the V<sub>PRECHG</sub> < V<sub>BATT</sub> < V<sub>SYSMIN</sub>. And, when the DC-DC is enabled as a buck and charging in precharge mode (V<sub>BATT</sub> < V<sub>PRECHG</sub>), V<sub>SYS</sub> is regulated to V<sub>BATTREG</sub>. In these modes, the Q<sub>BAT</sub> switch acts as a linear regulator and dissipates power (P = (V<sub>SYS</sub> V<sub>BATT</sub>) × I<sub>BATT</sub>). When V<sub>BATT</sub> > V<sub>SYSMIN</sub>, then V<sub>SYS</sub> = V<sub>BATT</sub> + I<sub>BATT</sub> × R<sub>BAT2SYS</sub>. In this mode, the Q<sub>BAT</sub> switch is closed.

In all of the previous modes, if the combined SYS load exceeds the input current limit, then  $V_{SYS}$  drops to  $V_{BATT} - V_{BSREG}$ , and the battery provides supplemental current.

#### Input Validation

The charger input is compared with several voltage thresholds to determine if it is valid. A charger input must meet the following three characteristics to be valid:

CHGIN must be above V<sub>CHGIN\_UVLO</sub> to be valid. Once CHGIN is above the UVLO threshold, the information (together
with LIN2SYS, described as follows) is latched and only can be reset when the charger is in adaptive input current
loop (AICL) and input current is lower than the IULO threshold of 60mA. Note that V<sub>CHGIN\_REG</sub> is lower than their
UVLO falling threshold, respectively.

- CHGIN must be below its overvoltage lockout threshold (V<sub>CHGIN\_OVLO</sub>).
- CHGIN must be above the system voltage by V<sub>CHGIN2SYS</sub>.



Figure 3. CHGIN Valid Signal Generation Logic

INOKB pin is pulled down when CHGINOK = 1 and the switcher starts.



Figure 4. INOKB Signal Generation Logic

#### **Input Current Limit**

After the charger type detection is complete, the MAX77757 automatically configures the input current limit to the highest setting that the source can provide. If the input source is not a standard power source described by BC1.2, USB Type-C, or a proprietary charger type that the MAX77757 can detect, the MAX77757 sets the input current limit to 3A.

#### Input Voltage Regulation Loop

An input voltage regulation loop allows the charger to function well when it is attached to a poor-quality charge source. The loop improves performance with relatively high resistance charge sources that exist when long cables are used or devices are charged with non-compliant USB hub configurations.

The input voltage regulation loop automatically reduces the input current limit in order to keep the input voltage at VCHGIN\_REG. If the input current limit is reduced to ICHGIN\_REG\_OFF (50mA, typ) and the input voltage is below VCHGIN\_REG, then the charger input is turned off.

#### Input Self-Discharge

To ensure that a rapid removal and reinsertion of a charge source always results in a charger input interrupt, the charger input presents loading to the input capacitor to ensure that when the charge source is removed the input voltage decays below the UVLO threshold in a reasonable time ( $t_{INSD}$ ). The input self-discharge is implemented with a 44k $\Omega$  resistor ( $R_{INSD}$ ) from CHGIN input to ground.

### Charger States Li+/Li-Poly Battery

The MAX77757 utilizes several charging states to safely and quickly charge Li+/Li-Poly batteries as shown in <u>Figure 5</u> and <u>Figure 6</u>. <u>Figure 5</u> shows an exaggerated view of the Li+/Li-Poly battery progressing through the following charge states when there is no system load and the die and battery are close to room temperature: precharge  $\rightarrow$  trickle  $\rightarrow$  fast-charge  $\rightarrow$  top-off  $\rightarrow$  done.



Figure 5. Li+/Li-Poly Charge Profile



Figure 6. Li+/Li-Poly Charger State Diagram

#### LiFePO<sub>4</sub> Battery

As for the LiFePO<sub>4</sub> battery, the MAX77757 skips the trickle charge state and directly enters the fast-charge state after the precharge state. <u>Figure 7</u> and <u>Figure 8</u> presents the LiFePO<sub>4</sub> battery charge profile and state machine: precharge  $\rightarrow$  trickle  $\rightarrow$  fast-charge  $\rightarrow$  top-off  $\rightarrow$  done.



Figure 7. LiFePO<sub>4</sub> Battery Charge Profile



Figure 8. LiFePO<sub>4</sub> State Machine

#### **INIT State**

From any state shown in <u>Figure 6</u> except thermal shutdown, the "INIT" state is entered whenever the charger inputs CHGIN is invalid or the charger timer is suspended.

While in the "INIT" state, the charger current is 0mA, the charge timer is forced to 0, and the power to the system is provided by the battery.

To exit the "INIT" state, the charger input must be valid.

#### **Buck State**

In the buck state, battery charging is disabled while the charger input CHGIN is valid. Entering or leaving the buck state is controlled by the voltage of the THM pin. If the voltage of this pin is pulled down by an external device (e.g., MCU) under  $V_{CHGR\_EN}$ , the chip goes to the buck state from any state if CHGIN is valid as shown in <u>Figure 6</u>. Charging is disabled in the buck state, which means  $Q_{BAT}$  is off unless it is in supplement mode. If the voltage of this pin is over  $V_{CHGR\_EN}$ , the chip leaves the buck state and resumes charging. It should be noted that it is only when CHGIN is valid that charging can be enabled or disabled. Therefore, the external device (e.g., MCU) should check the INOKB signal if CHGIN is valid before trying to enable or disable charging.

#### **Precharge State**

As shown in <u>Figure 6</u>, the precharge state occurs when the main battery voltage is less than V<sub>PRECHG</sub>. In the precharge state, charge current into the battery is I<sub>PRECHG</sub>.

The following events cause the state machine to exit this state:

- The main battery voltage rises above V<sub>PRECHG</sub> and the charger enters the next state in the charging cycle, trickle charge.
- If the battery charger remains in this state for longer than tpQ, the charger state machine transitions to the timer fault state.

Note that the precharge state works with battery voltages down to 0V. The low 0V operation typically allows this battery charger to recover batteries that have an "open" internal pack protector. Typically a pack internal protection circuit opens if the battery has seen an overcurrent, undervoltage, or overvoltage. When a battery with an "open" internal pack protector is used with this charger, the precharge mode current flows into the 0V battery—this current raises the pack's terminal voltage to the point where the internal pack protection switch closes.

Note that a normal battery typically stays in the precharge state for several minutes or less; therefore, a battery that stays in the precharge state for longer than  $t_{PQ}$  might be experiencing a problem.

#### **Trickle Charge State**

The trickle charge mode descripted below is for Li-ion and Li-poly batteries only, with charge termination voltage from 4.1V to 4.5V.

The trickle charge state occurs when V<sub>BATT</sub> > V<sub>PRECHG</sub> and V<sub>BATT</sub> < V<sub>TRICKLE</sub>, as shown in <u>Figure 6</u>.

When the MAX77757 is in its trickle charge state, the charge current in the battery is less than or equal to ITRICKLE.

Charge current might be less than ITRICKLE/IFC for any of the following reasons:

- The charger input is under input current limit
- · The charger input voltage is low
- The charger is in thermal foldback
- The system load is consuming adapter current. Note that the system load always gets priority over the battery charge current.

The following events cause the state machine to exit this state:

- When the main battery voltage rises above V<sub>TRICKLE</sub>, the charger enters the next state in the charging cycle, fastcharge constant current (CC).
- If the battery charger remains in this state for longer than t<sub>PQ</sub>, the charger state machine transitions to the timer fault state

Note that a normal battery typically stays in the trickle charge state for several minutes or less; therefore, a battery that stays in trickle charge for longer than  $t_{PO}$  might be experiencing a problem.

Based on the characteristic of the LiFePO4 battery, the trickle charge state of the MAX77757 3.6V option is disabled. After the precharge state, when  $V_{PRECHG} < V_{BATT} < V_{BATTREG}$ , the MAX77757 enters the fast-charge constant current state to improve the charger efficiency.

#### **Fast-Charge Constant Current State**

As shown in <u>Figure 6</u>, the fast-charge constant current (CC) state occurs when the main-battery voltage is greater than the trickle threshold and less than the battery regulation threshold ( $V_{TRICKLE} < V_{BATTREG}$ ).

In the fast-charge CC state, the current into the battery is less than or equal to I<sub>FC</sub>. Charge current can be less than I<sub>FC</sub> for any of the following reasons:

- The charger input is under input current limit
- · The charger input voltage is low
- The charger is in thermal foldback
- The system load is consuming adapter current. Note that the system load always gets priority over the battery charge current.

The following events cause the state machine to exit this state:

- When the main battery voltage rises above V<sub>BATTREG</sub>, the charger enters the next state in the charging cycle, fastcharge constant voltage (CV).
- If the battery charger remains in this state for longer than t<sub>FC</sub>, the charger state machine transitions to the timer fault state

The battery charger dissipates the most power in the fast-charge constant current state. This power dissipation causes the internal die temperature to rise. If the die temperature exceeds T<sub>REG</sub>, I<sub>FC</sub> is reduced. See the <u>Thermal Foldback</u> section for more information.

#### **Fast-Charge Constant Voltage State**

As shown in <u>Figure 6</u>, the fast-charge constant voltage (CV) state occurs when the battery voltage rises to V<sub>BATTREG</sub> from the fast-charge CC state.

In the fast-charge CV state, the battery charger maintains  $V_{BATTREG}$  across the battery and the charge current is less than or equal to  $I_{FC}$ . As shown in <u>Figure 5</u>, charger current decreases exponentially in this state as the battery becomes fully charged.

The smart power selector control circuitry might reduce the charge current lower than the battery can otherwise consume for any of the following reasons:

- The charger input is under input current limit
- The charger input voltage is low
- The charger is in thermal foldback
- The system load is consuming adapter current. Note that the system load always gets priority over the battery charge current.

The following events cause the state machine to exit this state:

- When the charger current is below I<sub>TO</sub> for t<sub>TERM</sub>, the charger enters the next state in the charging cycle, top off.
- If the battery charger remains in this state for longer than t<sub>FC</sub>, the charger state machine transitions to the timer fault state.

#### **Top-Off State**

As shown in <u>Figure 6</u>, the top-off state can only be entered from the fast-charge CV state when the charger current decreases below  $I_{TO}$  for  $I_{TERM}$ . In the top-off state, the battery charger tries to maintain  $V_{BATTREG}$  across the battery and typically the charge current is less than or equal to  $I_{TO}$ .

The smart power selector control circuitry might reduce the charge current lower than the battery can otherwise consume for any of the following reasons:

- · The charger input is under input current limit
- The charger input voltage is low
- The charger is in thermal foldback
- The system load is consuming adapter current. Note that the system load always gets priority over the battery charge current.

The following events cause the state machine to exit this state:

- After being in this state for the top-off time (t<sub>TO</sub>), the charger enters the next state in the charging cycle, done.
- If  $V_{BATT} < V_{BATTREG} V_{RSTRT}$ , the charger goes back to the fast-charge (CC) state

#### **Done State**

As shown in Figure 6, the battery charger enters the done state after the charger has been in the top-off state for t<sub>TO</sub>.

The following event causes the state machine to exit this state:

• If VBATT < VBATTREG - VRSTRT, the charger goes back to the fast-charge (CC) state

In the done state, the charge current into the battery ( $I_{CHG}$ ) is 0A. In the done state, the charger presents a very low quiescent current to the battery. If the system load presented to the battery is low (<100 $\mu$ A), then a typical system can remain in the done state for many days. If left in the done state long enough, the battery voltage decays below the restart threshold ( $V_{RSTRT}$ ), and the charger state machine transitions back into the fast-charge CC state. There is no soft-start (di/dt limiting) during the done-to-fast-charge state transition.

#### **Timer Fault State**

The battery charger provides a charge timer to ensure safe charging. As shown in <u>Figure 6</u>, the charge timer prevents the battery from charging indefinitely. The time that the charger is allowed to remain in each of the prequalification states is  $t_{PQ}$ . The time that the charger is allowed to remain in the fast-charge CC and CV states is  $t_{FC}$ . Finally, the time that the charger is in the top-off state is  $t_{TO}$ . Upon entering the timer fault state, STAT becomes Hi-Z.

In the timer fault state, the charger is off. The charger input can be removed and re-inserted to exit the timer fault state (See the "any state" bubble in the lower left of *Figure 6*).

#### **Thermal Shutdown State**

As shown in <u>Figure 6</u>, the thermal shutdown state occurs when the battery charger is in any state and the junction temperature (T<sub>J</sub>) exceeds the device's thermal-shutdown threshold (T<sub>SHDN</sub>). When T<sub>J</sub> is close to REG, the charger folds back the input current limit to 0A so that the charger and inputs are effectively off.

In the thermal shutdown state, the charger is off.

#### **Reverse Boost Mode**

The DC-DC converter topology of the MAX77757 allows it to operate as a buck converter or as a reverse boost converter. The modes of the DC-DC converter are controlled by ENBST. When ENBST = high and CHGIN voltage is lower than 0.7V, the DC-DC converter operates in reverse boost mode allowing it to source current to BYP and CHGIN. This mode is commonly referred to as OTG mode or a source role.

The current through the BYP to CHGIN switch is limited to a 1.5A minimum. When the reverse boost mode is enabled, the unipolar CHGIN transfer function measures current going out of CHGIN.

The BYP to CHGIN switch automatically retries after 300ms if CHGIN loading exceeds the 1.5A current limit. If the overload at CHGIN persists, then the CHGIN switch toggles ON and OFF with approximately 60ms ON and 300ms OFF.

Under the reverse boost mode, the CC pins enter the low power source mode until the connection is established. Once Rd is detected, the MAX77757 enables the 180µA current source of the active CC pin, whereas the other CC pin stays high impedance.

#### Main Battery Overcurrent Protection During System Power-Up

The main battery overcurrent protection during system power-up feature limits the main battery to system current to  $I_{SYSPU}$  if  $V_{SYS}$  is less than  $V_{SYSPU}$ . This feature limits the surge current that typically flows from the main battery to the device's low-impedance system bypass capacitors during a system power-up. System power-up occurs anytime that energy from the battery is supplied to SYS when  $V_{SYS} < V_{SYSPU}$ . This "system power-up" condition typically occurs when a battery is hot-inserted into an otherwise unpowered device.

When "system power-up" occurs due to hot-insertion into an otherwise unpowered device, a small delay is required for this feature's control circuits to activate. A current spike over ISYSPII might occur during this time.

#### **Main Battery Overcurrent Protection Due To Fault**

The MAX77757 protects itself, the battery, and the system from potential damage due to excessive battery discharge current. Excessive battery discharge current can occur for several reasons such as exposure to moisture, a software problem, an IC failure, a component failure, or a mechanical failure that causes a short circuit.

When the main battery (BATT)-to-system (SYS) discharge current ( $I_{BATT}$ ) exceeds 6A for at least  $t_{BOVRC}$ , then the MAX77757 disables the BATT-to-SYS discharge path ( $Q_{BAT}$  switch) and turns off the buck. Under OCP fault condition, when SYS is low ( $V_{SYS} < V_{SYSUP}$ ) for tocp\_retry, the MAX77757 restarts on its own and attempts to pull up SYS again. If the fault condition remains, the whole cycle repeats until this fault condition is removed.

#### **Thermal Management**

The MAX77757 charger uses several thermal management techniques to prevent excessive battery and die temperatures.

#### Thermal Foldback

Thermal foldback maximizes the battery charge current while regulating the MAX77757 junction temperature. As shown in <u>Figure 9</u>, when the die temperature exceeds the REGTEMP (T<sub>REG</sub>), a thermal limiting circuit reduces the battery charger's target current by 5% of the fast-charge current per 1°C (A<sub>TJREG</sub>), which corresponds to 157.5mA/°C when the fast-charge current is 3.15A. For lower programmed charge currents such as 480mA, this slope is valid for charge current reductions down to 80mA; below 100mA, the slope becomes shallower but the charge current reduces to 0A if the junction temperature is 20°C above the programmed loop set point. The target charge current reduction is achieved with an analog control loop (i.e., not a digital reduction in the input current).



Figure 9. Charge Currents vs. Junction Temperature

#### **Thermistor Input (THM)**

The thermistor input can be utilized to achieve functions that include charge suspension, JEITA-compliant charging, and disabling the charger.

The charger can be disabled by pulling the THM pin to ground. <u>Figure 12</u> shows a recommended system diagram where the MCU has a GPIO output connected to THM to enable or disable charging, and a GPIO input connected to INOKB to check the presence of a valid charger. Note that the GPIO output should be an open-drain type.

#### **JEITA Compliance**

The MAX77757J version safely charges batteries in accordance with JEITA specifications. The MAX77757J version monitors the battery temperature with an NTC thermistor connected at the THM pin and automatically adjusts the fast-charge current or charge termination voltage as the battery temperature varies.

The JEITA controlled fast-charge current is reduced to 50% of the detected fast charge current for T<sub>COLD</sub> < T < T<sub>COOL</sub>.

The charge termination voltage for  $T_{WARM} < T < T_{HOT}$  is reduced to programmed termination voltage -150mV, as shown in <u>Figure 11</u>. Charging is suspended when the battery temperature is too cold or too hot  $(T < T_{COLD})$  or  $T_{HOT} < T$ .

The MAX77757H version disables the JEITA under warm and cool conditions and stops charging when the temperature is too hot or cold. See the <u>Ordering Information</u> for details.

Temperature thresholds ( $T_{COLD}$ ,  $T_{COOL}$ ,  $T_{WARM}$ , and  $T_{HOT}$ ) depend on the thermistor selection. See the <u>Thermistor</u> <u>Input (THM)</u> section for more details.

Since the thermistor monitoring circuit employs an external bias resistor from THM to PVL, the thermistor is not limited only to  $10k\Omega$  (at +25°C); any resistance thermistor can be used if the value is equivalent to the thermistors +25°C resistance. The thermistor installed on the evaluation kit is  $10k\Omega$  with a beta of 3435.

The general relation of thermistor resistance to temperature is defined by the following equation:

$$R_T = R_{25} \times e^{[\beta \times (\frac{1}{T + 273} - \frac{1}{298})]}$$

where

 $R_T$  = The resistance in  $\Omega$  of the thermistor at temperature T in Celsius

 $R_{25}$  = The resistance in  $\Omega$  of the thermistor at +25°C

 $\beta$  = The material constant of the thermistor, which typically ranges from 3000k to 5000k

T = The temperature of the thermistor in Celsius



Figure 10. MAX77757H Version Hot/Cold Stop



Figure 11. MAX77757J Version JEITA Compliance

### **V<sub>DD</sub>** Internal Supply

 $V_{DD}$  is the 1.8V power for the MAX77757 charger's analog circuit.  $V_{DD}$  chooses the higher value between the BATT and CHGIN as power input source.  $V_{DD}$  has a bypass capacitance of 2.2 $\mu$ F.

#### **ENBST For Reverse Boost**

ENBST is an input control signal for the reverse boost mode with an external logic signal. If ENBST is driven high, the reverse boost is enabled and the BYP to CHGIN path is closed. It has an internal  $235k\Omega$  pulldown resistor. When ENBST sets high, the MAX77757 disconnects Rd from the CC line and provides  $180\mu$ A current source.

#### **USB BC1.2 Charger Detection**

#### **Features**

- D+/D- Charging Signature Detector
- USB BC1.2 Compliant
- SDP, DCP, and CDP Detection
- Detect Proprietary Charger Types
  - Apple® 500mA, 1A, 2A, 12W
  - Samsung® 2A

#### Description

The USB charger detection is USB BC1.2 compliant with the ability to automatically detect some common proprietary charger types.

The Charger Detection State Machine follows USB BC1.2 requirements and detects SDP, CDP, and DCP types. The Charger Detection State Machine indicates if D+/D- were found as open but ChgTyp indicates SDP as required by BC1.2 specifications.

In addition to the USB BC1.2 State Machine, the IC also detects a limited number of proprietary charger types (Apple, Samsung, and generic 500mA). The UIC automatically sets the CHGIN input current limiting based on the charger type detection results. If the charger type detection results are from an unknown charger type or data contact detection timed out, the input current limits are set to a maximum of 3A.

Table 1. BC1.2 Charger Type

| USB BC1.2 DETECTED CHARGER TYPE |                                              |  |  |  |  |
|---------------------------------|----------------------------------------------|--|--|--|--|
| INPUT CURRENT LIMIT             | CHARGER DETECTED                             |  |  |  |  |
| 500mA                           | The default setting before charger detection |  |  |  |  |
| 500mA                           | SDP                                          |  |  |  |  |
| 1.5A                            | CDP                                          |  |  |  |  |
| 1.5A                            | DCP                                          |  |  |  |  |

### **Table 2. Proprietary Charger Type**

| DETECTED PROPRIETARY CHARGER TYPE |                  |  |  |  |
|-----------------------------------|------------------|--|--|--|
| INPUT CURRENT LIMIT               | CHARGER DETECTED |  |  |  |
| 500mA                             | Apple            |  |  |  |
| 1A                                | Apple            |  |  |  |
| 2A                                | Apple            |  |  |  |
| 2.4A                              | Apple            |  |  |  |
| 2A                                | Samsung          |  |  |  |
| 3A                                | All others       |  |  |  |

#### **USB Type-C CC Detection**

#### **Features**

- USB Type-C sink support
- CC source detection and automatically set the input current limit according to source capability
- Source role is supported by ENBST pin

#### **CC Description**

The MAX77757 works as a sink compliant to USB Type-C rev1.2. The USB Type-C functions are controlled by a logic state machine that follows the USB Type-C requirements. The MAX77757 sets the CHGIN input current limit based on the current advertised on the CC wires. Source role is enabled by the ENBST pin. When source role is enabled, Rd is removed and a 180µA current source is connected.

#### **Detecting Connected Source**

When a source is detected, the USB Type-C state machine auto-detects the active CC line. The state machine also auto-detects the source advertised current (500mA, 1.5A, and 3.0A). Upon detection of a change in advertised current, the MAX77757 automatically sets the input current limit.

#### **Enable Source Role**

ENBST = high enables the MAX77757's source role. The MAX77757 disconnects Rd from the CC line and connects a  $180\mu$ A current source to advertise a 5V/1.5A power source. The MAX77757 enables the reverse boost and supplies 5.1V/1.5A through the CHGIN pin.

### **Applications Information**

### **Fast-Charge Current and Top-Off Current Setting**

While a valid input source is present, the battery charger attempts to charge the battery with a fast-charge current determined by the resistance from IFAST to GND. Top-off current matches to the fast-charge current. <u>Table 3</u> shows resistance values which correspond to target IFAST and ITOPOFF values.

Table 3. Fast-Charge Current and Top-Off Current Setting

| RESISTANCE (kΩ) | IFAST (mA) | ITOPOFF (mA) |
|-----------------|------------|--------------|
| 24.9            | 3150       | 150          |
| 22.6            | 3000       | 150          |
| 20.5            | 2800       | 125          |
| 18.7            | 2500       | 125          |
| 16.9            | 2400       | 125          |
| 15.4            | 2200       | 100          |
| 14              | 2000       | 100          |
| 12.4            | 1800       | 75           |
| 11              | 1500       | 75           |
| 9.53            | 1400       | 75           |
| 8.2             | 1200       | 50           |
| 6.65            | 1000       | 50           |
| 5.23            | 800        | 50           |
| 3.6             | 600        | 50           |
| 2.4             | 500        | 50           |

#### D+/D- Multiplexing

USB D+/D- lines, which are used for the detection of BC1.2 and proprietary Travel Adaptors (TAs), can be used for data communication. If an MCU handles this communication in the target system, the D+/D- lines can be connected to the MAX77757 and the MCU as show in *Figure 12*. Switchers are required for each D+ and D- line to guarantee Hi-Z for the connections to MCU to avoid wrong detections of TAs (see *Figure 12*). It is recommended to connect the INOKB of the MAX77757 to the MCU in this configuration so that the MAX77757 can signal the completion of the detection to the MCU. Once the MCU receives a valid INOKB signal, it can switch the D+/D- lines from the MAX77757 to the MCU for data communication.



Figure 12. D+/D- Connections in a Reference System

#### **Capacitor Selection**

All capacitors should be X5R dielectric or better. Be aware that multi-layer ceramic capacitors have large-voltage coefficients. Before selecting capacitors, check the sufficient voltage rating and derated capacitance at max operating voltage conditions. <u>Table 5</u> shows proper capacitors after considering the derating and operating voltage.

**Table 4. Capacitor Selections** 

| PIN                       | TYPE            |
|---------------------------|-----------------|
| CHGIN Capacitor           | 2.2µF/16V       |
| BYP Capacitor             | 10μF + 22μF/16V |
| SYS Capacitor             | 2x10μF/10V      |
| BATT Capacitor            | 10μF/10V        |
| V <sub>DD</sub> Capacitor | 2.2µF/10V       |
| PVL Capacitor             | 2.2µF/10V       |
| BST Capacitor             | 0.1µF/6.3V      |

#### **Non-USB Type Power Source**

In an application where the power source is not USB, all the USB-related pins such as CC1, CC2, DP, and DN should be left unconnected. In this case, the input current to MAX77757 is limited to 3A.

#### **Recommended PCB Layout and Routing**

Place all bypass capacitors for CHGIN, BYP, SYS,  $V_{DD}$ , and BATT as close as possible to the IC. Provide a large copper ground plane to allow the PGND pad to sink heat away from the device. Use wide and short traces for high current connections such as CHGIN, BYP, SYS, and BATT to minimize voltage drops. The MAX77757 has two kinds of ground pins, PGND and GND. Use caution when connecting PGND since it is the switching node ground of the Charger Buck; it should be tied to the ground of the SYS and BYP capacitor and connected to the ground plane directly without sharing the other ground. The GND can be connected to the ground plane.

Figure 13 is a recommended placement and layout guide.



Figure 13. Recommended Placement and Layout

#### **Inductor Selection**

The MAX77757's control scheme requires an external inductor from 0.47µH to 1µH for proper operation.

Table 5. Recommended Inductors

| MANUFACTURER | PART NUMBER          | INDUCTANCE<br>(µH) | I <sub>SAT(TYP)</sub> (A) | I <sub>RMS(TYP)</sub> (A) | DCR (TYP)<br>(mΩ) | SIZE (L x W x T)<br>(mm) |
|--------------|----------------------|--------------------|---------------------------|---------------------------|-------------------|--------------------------|
| SEMCO        | CIGT252008LMR47MNE   | 0.47               | 5.5                       | 4.5                       | 24                | 2.5 x 2.0 x 0.8          |
| SEMCO        | CIGT252010LMR47MNE   | 0.47               | 6                         | 4.5                       | 24                | 2.5 x 2.0 x 1.0          |
| SEMCO        | CIGT201610EHR47MNE   | 0.47               | 5.9                       | 5                         | 18                | 2.0 x 1.6 x 1.0          |
| CYNTEC       | HTEH25201T-R47MSR-63 | 0.47               | 6.6                       | 5.6                       | 16.5              | 2.5 x 2.0 x 1.0          |

### **Charger Status Outputs**

#### Input Status (INOKB)

INOKB is an open-drain and active-low output that indicates input status. If a valid input source is inserted and the buck converter starts switching, INOKB pulls low. When the reverse boost is enabled, INOKB pulls low to indicate 5V output from CHGIN.

INOKB can be used as a logic output for the system processor by adding a  $200k\Omega$  pullup resistor to the system I/O voltage.

INOKB can also be used as a LED indicator driver by adding a current limit resistor and a LED to SYS.

#### **Charging Status Output (STAT)**

STAT is an open-drain and active-low output that indicates charge status. STAT status changes as shown in <u>Table 6</u>.

### **Table 6. STAT Output Per Charging Status**

| CHARGING STATUS                 | STAT                                                   | LOGIC STATE                                             | CHARGE STATUS LED                 |
|---------------------------------|--------------------------------------------------------|---------------------------------------------------------|-----------------------------------|
| No input                        | High impedance                                         | High                                                    | Off                               |
| Trickle, precharge, fast charge | Repeat low and high impedance with 1Hz, 50% duty cycle | After an external diode and a capacitor rectifier, high | Blinking with 1Hz, 50% duty cycle |
| Top-off and done                | Low                                                    | Low                                                     | Solid on                          |
| Faults                          | High impedance                                         | High                                                    | Off                               |

STAT can be used as a logic output for the system processor by adding a  $200k\Omega$  pullup resistor to the system I/O voltage and a rectifier (a diode and a capacitor).

STAT also can be used as a LED indicator driver by adding a current limit resistor and a LED to SYS.

### **Typical Application Circuit**



Figure 14. Typical Application Circuit

### **Ordering Information**

| PART NUMBER        | TEMP RANGE     | PIN-PACKAGE              | ТНМ   | BATTERY<br>CHEMISTRY | BATTERY<br>TERMINATION<br>VOLTAGE (V) |
|--------------------|----------------|--------------------------|-------|----------------------|---------------------------------------|
| MAX77757JEFG420+   | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.20                                  |
| MAX77757JEFG420+T  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.20                                  |
| MAX77757JEFG430+*  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.30                                  |
| MAX77757JEFG430+T* | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.30                                  |
| MAX77757JEFG435+   | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.35                                  |
| MAX77757JEFG435+T  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.35                                  |
| MAX77757JEFG440+   | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.40                                  |
| MAX77757JEFG440+T  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA | Li-ion<br>Li-polymer | 4.40                                  |

| PART NUMBER        | TEMP RANGE     | PIN-PACKAGE              | ТНМ           | BATTERY<br>CHEMISTRY | BATTERY<br>TERMINATION<br>VOLTAGE (V) |
|--------------------|----------------|--------------------------|---------------|----------------------|---------------------------------------|
| MAX77757JEFG450+*  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA         | Li-ion<br>Li-polymer | 4.50                                  |
| MAX77757JEFG450+T* | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | JEITA         | Li-ion<br>Li-polymer | 4.50                                  |
| MAX77757HEFG360+   | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | LiFePO <sub>4</sub>  | 3.60                                  |
| MAX77757HEFG360+T  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | LiFePO <sub>4</sub>  | 3.60                                  |
| MAX77757HEFG370+   | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | LiFePO <sub>4</sub>  | 3.70                                  |
| MAX77757HEFG370+T  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | LiFePO <sub>4</sub>  | 3.70                                  |
| MAX77757HEFG420+*  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.20                                  |
| MAX77757HEFG420+T* | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.20                                  |
| MAX77757HEFG430+*  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.30                                  |
| MAX77757HEFG430+T* | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.30                                  |
| MAX77757HEFG435+*  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.35                                  |
| MAX77757HEFG435+T* | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.35                                  |
| MAX77757HEFG440+*  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.40                                  |
| MAX77757HEFG440+T* | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.40                                  |
| MAX77757HEFG450+*  | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.50                                  |
| MAX77757HEFG450+T* | -40°C to +85°C | 24 FC2QFN<br>(3mm x 3mm) | HOT/COLD STOP | Li-ion<br>Li-polymer | 4.50                                  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

<sup>\*</sup>Future product—contact factory for availability.