*19-3505; Rev 1; 6/05*

**EVALUATION KIT AVAILABLE**



# *Low-Dropout, Wide-Input-Voltage, Step-Down Controllers*

## *General Description*

The MAX8597/MAX8598/MAX8599 voltage-mode PWM step-down controllers are designed to operate from a 4.5V to 28V input supply and generate output voltages down to 0.6V. A proprietary switching algorithm stretches the duty cycle to >99.5% for low-dropout design. Unlike conventional step-down regulators using a pchannel high-side MOSFET to achieve high duty cycle, the MAX8597/MAX8598/MAX8599 drive n-channel MOSFETs resulting in high efficiency and high-currentcapability designs.

The MAX8597 is available in a 20-pin thin QFN package and is designed for applications that use an analog signal to control the output voltage with an adjustable offset, such as DC fan-speed control. This is achieved with an internal uncommitted operational amplifier. The MAX8597 is also targeted for tracking output-voltage applications for chipsets, ASIC and DSP cores, and I/O supplies. The MAX8598/MAX8599 are available in a 16 pin thin QFN package and do not have the uncommitted operational amplifier, reference input, and reference output, but offer an open-drain, power-OK output.

The MAX8597/MAX8598/MAX8599 allow startup with prebias voltage on the output for applications where a backup supply or a tracking device may charge the output capacitor before the MAX8597/MAX8598/ MAX8599 are enabled. In addition, the MAX8599 features output overvoltage protection.

These controllers also feature lossless high-side peak inductor current sensing, adjustable current limit, and hiccup-mode short-circuit protection. Switching frequency is set with an external resistor from 200kHz to 1.4MHz. This wide frequency range combined with a wide-bandwidth error amplifier enables the loop compensation scheme to give the user ample flexibility to optimize for cost, size, and efficiency.

## *Applications*

Nonisolated Power Modules Variable-Speed DC Fan Power Supplies (MAX8597) Tracking Power Supplies (MAX8597) Chipset Power Supplies

## *Features*

- ♦ **Low Dropout with >99.5% Duty Cycle**
- ♦ **Lossless High-Side Current Limit**
- ♦ **Wide 4.5V to 28V Input Range**
- ♦ **Dynamic Output Voltage Adjustment with Adjustable Offset (MAX8597)**
- ♦ **Remote Voltage Sensing for Both Positive and Negative Rails (MAX8597)**
- ♦ **Tracking Output Through REFIN (MAX8597)**
- ♦ **Adjustable Switching Frequency from 200kHz to 1.4MHz**
- ♦ **Adjustable Soft-Start**
- ♦ **Prebias Startup**
- ♦ **Enable and Power-OK (MAX8598/MAX8599) for Flexible Sequencing**
- ♦ **25MHz Error Amplifier**
- **Adjustable Hiccup Current Limit for Output Short-Circuit Protection**
- ♦ **Output Overvoltage Protection (MAX8599)**
- ♦ **Small, Low-Profile Thin QFN Package**

## *Ordering Information*



+*Denotes lead-free package.*

*Pin Configurations appear at end of data sheet.*

## **MAXM**

**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_** *Maxim Integrated Products* **1**

*For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.*

## **ABSOLUTE MAXIMUM RATINGS**





*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

## **ELECTRICAL CHARACTERISTICS**

(Vv+ = Vvl = Vavl = Ven = Vrefin = 5V, Vbst = 6V, Vlx = 1V, Cvl = 4.7µF, Crefout = 1µF, Vain- = Vaout, Vain+ = 2.5V, Vilim = VLX - 0.2V, VFB = 0.65V, GND = PGND = 0V, CSS = 0.01µF, RFREQ = 20k Ω, **T A = 0°C to +85°C**, typical values are at T A = +25°C, unless otherwise noted.)





## **ELECTRICAL CHARACTERISTICS (continued)**

(Vv+ = VvL = VavL = Ven = Vrefin = 5V, Vbst = 6V, VLx = 1V, CvL = 4.7µF, Crefout = 1µF, Vain- = Vaout, Vain+ = 2.5V, Vilim = VLX - 0.2V, VFB = 0.65V, GND = PGND = 0V, CSS = 0.01µF, RFREQ = 20k Ω, **T A = 0°C to +85°C**, typical values are at T A = +25°C, unless otherwise noted.)





## **ELECTRICAL CHARACTERISTICS (continued)**

(Vv+ = VvL = VavL = Ven = Vrefin = 5V, Vbst = 6V, VLx = 1V, CvL = 4.7µF, Crefout = 1µF, Vain- = Vaout, Vain+ = 2.5V, Vilim = VLX - 0.2V, VFB = 0.65V, GND = PGND = 0V, CSS = 0.01µF, RFREQ = 20k Ω, **T A = 0°C to +85°C**, typical values are at T A = +25°C, unless otherwise noted.)



## **ELECTRICAL CHARACTERISTICS**

(Vv+ = VvL = VavL = Ven = Vrefin = 5V, Vbst = 6V, VLx = 1V, CvL = 4.7µF, Crefout = 1µF, Vain- = Vaout, Vain+ = 2.5V, Vilim = VLX - 0.2V, VFB = 0.65V, GND = PGND = 0V, CSS = 0.01µF, RFREQ = 20k Ω, **T A = -40°C to +85°C**, typical values are at T A = +25°C, unless otherwise noted.) (Note 1)



*Dual Mode is a trademark of Maxim Integrated Products, Inc.*



## **ELECTRICAL CHARACTERISTICS (continued)**

(Vv+ = VvL = VavL = Ven = Vrefin = 5V, Vbst = 6V, VLx = 1V, CvL = 4.7µF, Crefout = 1µF, Vain- = Vaout, Vain+ = 2.5V, Vilim = VLX - 0.2V, VFB = 0.65V, GND = PGND = 0V, CSS = 0.01µF, RFREQ = 20k Ω, **T A = -40°C to +85°C**, typical values are at T A = +25°C, unless otherwise noted.) (Note 1)



## **ELECTRICAL CHARACTERISTICS (continued)**

(Vv+ = VvL = VavL = Ven = Vrefin = 5V, Vbst = 6V, VLx = 1V, CvL = 4.7µF, Crefout = 1µF, Vain- = Vaout, Vain+ = 2.5V, Vilim = VLX - 0.2V, VFB = 0.65V, GND = PGND = 0V, CSS = 0.01µF, RFREQ = 20k Ω, **T A = -40°C to +85°C**, typical values are at T A = +25°C, unless otherwise noted.) (Note 1)



**Note 1:** Limits to -40°C are guaranteed by design and characterization.

## *Typical Operating Characteristics*

(Circuit of Figure 4, T<sub>A</sub> = +25°C, 500kHz switching frequency, V<sub>IN</sub> = 12V, unless otherwise noted.)



## *Typical Operating Characteristics (continued)*

(Circuit of Figure 4, T<sub>A</sub> = +25°C, 500kHz switching frequency, V<sub>IN</sub> = 12V, unless otherwise noted.)











**MAXIM** 



**ENTERING DROPOUT WAVEFORMS CIRCUIT OF FIGURE 1**





*\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_*



*Typical Operating Characteristics (continued)* (Circuit of Figure 4, T<sub>A</sub> = +25°C, 500kHz switching frequency, V<sub>IN</sub> = 12V, unless otherwise noted.)





MAX8597 toc14

100mV/div

20A

2A

*MAX8597/MAX8598/MAX8599*

**MAX8597/MAX8598/MAX8599** 

**MAXM** 

## *Block Diagram*



*Pin Description*



## *Pin Description (continued)*



## *Detailed Description*

The MAX8597/MAX8598/MAX8599 voltage-mode PWM step-down controllers are designed to operate from 4.5V to 28V input and generate output voltages down to 0.6V. A proprietary switching algorithm stretches the duty cycle to >99.5% for low-dropout design. Unlike conventional step-down regulators using a p-channel high-side MOSFET to achieve high duty cycle, the MAX8597/MAX8598/MAX8599 drive n-channel MOSFETs permitting high efficiency and high-current designs.

The MAX8597 is available in a 20-pin thin QFN package and is designed for applications that use an analog signal to control the output voltage with adjustable offset, such as DC fan speed control. For example, a 12VDC fan can be driven from 6V to 12V with 12V input power source depending on the system's cooling requirement to minimize fan noise and power consumption. This is achieved with an internal uncommitted operational amplifier. With the addition of an external RC filter, a PWM input can also be used to control the output voltage. The MAX8597 also generates a tracking output for chipsets, ASICs, and DSP where core and I/O supplies are split and require tracking. In applications where tighter output tolerance is required, the MAX8597 output can be set by an external precision reference source feeding to REFIN. The MAX8598/ MAX8599 are available in a 16-pin thin QFN package and do not have the uncommitted operational amplifier, reference input, and reference output, but offer a power-OK output (POK). With the enable input and POK output, the MAX8598/MAX8599 can easily be configured to have power sequencing of multiple supply rails.

The MAX8597/MAX8598/MAX8599 allow startup with prebias voltage on the output for applications where a backup supply or a tracking device may charge the output capacitor before the MAX8597/MAX8598/ MAX8599 are enabled. The MAX8599 has output overvoltage protection.

These controllers feature lossless high-side peak inductor current sensing, adjustable current limit, and hiccup-mode short-circuit protection. Switching frequency is set with an external resistor from 200kHz to 1.4MHz. This wide frequency range combined with a wide-bandwidth error amplifier enable the loop-compensation scheme to give the user ample flexibility to optimize for cost, size, and efficiency.

#### *DC-DC Controller*

The MAX8597/MAX8598/MAX8599 step-down DC-DC controllers use a PWM voltage-mode control scheme. An internal high-bandwidth (25MHz) operational amplifier is used as an error amplifier to regulate the output voltage. The output voltage is sensed and compared with an internal 0.6V reference or REFIN (MAX8597) to generate an error signal. The error signal is then compared with a fixed-frequency ramp by a PWM comparator to give the appropriate duty cycle to maintain output voltage regulation. The high-side MOSFET turns on at the rising edge of the internal clock 20ns after DL (the low-side MOSFET gate drive) goes low. The high-side MOSFET turns off once the internal ramp voltage reaches the error-amplifier output voltage. The process repeats for every clock cycle. During the high-side MOSFET on-time, current flows from the input through the inductor to the output capacitor and load. At the moment the high-side MOS-FET turns off, the energy stored in the inductor during the on-time is released to support the load as the inductor



diode; 20ns after DH goes low, the low-side MOSFET turns on, resulting in a lower voltage drop to increase efficiency. The low-side MOSFET turns off at the rising edge of the next clock pulse, and when its gate voltage discharges to zero, the high-side MOSFET turns on and another cycle starts.

These controllers also sense peak inductor current and provide hiccup-overload and short-circuit protection (see the *Current Limit* section). The MAX8597/ MAX8598/MAX8599 operate in forced-PWM mode where the inductor current is always continuous. The controller maintains constant switching frequency under all loads, except under dropout conditions where it skips DL pulses.

**Comparise the Constant Constant Constant Constant Constant Constant Colder, 2013 and the next colock pulse, and when its gate voltage discusses of the next constant of charges to zero, the high-side MOSFET turns on and an** *Current Limit* The MAX8597/MAX8598/MAX8599 DC-DC step-down controllers sense the peak inductor current either with the on-resistance of the high-side MOSFET for lossless sensing, or a series resistor for more accurate sensing. When the voltage across the sensing element exceeds the current-limit threshold set with ILIM, the controller immediately turns off the high-side MOSFET. The lowside MOSFET is then turned on to let the inductor current ramp down. As the output load current increases above the ILIM threshold, the output voltage sags because the truncated duty cycle is insufficient to support the load current. When FB falls 30% below its nominal threshold, the output undervoltage protection is triggered and the controller enters hiccup mode to limit power dissipation. This current-limit method allows the circuit to withstand a continuous output short circuit.

> The MAX8597/MAX8598/MAX8599 current-limit threshold is set by an external resistor that works in conjunction with an internal 200µA current sink (see the *Setting the Current Limit* section for more details).

#### *Synchronous-Rectifier Driver (DL)*

Synchronous rectification reduces the conduction loss in the rectifier by replacing the normal Schottky catch diode with a low-resistance MOSFET switch. The MAX8597/MAX8598/MAX8599 also use the synchronous rectifier to ensure proper startup of the boost gate-drive circuit.

#### *High-Side Gate-Drive Supply (BST)*

Gate-drive voltage for the high-side n-channel MOSFET is generated by an external flying capacitor and diode boost circuit (D1 and C5 in Figure 1). When the synchronous rectifier is on, C5 is charged from the VL supply through the Schottky diode. When the synchronous rectifier is turned off, the Schottky is reverse biased and the voltage on C5 is stacked above LX to provide the necessary turnon voltage for the high-side MOSFET. A low-current Schottky diode, such as Central Semiconductor's CMDSH-3, works well for most applications. The capacitor should be large enough to prevent it from charging to excessive voltage, but small enough to adequately charge during the minimum low-side MOSFET on-time, which occurs at minimum input voltage. A capacitor in the 0.1µF to 0.47µF range works well for most applications.

#### *Internal 5V Linear Regulator*

The MAX8597/MAX8598/MAX8599 contain a lowdropout 5V regulator that provides up to 35mA to supply gate drive for the external MOSFETs, and supplies AVL, which powers the IC's internal circuitry. Bypass the regulator's output (VL) with 1µF per 10mA of VL load, or greater ceramic capacitor. The current required to drive the external MOSFET can be estimated by multiplying the total gate charge (at  $V$  $GS = 5V$ ) of the MOSFETs by the switching frequency.

#### *Undervoltage Lockout (UVLO)*

When  $V_{VL}$  drops below 3.75V (typ), the MAX8597/ MAX8598/MAX8599s' undervoltage-lockout (UVLO) circuitry inhibits switching, forces POK (MAX8598/ MAX8599) low, and forces DH and DL low. Once V<sub>VL</sub> rises above 4.2V (typ), the controller powers up the output in startup mode (see the *Startup* section).

#### *Startup*

The MAX8597/MAX8598/MAX8599 start switching once all the following conditions are met:

- 1) EN is high.
- 2)  $V_{VL} > 4.2V$  (typ).
- 3) Soft-start voltage Vss exceeds VFB.
- 4) Thermal limit is not exceeded.

The third condition ensures that the MAX8597/ MAX8598/MAX8599 do not discharge a prebiased output. Once all of these conditions are met, the IC begins switching and the soft-start cycle is initiated.

#### *Power-OK Signal (POK, MAX8598/MAX8599 Only)*

The power-OK signal (POK) is an open-drain output that goes high impedance when FB is above 91% of its nominal threshold. There is an eight clock-cycle delay before POK goes high impedance. For 500kHz switching frequency, this delay is typically 16µs. To obtain a logic voltage output, connect a pullup resistor from POK to AVL. A 100 $k\Omega$  resistor works well for most applications. If unused, connect POK to GND or leave it unconnected.

#### *Enable and Soft-Start*

The MAX8597/MAX8598/MAX8599 are enabled using the EN input. A logic high on EN enables the output of the IC. Conversely, a logic low on EN disables the output. On the rising edge of EN, the controllers enter softstart. Soft-start gradually ramps up the reference voltage seen at the error amplifier to control the output rate of rise and reduce the inrush current during startup. The soft-start period is determined by a capacitor connected from SS to GND (C6 in Figure 1). A 5µA current source charges the external capacitor to the reference voltage (0.6V or VREFIN). The capacitor value is determined as follows:

$$
C6 = \frac{5\mu A \times t_{SS}}{V_{FB}}
$$

where tss is the soft-start time in seconds and  $V_{FB}$  is 0.6V or VREFIN. The output reaches regulation when soft-start is completed.

*Output Undervoltage Protection (UVP)* Output UVP begins when the controller is at its current limit and V<sub>FB</sub> is 30% below its nominal threshold. This condition causes the controller to drive DH and DL low and discharges the soft-start capacitor with a 5µA pulldown current until Vss reaches 50mV. Then the controller begins in soft-start mode. If the overload

condition still exists, the UVP process begins again. The result is "hiccup" mode, where the controller attempts to restart periodically as long as the overload condition exists. In hiccup mode, the soft-start capacitor voltage ramps up to 112% of the nominal VFB threshold and then ramps down to 50mV. For the MAX8597, VREFIN must be greater than 450mV to trigger UVP. The softstart capacitor voltage then ramps up to 112% of VREFIN and then down to 50mV.

#### *Output Overvoltage Protection (OVP, MAX8599)*

The output voltage is continuously monitored for overvoltage (MAX8599 only). If the output voltage is more than 117% of its nominal set value, OVP is triggered after a 12µs (typ) delay. The MAX8599 latches DH low to turn off the high-side MOSFET, and DL high to turn on the low-side MOSFET to clamp the output to PGND. The latch is reset either by toggling EN or by cycling V+ below the UVLO threshold. Note that DL latching high causes a negative spike at the output due to the energy stored in the output LC at the instant of OVP trip. If the load cannot tolerate this negative spike, add a power Schottky diode across the output to act as a reverse polarity clamp.

#### *Thermal-Overload Protection*

Thermal-overload protection limits the total power dissipation in the MAX8597/MAX8598/MAX8599. When the junction temperature exceeds +160°C, a thermal sensor shuts down the device, forcing DH and DL low, allowing the IC to cool. The thermal sensor turns the part on after the junction temperature cools by 10°C, resulting in a pulsed output during continuous thermaloverload conditions. During a thermal event, the switching converter is turned off, the reference is turned off, the VL regulator is turned off, POK is high impedance, and the soft-start capacitor is discharged.

*Design Procedure*VIN (10.8V TO 13.2V) C2A R15 ⋚ R1 C1  $10 \mu F$ 3Ω  $\dagger$ 33.2k Ω 1 F VL µ ON EN  $\sqrt{ }$ C2B OFF  $AVL \rightarrow$ D1  $10 \mu F$ R2 CMDSH-3 C<sub>3</sub> 2 7 17 9 16 R4 1.21k Ω 0.01 µ F VADJ (0V TO 5V) REFIN EN FREQ V+ 100k Ω 19  $rac{1}{\sqrt{15}}$ AIN-13 B<sub>ST</sub>  $\overline{2}$ C6 AIN+  $Q<sub>1</sub>$ R5 32.4k Ω  $0.01 \mu F$ 0.033 µ F IRF7821 14 DH  $\dagger$ 4 SS  $\perp$  C5 L1 MIXIM V<sub>OUT</sub><br>6V TO 12V/10A 0.22 µ F 1 µ H *MAX8597* R6<br>48.7kΩ  $\begin{array}{c} 18 \\ 2 \\ 5 \end{array}$ 15 AOUT LX  $0<sup>2</sup>$ IRF7821  $\perp$  C7B R14 C7A<br>2Ω 47μF  $\mathsf{R9}\quad\Big|\quad\Big\{\mathsf{R8}\atop{24.9\mathsf{k}\Omega}$ 11 DL TТ 47 µ F 6.04k Ω R7<br>48.7kΩ 12 C14 FB PGND  $\Gamma$ <sup>2200pF</sup>  $\overline{\biguplus}$  $cs \perp$ COMP GND REFO  $\overline{M}$  $V<sub>l</sub>$ 4.7pF C12 6  $3$  1 R13  $8$  10 R12 R10<br>93.1kΩ C9 820pF 4.7 µ F 10 Ω 47k Ω R11  $\perp$ 5.1k Ω C11  $-C13$ 0.22 µ F ミ VL 1µF C10  $100pF$ *Figure 1. MAX8597 (600kHz): Live Adjustable Output Voltage from 6V to 12V at 10A*



**MAXM** 

## *Design Procedure (continued)*



*Figure 3. MAX8597 1MHz Tracking Supply with Clamp (Output voltage tracks VREFIN from 0V up to the nominal output regulation voltage.)*



*Figure 4. MAX8598/MAX8599 500kHz, 1.2V, 20A Output Power Supply*

#### *Setting the Output Voltage*

#### *Fixed Output Voltage*

The output voltage is set by a resistor-divider network from the output to GND with FB at the center tap (R4 and R5 in Figure 4). Select R4 between 5k $\Omega$  and 15k $\Omega$ and calculate R5 by:

$$
RS = R4 \times [(V_{OUT} / V_{FB}) - 1]
$$

*Live Adjustable Output Voltage (see Figure 1)* Using the uncommitted operational amplifier, the MAX8597 can be configured such that the output voltage is adjustable using a voltage source (VADJ). The following parameters must be defined before starting the design:

- The minimum desired output voltage, VOUT\_MIN
- The maximum desired output voltage, VOUT\_MAX
- The desired input that corresponds to the minimum output voltage, VADJ\_MIN
- The desired input that corresponds to the maximum output voltage, VADJ\_MAX

Select VAOUT (uncommitted operational-amplifier output) between 0.05V and 3V and VAOUT MAX higher than VAOUT MIN. Calculate the required AIN+ reference  $(V_{AlN+})$  as:

$$
V_{AIN+}=\frac{V_{AOUT\_MAX}\times V_{ADJ\_MAX}-V_{AOUT\_MIN}\times V_{ADJ\_MIN}}{(V_{ADJ\_MAX}-V_{ADJ\_MIN})+(V_{AOUT\_MAX}-V_{AOUT\_MIN})}
$$

VAIN+ is set using a resistor-divider from REFOUT to GND (R6 and R7). Select R7 to be approximately 50k $\Omega$ as a starting point and then calculate R6 as:

 $R6 = R7 \times [(2.5V / V_{AlN+}) - 1]$ 

Select R4 to be 100k $\Omega$  and calculate R5 as:

$$
R5 = \frac{(V_{AIN+} - V_{AOUT\_MIN}) \times R4}{(V_{ADJ\_MAX} - V_{AIN+})}
$$

Select R9 between 5k $\Omega$  and 15k $\Omega$ , then calculate R8 and R10 as follows:

$$
RB = \frac{[(V_{OUT\_MIN} - V_{FB}) \times (V_{FB} - V_{AOUT\_MIN}) + (V_{OUT\_MAX} - V_{FB}) \times (V_{AOUT\_MAX} - V_{FB})]}{((V_{OUT\_MAX} - V_{FB}) - (V_{OUT\_MIN} - V_{FB})) \times V_{FB}}
$$

$$
R10 = \frac{R8 \times R9 \times (V_{OUT\_MAX} - V_{FB})}{(V_{FB} \times R8) + [(V_{FB} - V_{AOUT\_MIN}) \times R9]}
$$

where V<sub>FB</sub> is the feedback regulation voltage (0.6V with REFIN connected to AVL).

Additionally, to minimize error, R6 and R7 should be chosen such that:

$$
\frac{\text{R6} \times \text{R7}}{\text{R6} + \text{R7}} = \frac{\text{R4} \times \text{R5}}{\text{R4} + \text{R5}}
$$

#### *Inductor Selection*

There are several parameters that must be examined when determining which inductor is to be used: input voltage, output voltage, load current, switching frequency, and LIR. LIR is the ratio of inductor current ripple to DC load current. A higher LIR value allows for a smaller inductor but results in higher losses and higher output ripple. A good compromise between size and efficiency is a 30% LIR. Once all the parameters are chosen, the inductor value is determined as follows:

$$
L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_S \times I_{LOAD(MAX)} \times LIR}
$$

where fs is the switching frequency. Choose a standard value close to the calculated value. The exact inductor value is not critical and can be adjusted in order to make trade-offs among size, cost, and efficiency. Lower inductor values minimize size and cost, but also increase the output ripple and reduce the efficiency due to higher peak currents. On the other hand, higher inductor values increase efficiency, but eventually resistive losses due to extra turns of wire exceed the benefit gained from lower AC current levels. Find a lowloss inductor having the lowest possible DC resistance that fits the allotted dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well up to 300kHz. The chosen inductor's saturation current rating must exceed the peak inductor current determined as: L =  $\frac{1}{\sqrt{N} \times f_S \times I_{\text{LOAD(MAX)}} \times \text{LIR}}$ <br>S is the switching frequency. Choose a stan lose to the calculated value. The exact ind<br>s not critical and can be adjusted in ord<br>rade-offs among size, cost, and efficie<br>inductor v

$$
I_{PEAK} = I_{LOAD(MAX)} + \left(\frac{LIR}{2}\right) \times I_{LOAD(MAX)}
$$

#### *Input Capacitor*

**MAXM** 

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. The input capacitor must meet the ripple current requirement (IRMS) imposed by the switching currents defined by the following equation:

$$
I_{RMS} = \frac{I_{LOAD} \times \sqrt{V_{OUT} \times (V_{IN} - V_{OUT})}}{V_{IN}}
$$

IRMS has a maximum value when the input voltage equals twice the output voltage ( $V_{IN} = 2 \times V_{OUT}$ ), so  $I_{\rm RMS(MAX)} = I_{\rm LOAD}$  / 2. Ceramic capacitors are recommended due to their low ESR and ESL at high frequency, with relatively lower cost. Choose a capacitor that exhibits less than 10°C temperature rise at the maximum operating RMS current for optimum long-term reliability.

#### *Output Capacitor*

The key selection parameters for the output capacitor are the actual capacitance value, the equivalent series resistance (ESR), the equivalent series inductance (ESL), and the voltage-rating requirements, which affect the overall stability, output ripple voltage, and transient response. The output ripple has three components: variations in the charge stored in the output capacitor, voltage drop across the capacitor's ESR, and voltage drop across the capacitor's ESL, caused by the current into and out of the capacitor. The following equations estimate the worst-case ripple:

VRIPPLE = VRIPPLE(ESR) + VRIPILE(ESL) + VRIPPLE(C)

\nVRIPPLE(ESR) = 
$$
I_{P-P} \times ESR
$$

\nVRIPPLE(ESL) =  $\frac{V_{IN} \times ESL}{L + ESL}$ 

\nVRIPPLE(C) =  $\frac{I_{P-P}}{8 \times C_{OUT} \times fs}$ 

\nI\_{P-P} =  $\left(\frac{V_{IN} - V_{OUT}}{fs \times L}\right) \times \left(\frac{V_{OUT}}{V_{IN}}\right)$ 

where IP-P is the peak-to-peak inductor current.

The response to a load transient depends on the selected output capacitor. After a load transient, the output instantly changes by (ESR x  $\Delta I$ LOAD) + (ESL x di/dt). Before the controller can respond, the output deviates further depending on the inductor and output capacitor values. After a short period of time (see the *Typical Operating Characteristic*s), the controller responds by regulating the output voltage back to its nominal state. The controller response time depends on the closedloop bandwidth. With higher bandwidth, the response time is faster, preventing the output capacitor voltage from further deviation from its regulation value. Do not exceed the capacitor's voltage or ripple current ratings.

#### *MOSFET Selection*

The MAX8597/MAX8598/MAX8599 controllers drive external, logic-level, n-channel MOSFETs as the circuitswitch elements. The key selection parameters are:

- On-resistance (R<sub>DS(ON)</sub>): the lower, the better.
- Maximum drain-to-source voltage ( $V_{DSS}$ ): should be at least 20% higher than the input supply rail at the high-side MOSFET's drain.
- Gate charges ( $\mathsf{Q}_{\mathsf{g}},\mathsf{Q}_{\mathsf{gd}},\mathsf{Q}_{\mathsf{gs}}$ ): the lower, the better.

Choose MOSFETs with  $RDS(ON)$  rated at  $VGS = 4.5V$ . For a good compromise between efficiency and cost, choose the high-side MOSFET that has conduction loss equal to the switching loss at the nominal input voltage and maximum output current. For the low-side MOSFET, make sure it does not spuriously turn on due to dv/dt caused by the high-side MOSFET turning on, resulting in efficiency degrading shoot-through current. MOSFETs with a lower  $Q_{\text{dd}}/Q_{\text{ds}}$  ratio have higher immunity to dv/dt.

For proper thermal-management design, the power dissipation must be calculated at the desired maximum operating junction temperature, maximum output current, and worst-case input voltage (for low-side MOSFET, worst case is at VIN(MAX); for high-side MOSFET, it could be either at VIN(MIN) or VIN(MAX)).

High-side and low-side MOSFETs have different loss components due to the circuit operation. The low-side MOSFET operates as a zero-voltage switch; therefore, the major losses are the channel-conduction loss (PLSCC) and the body-diode conduction loss (PLSDC):

$$
PLSCC = [1 - (VOUT / VIN)] \times (ILOAD)^{2} \times RDS(ON)
$$

$$
P_{LSDC} = 2 \times I_{LOAD} \times V_F \times t_{dt} \times t_S
$$

where V<sub>F</sub> is the body-diode forward-voltage drop, t<sub>dt</sub> is the dead-time between the high-side MOSFET and the low-side MOSFET switching transitions, and f S is the switching frequency. The high-side MOSFET operates as a duty-cycle control switch and has the following major losses: the channel-conduction loss (PHSCC), the V-I overlapping switching loss (PHSSW), and the drive loss (PHSDR). The high-side MOSFET does not have body-diode conduction loss because the diode never conducts current:

 $P$ HSCC = (VOUT / VIN) x  $I$ LOAD<sup>2</sup> x  $R$ DS(ON)

Use RDS(ON) at TJ(MAX) :

 $P$ HSSW =  $V$ IN x  $LOAD$  x fs x  $[(Q_{gs} + Q_{gd}) / I_{GATE}]$ 

where IGATE is the average DH-high driver output-current capability determined by:

$$
I_{GATE} = 2.5 / (R_{DH} + R_{GATE})
$$

on-resistance (1.25 $\Omega$  typ) and R $_{\textrm{GATE}}$  is the internal gate resistance of the MOSFET (typically 0.5 $\Omega$  to 2 $\Omega$ ):

PHSDR = Qgs x Vgs x fs x Rgate / (Rgate + RdH) where  $V$ <sub>GS</sub>  $\sim$   $V_{VI}$  = 5V.

Where RpH is the high-side MOSFET driver's average<br>
on-resistance (1.2562 typ) and RGATE is the internal<br>
PHSDR = Qgs x VGs x fs x RGATE / (RGATE + RDH)<br>
where VGs ~ Vv<sub>L</sub> = 5V.<br>
In addition to the losses above, add approx In addition to the losses above, add approximately 20% more for additional losses due to MOSFET output capacitances and low-side MOSFET body-diode reverse-recovery charge dissipated in the high-side MOSFET that exists, but is not well defined in the MOSFET data sheet. Refer to the MOSFET data sheet for thermal-resistance specification to calculate the PC board area needed to maintain the desired maximum operating junction temperature with the abovecalculated power dissipation. To reduce EMI caused by switching noise, add a 0.1µF or larger ceramic capacitor from the high-side switch drain to the lowside switch source or add resistors in series with DH and DL to slow down the switching transitions. However, adding a series resistor increases the power dissipation of the MOSFETs, so be sure this does not overheat the MOSFETs. The minimum load current must exceed the high-side MOSFET's maximum leakage plus the maximum LX bias current over temperature.

#### *Setting the Current-Limit*

The MAX8597/MAX8598/MAX8599 controllers sense the peak inductor current to provide constant-current and hiccup current limit. The peak current-limit threshold is set by an external resistor (R2 in Figure 1) together with the internal current sink of 200µA. The voltage drop across the resistor R2 due to the 200µA current sets the maximum peak inductor current that can flow through the high-side MOSFET or the optional currentsense resistor (between the high-side MOSFET source and LX) by the equations below:

 $IPEAK(MAX) = 200\mu A \times R2 / RDSON(HSFET)$ 

 $IPEAK(MAX) = 200\mu A \times R2 / RSENSE$ 

The actual corresponding maximum load current is lower than the IPEAK(MAX) by half of the inductor ripple current. If the RDS(ON) of the high-side MOSFET is used for current sensing, use the maximum  $RDS(ON)$  at the highest operating junction temperature to avoid false tripping of the current limit at elevated temperature. Consideration should also be given to the tolerance of the 200µA current sink. When the RDS(ON) of the highside MOSFET is used for current sensing, ringing on the LX voltage waveform can interfere with the current limit. Below is the procedure for selecting the value of the series RC snubber circuit (R14 and C14 in Figure 1):

- 1) Connect a scope probe to measure  $V_{\perp}X$  to GND, and observe the ringing frequency, f R .
- 2) Find the capacitor value (connected from LX to GND) that reduces the ringing frequency by half. The circuit parasitic capacitance (CPAR) at LX is then equal to 1/3 the value of the added capacitance above. The circuit parasitic inductance (L<sub>PAR</sub>) is calculated by:

$$
-PAR = \frac{1}{(2\pi \times f_R)^2 \times C_{PAR}}
$$

The resistor for critical dampening (R14) is equal to  $2\pi$  x f R x LPAR. Adjust the resistor value up or down to tailor the desired damping and the peak voltage excursion.

The capacitor (C14) should be at least 2 to 4 times the value of the CPAR in order to be effective. The power loss of the snubber circuit is dissipated in the resistor (R14) and is calculated as:

$$
PR14 = C14 \times (VIN)^2 \times fs
$$

where  $\mathsf{V}_{\mathsf{IN}}$  is the input voltage and f $_\mathsf{S}$  is the switching frequency. Choose an R14 power rating that meets the specific application's derating rule for the power dissipation calculated.

Additionally, there is parasitic inductance of the current-sensing element, whether the high-side MOSFET (LSENSE\_FET) or the optional current-sense resistor (LRSENSE) are used, which is in series with the output filter inductor. This parasitic inductance, together with the output inductor, forms an inductive divider and causes error in the current-sensing voltage. To compensate for this error, a series RC circuit can be added in parallel with the sensing element (see Figure 5). The RC time constant should equal LRSENSE / RSENSE, or LSENSE FET / RDS(ON). First, set the value of R equal to or less than R2 / 100. Then, the value of C is calculated as: L<sub>PAR</sub> =  $\frac{1}{(2\pi \times \text{Ic})^2 \times C_{\text{PAR}}}$ <br>The resistor for critical dampening (R14) is equal to  $2\pi \times$ <br>fig x L<sub>PAR</sub>. Adjust the resistor value up or down to tailor<br>the desired damping and the peak voltage excursion.<br>The ca

$$
C = LRSENSE / (RSENSE \times R) \text{ or } C = LSENSE_FET / (RDS(ON) \times R)
$$

Any PC board trace inductance in series with the sensing element and output inductor should be added to the specified FET or resistor inductance per the





*Figure 5. Adding RC for More Accurate Sensing*

the MOSFET, it is the inductance from the drain to the source lead.

Alternately, to save board space and cost, the RC networks above can be omitted; however, the value of RILIM should be raised to account for the voltage step caused by the inductive divider.

An additional switching noise filter may be needed at ILIM by connecting a capacitor in parallel with R2 (in the case of RDS(ON) sensing) or from ILIM to LX (in the case of resistor sensing). For the case of  $R_{DS(ON)}$  sensing, the value of the capacitor should be:

 $C3 > 15 / (\pi \times f_S \times R2)$ 

For the case of resistor sensing:

 $C3 < 25 \times 10^{-9} / R2$ 

#### *Selecting the Soft-Start Capacitor*

An external capacitor from SS to GND is charged by an internal 5µA current source, to the corresponding feedback threshold. Therefore, the soft-start time is calculated as:

$$
t_{SS} = C_{SS} \times V_{FB} / 5\mu A
$$

For example, 0.033µF from SS to GND yields approximately a 3.96ms soft-start period.

In the tracking application (see Figure 3), the output voltage is required to track REFIN during REFIN rise and fall time. Css must be chosen so that t<sub>ss</sub> is less than REFIN rise and fall time.

#### *Compensation Design*

The MAX8597/MAX8598/MAX8599 use a voltage-mode control scheme that regulates the output voltage by comparing the error-amplifier output (COMP) with a fixed internal ramp to produce the required duty cycle. The error amplifier is an operational amplifier with 25MHz bandwidth to provide fast response. The output lowpass LC filter creates a double pole at the resonant frequency that introduces a gain drop of 40dB per decade and a phase shift of 180 degrees per decade. The error amplifier must compensate for this gain drop and phase shift to achieve a stable high-bandwidth closed-loop system. The Type III compensation scheme (Figure 6) is used to achieve this stability.

The basic regulator loop can be thought of as consisting of a power modulator and an error amplifier. The power modulator has a DC gain set by VIN / VRAMP, with a double pole, fp  $LC$ , and a single zero, fz  $ESR$ , set by the output inductor  $(L)$ , the output capacitor  $(C<sub>O</sub>)$ , and its equivalent series resistance ( $R_{ESR}$ ). Below are the equations that define the power modulator:

$$
G_{MOD(DC)} = \frac{V_{IN}}{V_{RAMP}}, \text{ where } V_{RAMP} = 1V \text{ (typ)}
$$
\n
$$
f_{P\_LC} = \frac{1}{2\pi\sqrt{L \times C_O}}
$$
\n
$$
f_{Z\_ESR} = \frac{1}{2\pi \times R_{ESR} \times C_O}
$$

where  $C_O$  is the total output capacitance and RESR is the total ESR of the output capacitors.

**MAXM** 

number of the same capacitors, then:

$$
C_O = n \times C_{EACH}
$$

and

#### $RESR = RESR$  EACH / n

Thus, the resulting  $f_Z$   $ESR$  is the same as that of a single capacitor.

The total closed-loop gain must be equal to unity at the crossover frequency, where the crossover frequency is less than or equal to 1/5 the switching frequency (f S):

#### fC ≤ f S / 5

So the loop-gain equation at the crossover frequency is:

#### $G_{EA(FC)} \times G_{MOD(FC)} = 1$

where GEA(FC) is the error-amplifier gain at f C, and G<sub>MOD</sub>(FC) is the power-modulator gain at fc.

When the output capacitor is comprised of paralleling n<br>
Co = n × CEACH<br>
and<br>
Thus, the resulting fz\_ESR is the same as that of a sin-<br>
The total closed-loop gain must be equal to unity at the<br>
crossover frequency, where t The loop compensation is affected by the choice of output filter capacitor due to the position of its ESR-zero frequency with respect to the desired closed-loop crossover frequency. Ceramic capacitors are used for higher switching frequencies and have low capacitance and low ESR; therefore, the ESR-zero frequency is higher than the closed-loop crossover frequency. Electrolytic capacitors (e.g., tantalum, solid polymer, and OS-CON) are needed for lower switching frequencies and have high capacitance (and some have higher ESR); therefore, the ESR-zero frequency can be lower than the closed-loop crossover frequency. Thus, the compensation design procedures are separated into two cases:

#### **Case 1: Crossover frequency is less than the out**put-capacitor ESR-zero (f<sub>C</sub> < f<sub>Z</sub> ESR).

The modulator gain at f C is:

$$
GMOD(FC) = GMOD(DC) \times (fp\_LC / fc)^2
$$

Since the crossover frequency is lower than the output capacitor ESR-zero frequency and higher than the LC double-pole frequency, the error-amplifier gain must have a +1 slope at f C so that, together with the -2 slope of the LC double pole, the loop crosses over at the desired -1 slope.

The error amplifier has a dominant pole at a very low frequency (~0Hz), and two additional zeros and two additional poles as indicated by the equations below and illustrated in Figure 7:

$$
f_{Z1\_EA} = 1 / (2 \pi \times R4 \times C2)
$$
  

$$
f_{Z2\_EA} = 1 / (2 \pi \times (R1 + R3) \times C1)
$$

$$
fp_{2,EA} = 1 / (2 \pi \times R3 \times C1)
$$

#### fP3\_EA = 1 / (2 π x R4 x (C2 x C3 / (C2 + C3)))

Note that  $f_{Z2}$   $EA$  and  $fp_2$   $EA$  are chosen to have the converter closed-loop crossover frequency, f C, occur when the error-amplifier gain has +1 slope, between  $f_{Z2}$  EA and fp<sub>2</sub> EA. The error-amplifier gain at f<sub>C</sub> must meet the requirement below:

$$
G_{EA(FC)} = 1 / G_{MOD(FC)}
$$

The gain of the error amplifier between  $fZ_1$  EA and  $fZ2$  EA is:

GEA( $fZ1$  EA -  $fZ2$  EA) = GEA(FC) x  $fZ2$  EA  $/$   $fC$  =  $fZ2$  EA  $/$   $(fC \times GMOD(FC))$ 

This gain is set by the ratio of R4/R1 (Figure 6), where R1 is calculated as illustrated in the *Setting the Output Voltage* section. Thus:

$$
R4 = R1 \times f_{Z2\_EA} / (f_C \times G_{MOD(FC)})
$$

where  $f_{Z2EA} = f_{P_LC}$ .

Due to the underdamped  $(Q > 1)$  nature of the output LC double pole, the first error-amplifier zero frequency must be set less than the LC double-pole frequency in order to provide adequate phase boost. Set the erroramplifier first zero,  $f_{Z1}$  EA, at 1/4 of the LC double-pole frequency. Hence:

$$
C2 = 2 / (\pi \times R4 \times fp\_LC)
$$

Set the error amplifier fp<sub>2</sub> EA at f<sub>Z</sub> ESR and

$$
f_{p3\_EA} \text{ at } \frac{f_s}{2} \text{ if } f_{Z\_ESR} \text{ is less than } \frac{f_s}{2}.
$$
  
If  $f_{Z\_ESR}$  is greater than  $\frac{f_s}{2}$ , then set  
 $f_{p2\_EA} \text{ at } \frac{f_s}{2} \text{ and } f_{p3\_EA} \text{ at } f_{Z\_ESR}.$ 

The error-amplifier gain between fp $2$  EA and fp $3$  EA is set by the ratio of R4/RM and is equal to:

GEA(fZ1\_EA - fZ2\_EA) x (fP2\_EA / fP\_LC ) where RM = R1 x R3 / (R1 + R3). Then:

RM = R4 x fP\_LC / (GEA(fZ1\_EA - fZ2\_EA) x fP2\_EA)

= R4 x f C x GMOD(FC) / fP2\_EA

The value of R3 can then be calculated as:

 $R3 = R1 \times RM / (R1 - RM)$ 

Now we can calculate the value of C1 as:  $\frac{1}{2}$   $\frac{1}{2}$ 

$$
C1 = 1 / (2 \pi \times R3 \times f_{p2\_EA})
$$

and C3 as:

C3 = C2 / ((2 π x C2 x R4 x fP3\_EA) - 1)



Similar

#### **Case 2: Crossover frequency is greater than the output-capacitor ESR zero (fc > fz\_ESR).**

The modulator gain at  $f_C$  is:

 $GMOD(FC) = GMOD(DC) \times (fp~LC)^2 / (fgESR \times fc)$ 

Since the output-capacitor ESR-zero frequency is higher than the LC double-pole frequency but lower than the closed-loop crossover frequency, where the modulator already has -1 slope, the error-amplifier gain must have zero slope at  $f_C$  so the loop crosses over at the desired -1 slope.

The error-amplifier circuit configuration is the same as case 1 above; however, the closed-loop crossover frequency is now between fP2 and fP3 as illustrated in Figure 8.

The equations that define the error amplifier's zeros (fz1 EA, fz2 EA) and poles (fp<sub>2</sub> EA, fp<sub>3</sub> EA) are the same as case 1; however, fp $2$  EA is now lower than the closed-loop crossover frequency. Therefore, the erroramplifier gain between  $fZ_1$  EA and  $fZ_2$  EA is now calculated as:

GEA(fZ1\_EA - fZ2\_EA) = GEA(FC) x fZ2\_EA / fP2\_EA = fZ2\_EA / (fP2\_EA x GMOD(FC))

This gain is set by the ratio of R4/R1, where R1 is calculated as illustrated in the *Setting the Output Voltage* section. Thus:

 $R4 = R1 \times f_{Z2}$  EA / (fp<sub>2</sub> EA  $\times$  GMOD(FC)) where fz<sub>2</sub>  $EA = fp$  LC and fp<sub>2</sub>  $EA = fz$  ESR. Similar to case 1, C2 is calculated as:

$$
C2 = 2 / (\pi \times R4 \times fp_{LC})
$$



*Figure 6. Type III Compensation Network*

Set the error-amplifier third pole, fp<sub>3\_EA</sub>, at half the switching frequency, and let RM =  $(R1 \times R3) / (R1 +$ R3). The gain of the error amplifier between fp $_2$   $_{FA}$  and fp<sub>3</sub>  $EA$  is set by the ratio of R4/RM and is equal to  $GEA(FC) = 1/GMOD(FC)$ . Then:

$$
RM = R4 \times G_{MOD(FC)}
$$
\nto case 1, R3, C1, and C3 are calculated as  
\n
$$
R3 = R1 \times RM / (R1 - RM)
$$

 $C1 = 1 / (2\pi \times R3 \times f7$  ESR)

C3 = C2 / ( $(2\pi \times C2 \times R4 \times fp3E4) - 1$ )







*Figure 8. Closed-Loop and Error-Amplifier Gain Plot for Case 2*

*MAXM* 

# *MAX8597/MAX8598/MAX8599* MAX8597/MAX8598/MAX8599

# *Low-Dropout, Wide-Input-Voltage, Step-Down Controllers*

## *Applications Information*

#### *PC Board Layout Guide*

Careful PC board layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention. Follow these guidelines for good PC board layout:

- 1) Place the high-side MOSFET close to the low-side MOSFET and arrange them in such a way that the drain of the high-side MOSFET and the source of the low-side MOSFET can be tightly decoupled with a 10µF or larger ceramic capacitor. The MOSFETs should also be placed close to the controller IC, preferably not more than 1.5in away from the IC.
- 2) Place the IC's pin decoupling capacitors as close to pins as possible.
- 3) A current-limit setting resistor must be connected from ILIM directly to the drain of the high-side MOSFET.
- 4) Try to keep the LX node connection to the IC pin separate from the connection to the flying boost capacitor.
- 5) Keep the power ground plane (connected to the source of the low-side MOSFET, PGND pin, input and output capacitors' ground, VL decoupling ground) and the signal ground plane (connected to GND pin and the rest of the circuit ground returns) separate. Connect the two ground planes together at the ground of the output capacitor(s).
- 6) Place the RC snubber circuit as close to the lowside MOSFET as possible.
- 7) Keep the high-current paths as short as possible.
- 8) Connect the drains of the MOSFETs to a large copper area to help cool the devices and further improve efficiency and long-term reliability.
- 9) Ensure the feedback connection is short and direct. Place the feedback resistors as close to the IC as possible.
- 10) Route high-speed switching nodes, such as LX, DH, and DL away from sensitive analog areas (FB, COMP, ILIM, AIN+, AIN-).

Refer to the MAX8597/MAX8598/MAX8599 evaluation kit for a sample board layout.

## *Pin Configurations*



## *Chip Information*

TRANSISTOR COUNT: 4493 PROCESS: BiCMOS

## *Package Information*

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)

