## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

### **General Description**

The MAX9275/MAX9279 are 3.12Gbps Gigabit Multimedia Serial Link (GMSL) serializers with parallel LVCMOS inputs and a CML serial output programmable for  $50\Omega$  coax or  $100\Omega$  shielded twisted pair (STP) cable drive. The MAX9279 has HDCP content protection but otherwise is the same as the MAX9275. The serializers pair with any GMSL deserializer capable of coax input. When programmed for STP output they are backward compatible with any GMSL deserializer. The output amplitude is programmable 100mV to 500mV, single-ended (coax) or 100mV to 400mV differential (STP).

The audio channel supports L-PCM I<sup>2</sup>S stereo and up to eight channels of L-PCM in TDM mode. Sample rates of 32kHz to 192kHz are supported with sample depth up to 32 bits.

The embedded control channel operates at 9.6kbps to 1Mbps in UART-UART and UART-I<sup>2</sup>C modes, and up to 1Mbps in I<sup>2</sup>C-I<sup>2</sup>C mode. Using the control channel, a  $\mu$ C can program serializer, deserializer, and peripheral device registers at any time, independent of video timing, and manage HDCP operation (MAX9279). A GPO output supports touch-screen controller interrupt requests from the remote end of the link.

For use with longer cables, the serializers have programmable pre/deemphasis. Programmable spread spectrum is available on the serial output. The serial output meets ISO 10605 and IEC 61000-4-2 ESD standards. The core supply is 1.7V to 1.9V and the I/O supply is 1.7V to 3.6V. The MAX9275/MAX9279 are available in a lead-free, 56-pin, 8mm x 8mm, TQFN package with exposed pad and 0.5mm lead pitch.

### **Applications**

- High-Resolution Automotive Navigation
- Rear-Seat Infotainment
- Megapixel Camera Systems

#### **Benefits and Features**

- Ideal for High-Definition Video Applications
  - Drives Low-Cost  $50\Omega$  Coax Cable and FAKRA Connectors or  $100\Omega$  STP
  - 104MHz High-Bandwidth Mode Supports 1920x720p/60Hz Display With 24-Bit Color
  - Serializer Pre/Deemphasis Allows 15m Cable at Full Speed
  - Up to 192kHz Sample Rate And 32-Bit Sample Depth For 7.1 Channel HD Audio
- Multiple Data Rates for System Flexibility
  - · Up to 3.12Gbps Serial-Bit Rate
  - 6.25MHz to 104MHz Pixel Clock
  - 9.6kbps to 1Mbps Control Channel in UART, Mixed UART/I<sup>2</sup>C, or I<sup>2</sup>C Mode with Clock Stretch Capability
- Reduces EMI and Shielding Requirements
  - Serial Output Programmable for 100mV to 500mv Single-Ended or 100mV to 400mV Differential
  - Programmable Spread Spectrum Reduces EMI
  - Bypassable Input PLL for Parallel Clock Jitter Attenuation
  - · Tracks Spread Spectrum on Input
  - High-Immunity Mode for Maximum Control-Channel Noise Rejection
- Peripheral Features for System Power-Up and Verification
  - Built-In PRBS Generator for BER Testing of the Serial Link
  - Dedicated "Up/Down" GPO for Touch-Screen Interrupt and Other Uses
  - Remote/Local Wake-Up from Sleep Mode
- Meets Rigorous Automotive and Industrial Requirements
  - -40°C to +105°C Operating Temperature
  - ±8kV Contact and ±15kV Air ISO 10605 and IEC 61000-4-2 ESD Protection

Ordering Information appears at end of data sheet.



## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

### **TABLE OF CONTENTS**

| General Description                                              | 1  |
|------------------------------------------------------------------|----|
| Benefits and Features                                            | 1  |
| Absolute Maximum Ratings                                         | 7  |
| Package Thermal Characteristics                                  | 7  |
| DC Electrical Characteristics                                    | 7  |
| AC Electrical Characteristics                                    | 10 |
| Typical Operating Characteristics                                | 13 |
| Pin Configuration                                                | 15 |
| Pin Description                                                  | 15 |
| Functional Diagram                                               | 18 |
| Detailed Description                                             | 25 |
| Register Mapping                                                 | 25 |
| Serial Link Signaling and Data Format                            | 26 |
| Data-Rate Selection                                              | 26 |
| High-Bandwidth Mode                                              | 26 |
| Audio Channel                                                    | 28 |
| Audio Channel Input                                              | 29 |
| Reverse Control Channel                                          | 30 |
| Control Channel and Register Programming                         | 30 |
| UART Interface                                                   | 30 |
| Interfacing Command-Byte-Only I <sup>2</sup> C Devices with UART | 32 |
| UART Bypass Mode                                                 | 32 |
| I <sup>2</sup> C Interface                                       |    |
| START and STOP Conditions                                        |    |
| Bit Transfer                                                     |    |
| Acknowledge                                                      | 35 |
| Slave Address                                                    | 35 |
| Bus Reset                                                        | 35 |
| Format for Writing                                               | 35 |
| Format for Reading                                               | 36 |
| I <sup>2</sup> C Communication with Remote Side Devices          | 36 |
| I <sup>2</sup> C Address Translation                             | 36 |
| GPO/GPI Control                                                  | 37 |
| Pre/Deemphasis Driver                                            | 37 |
| Spread Spectrum                                                  | 37 |
| Manual Programming of the Spread-Spectrum Divider                | 39 |
| Serial Output                                                    | 39 |

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

## 

 Self PRBS Test
 54

 Dual μC Control
 54

 PCLKIN Spread Tracking
 54

 Changing the Clock Frequency
 54

 Providing a Frame Sync (Camera Applications)
 54

 Software Programming of the Device Addresses
 54

 Configuration Blocking
 55

 Compatibility with Other GMSL Devices
 55

# 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

| TABLE OF CONTENTS (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Chip Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 68 |
| Package Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
| Chip Information Package Information Revision History  LIST OF FIGURES  Figure 1. Serial-Output Parameters Figure 2. Output Waveforms at OUT+, OUT-, Figure 3. Single-Ended Output Template Figure 4. Line Fault Detector Circuit Figure 5. Worst-Case Pattern Input. Figure 6. Parallel Clock Input Requirements Figure 7. I2C Timing Parameters Figure 8. Differential Output Template Figure 9. Input Setup and Hold Times Figure 9. Input Setup and Hold Times Figure 10. GPI-to-GPO Delay Figure 11. Serializer Delay Figure 12. Link Startup Time Figure 13. Power-Up Delay Figure 14. Input I2S Timing Parameters Figure 15. 24-Bit Mode Serial Data Format. Figure 16. 32-Bit Mode Serial Data Format. Figure 17. High-Bandwidth Mode Serial Data Format Figure 18. Audio Channel Input Format Figure 19. 8-Channel TDM (24-Bit Samples, Padded with Zeros) Figure 20. 6-Channel TDM (24-Bit Samples, Padded with Zeros) Figure 21. Stereo I2S (24-Bit Samples, Padded with Zeros) Figure 22. Stereo I2S (16-Bit Samples, Padded with Zeros) Figure 23. GMSL UART Protocol for Base Mode Figure 24. GMSL UART Data Format for Base Mode Figure 25. Sync Byte (0x79). |    |
| LIST OF FIGURES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| Figure 13. Power-Up Delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
| Figure 14. Input I <sup>2</sup> S Timing Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| Figure 16. 32-Bit Mode Serial Data Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| Figure 18. Audio Channel Input Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| Figure 22. Stereo I <sup>2</sup> S (16-Bit Samples, No Padding)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| Figure 23. GMSL UART Protocol for Base Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 31 |
| Figure 24. GMSL UART Data Format for Base Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 31 |
| Figure 25. Sync Byte (0x79).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 31 |
| Figure 26. ACK Byte (0xC3).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 31 |
| Figure 27. Format Conversion Between GMSL UART and I $^2$ C with Register Address (I2CMETHOD = 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 32 |
| Figure 28. Format Conversion Between GMSL UART and I <sup>2</sup> C without Register Address (I2CMETHOD = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 33 |

www.maximintegrated.com Maxim Integrated | 4

Figure 29. START and STOP Conditions .....

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

| 2101 01 11001(20 (0011111111111111111111     |    |
|----------------------------------------------|----|
|                                              |    |
| Figure 30. Bit Transfer                      | 34 |
| Figure 31. Acknowledge                       | 35 |
| Figure 32. Slave Address                     | 35 |
| Figure 33. Format for I <sup>2</sup> C Write | 36 |

Figure 34. Format for Write to Multiple Registers36Figure 35. Format for I²C Read37Figure 36. 2:1 Coax Splitter Connection Diagram39Figure 37. Coax Connection Diagram39Figure 38. State Diagram, CDS = LOW (Video Display Application)43Figure 39. State Diagram, CDS = HIGH (Image Sensing Application)44Figure 40. Example Network with One Repeater and Two μCs (Tx = GMSL Serializer's, Rx = Deserializer's)50Figure 41. Human Body Model ESD Test Circuit58

LIST OF FIGURES (continued)

# 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

| LIST OF TABLES                                                                                                                               |     |
|----------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Table 1. Input Map                                                                                                                           | 25  |
| Table 2. Data-Rate Selection Table                                                                                                           | 26  |
| Table 3. Maximum Audio WS Frequency (kHz) for Various PCLKIN Frequencies                                                                     | 28  |
| Table 4. I <sup>2</sup> C Bit-Rate Ranges                                                                                                    | 36  |
| Table 5. TP/COAX Drive Current (400mV Output Drive Levels)                                                                                   | 38  |
| Table 6. Serial Output Spread                                                                                                                | 38  |
| Table 7. Spread Limitations                                                                                                                  | 38  |
| Table 8. Modulation Coefficients and Maximum SDIV Settings                                                                                   | 39  |
| Table 9. CONF[1:0] Input Map                                                                                                                 | 40  |
| Table 10. CONF[3:2] Input Map                                                                                                                | 40  |
| Table 11. Reverse Control-Channel Modes                                                                                                      | .41 |
| Table 12. Fast High-Immunity Mode Requirements                                                                                               | .41 |
| Table 13. Startup Procedure for Video-Display Applications (CDS = Low)                                                                       | 42  |
| Table 14. Startup Procedure for Image-Sensing Applications (CDS = HIGH)                                                                      | 44  |
| Table 15. Startup, HDCP Authentication, and Normal Operation (Deserializer is Not a Repeater)—First Part of the HDCP Authentication Protocol |     |
| Table 16. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption is Enabled                                               | 48  |
| Table 17. Optional Enhanced Link Integrity Check—Performed Every 16 Frames After Encryption is Enabled                                       | 49  |
| Table 18. HDCP Authentication and Normal Operation (One Repeater, Two μCs)—First and Second Parts of the HDCP Authentication Protocol        | 50  |
| Table 19. MAX9275/MAX9279 Feature Compatibility                                                                                              | 55  |
| Table 20. Line Fault Mapping                                                                                                                 | 56  |
| Table 21. Additional Supply Current from HDCP (MAX9279 Only)                                                                                 | 57  |
| Table 22. Typical Power-Supply Currents (Using Worst-Case Input Pattern)                                                                     | 57  |
| Table 23. Suggested Connectors and Cables for GMSI                                                                                           | 57  |

 Table 24. Register Table
 59

 Table 25. HDCP Register Table (MAX9279 only)
 65

### **Absolute Maximum Ratings (Note 1)**

| AVDD to EP                         | 0.5V to +1.9V                       |
|------------------------------------|-------------------------------------|
| DVDD to EP                         | 0.5V to +1.9V                       |
| IOVDD to EP                        | 0.5V to +3.9V                       |
| LMN_ to EP (15mA current limit)    | 0.5V to +3.9V                       |
| OUT+, OUT- to EP                   | 0.5V to +1.9V                       |
| All Other Pins to EP               | 0.5V to (V <sub>IOVDD</sub> + 0.5V) |
| OUT+, OUT- Short Circuit to Ground |                                     |

| 3809.5mW        |
|-----------------|
| +150°C          |
| -65°C to +150°C |
| +300°C          |
| +260°C          |
|                 |

Note 1: EP connected to PCB ground.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Thermal Characteristics (Note 2)**

**TOFN** 

Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **DC Electrical Characteristics**

 $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, EP connected to PCB ground (GND), T<sub>A</sub> = -40°C to +105°C, unless otherwise noted. Typical values are at <math>V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25°C.$ ) (Note 3)

| PARAMETER                    | SYMBOL                                                     | CONDITIONS                  |                                                | MIN                         | TYP | MAX                          | UNITS |  |  |  |
|------------------------------|------------------------------------------------------------|-----------------------------|------------------------------------------------|-----------------------------|-----|------------------------------|-------|--|--|--|
| SINGLE-ENDED INPUTS (DIN_,   | PCLKIN, PW                                                 | DN, MS/CNTL                 | 0, CDS/CNTL3, SD, SCK, WS                      | , HIM)                      |     |                              |       |  |  |  |
| High-Level Input Voltage V   | V                                                          | (DIN_, PCLK<br>CNTL3, HIM)  | 0.65 x<br>V <sub>IOVDD</sub>                   |                             |     | V                            |       |  |  |  |
|                              | V <sub>IH1</sub>                                           | SD, SCK, WS                 | S                                              | 0.7 x<br>V <sub>IOVDD</sub> |     |                              | V     |  |  |  |
| Low-Level Input Voltage      | V <sub>IL1</sub>                                           |                             |                                                |                             |     | 0.35 x<br>V <sub>IOVDD</sub> | V     |  |  |  |
| Input Current                | I <sub>IN1</sub>                                           | $V_{IN} = 0V \text{ to } V$ | IOVDD                                          | -20                         |     | +20                          | μA    |  |  |  |
| THREE-LEVEL LOGIC INPUTS (   | THREE-LEVEL LOGIC INPUTS (CONF0, CONF1, CONF2, CONF3, BWS) |                             |                                                |                             |     |                              |       |  |  |  |
| High-Level Input Voltage     | V <sub>IH</sub>                                            |                             |                                                | 0.7 x<br>V <sub>IOVDD</sub> |     |                              | V     |  |  |  |
| Low-Level Input Voltage      | V <sub>IL</sub>                                            |                             |                                                |                             |     | 0.3 x<br>V <sub>IOVDD</sub>  | V     |  |  |  |
| Mid-Level Input Current      | I <sub>INM</sub>                                           | (Note 4)                    |                                                | -10                         |     | +10                          | μA    |  |  |  |
| Input Current                | I <sub>IN</sub>                                            |                             |                                                | -150                        |     | +150                         | μA    |  |  |  |
| SINGLE-ENDED OUTPUT (GPO     | )                                                          |                             |                                                |                             |     |                              |       |  |  |  |
| High-Level Output Voltage    | V <sub>OH1</sub>                                           | I <sub>OUT</sub> = -2mA     |                                                | V <sub>IOVDD</sub><br>- 0.2 |     |                              | V     |  |  |  |
| Low-Level Output Voltage     | V <sub>OL1</sub>                                           | I <sub>OUT</sub> = 2mA      |                                                |                             |     | 0.2                          | V     |  |  |  |
| OUTPUT OF A CO. A CO.        |                                                            |                             | V <sub>IOVDD</sub> = 3.0V to 3.6V              | 16                          | 35  | 64                           | A     |  |  |  |
| OUTPUT Short-Circuit Current | los                                                        | νΟ – υν                     | $V_0 = 0V$ $V_{IOVDD} = 1.7V \text{ to } 1.9V$ |                             | 12  | 21                           | - mA  |  |  |  |

### **DC Electrical Characteristics (continued)**

 $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, EP \text{ connected to PCB ground (GND)}, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C.)} \text{ (Note 3)}$ 

| PARAMETER                                                                             | SYMBOL           | CONDITIONS                                    |                                    | MIN                         | TYP  | MAX                         | UNITS |
|---------------------------------------------------------------------------------------|------------------|-----------------------------------------------|------------------------------------|-----------------------------|------|-----------------------------|-------|
| OPEN-DRAIN INPUT/OUTPUT (I                                                            | RX/SDA, TX/S     | SCL, LFLT)                                    |                                    |                             |      |                             |       |
| High-Level Input Voltage                                                              | V <sub>IH2</sub> |                                               |                                    | 0.7 x<br>V <sub>IOVDD</sub> |      |                             | V     |
| Low-Level Input Voltage                                                               | V <sub>IL2</sub> |                                               |                                    |                             |      | 0.3 x<br>V <sub>IOVDD</sub> | V     |
| In                                                                                    |                  | (NI=4= 5)                                     | RX/SDA, TX/SCL                     | -110                        |      | +5                          | μA    |
| Input Current                                                                         | I <sub>IN2</sub> | (Note 5)                                      | LFLT                               | -80                         |      | +5                          |       |
| 1 1 1 Ot 4 \ /-   t                                                                   | .,               |                                               | V <sub>IOVDD</sub> = 1.7V to 1.9V  |                             |      | 0.4                         |       |
| Low-Level Output Voltage                                                              | V <sub>OL2</sub> | I <sub>OUT</sub> = 3mA                        | V <sub>IOVDD</sub> = 3.0V to 3.6V  |                             |      | 0.3                         | V     |
| Input Capacitance                                                                     | C <sub>IN</sub>  | Each pin (Not                                 | te 6)                              |                             |      | 10                          | pF    |
| DIFFERENTIAL SERIAL OUTPU                                                             | T (OUT+, OU      | IT-)                                          |                                    |                             |      |                             |       |
|                                                                                       |                  | Preemphasis                                   | off (Figure 1)                     | 300                         | 400  | 500                         |       |
| Differential Output Voltage                                                           | V <sub>OD</sub>  | 3.3dB Preem                                   | phasis setting ( <u>Figure 2</u> ) | 350                         |      | 610                         | mV    |
|                                                                                       |                  | 3.3dB Deemp                                   | phasis setting ( <u>Figure 2</u> ) | 240                         |      | 425                         |       |
| Change in V <sub>OD</sub> Between<br>Complimentary Output States                      | DV <sub>OD</sub> | Preemphasis                                   | off, deemphasis only               |                             |      | 25                          | mV    |
| Output Offset Voltage<br>(V <sub>OUT+</sub> + V <sub>OUT-</sub> )/2 = V <sub>OS</sub> | V <sub>OS</sub>  | Preemphasis                                   | 1.1                                | 1.4                         | 1.56 | V                           |       |
| Change in V <sub>OS</sub> between<br>Complimentary Output States                      | DV <sub>OS</sub> |                                               |                                    |                             | 25   | mV                          |       |
| 0 1 101 101 110                                                                       |                  | V <sub>OUT+</sub> or V <sub>OI</sub>          | <sub>UT-</sub> = 0V                | -62                         |      |                             |       |
| Output Short-Circuit Current                                                          | los              | V <sub>OUT+</sub> or V <sub>OI</sub>          |                                    |                             | 25   | mA                          |       |
| Magnitude of Differential Output<br>Short Circuit Current                             | I <sub>OSD</sub> | V <sub>OD</sub> = 0V                          |                                    |                             |      | 25                          | mA    |
| Output Termination Resistance (Internal)                                              | R <sub>O</sub>   | From OUT+,                                    | OUT- to V <sub>AVDD</sub>          | 45                          | 54   | 63                          | Ω     |
| SINGLE-ENDED SERIAL OUTPU                                                             | JT (OUT+, OI     | ÚT-)                                          |                                    |                             |      |                             |       |
|                                                                                       |                  | Preemphasis                                   | off, high drive, Figure 3          | 375                         | 500  | 625                         |       |
| Single-Ended Output Voltage                                                           | V <sub>OUT</sub> | 3.3dB preemp<br>(Figure 2)                    | 435                                |                             | 765  | mV                          |       |
|                                                                                       |                  | 3.3dB deemp<br>(Figure 2)                     | 300                                |                             | 535  |                             |       |
| 0.1.101.101.110                                                                       |                  | V <sub>OUT+</sub> or V <sub>OI</sub>          | -69                                |                             |      |                             |       |
| Output Short-Circuit Current                                                          | los              | V <sub>OUT+</sub> or V <sub>OUT-</sub> = 1.9V |                                    |                             |      | 32                          | mA    |
| Output Termination Resistance (Internal)                                              | R <sub>O</sub>   | From OUT+ o                                   | 45                                 | 54                          | 63   | Ω                           |       |
| REVERSE CONTROL CHANNEL                                                               | RECEIVER         | (OUT+, OUT-)                                  |                                    |                             |      |                             |       |
| High Contabios Theory                                                                 | V                | Normal-immu                                   | nity mode                          |                             |      | 27                          | m=\ / |
| High Switching Threshold                                                              | V <sub>CHR</sub> | High-immunit                                  |                                    |                             | 40   | mV                          |       |

### **DC Electrical Characteristics (continued)**

 $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, EP \text{ connected to PCB ground (GND)}, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C.)} \text{ (Note 3)}$ 

| PARAMETER                                    | SYMBOL           |                                                 | CONDIT                | IONS                         | MIN  | TYP | MAX                       | UNITS |
|----------------------------------------------|------------------|-------------------------------------------------|-----------------------|------------------------------|------|-----|---------------------------|-------|
| Laur Orritation Thursday                     |                  | Normal-immu                                     | unity mode            |                              | -27  |     |                           | /     |
| Low Switching Threshold                      | V <sub>CLR</sub> | High-immunit                                    | ty mode               |                              | -40  |     |                           | mV    |
| LINE FAULT DETECTION INPU                    | T (LMN_)         | ,                                               |                       |                              |      |     |                           |       |
| Short-to-GND Threshold                       | V <sub>TG</sub>  | Figure 4                                        |                       |                              |      |     | 0.3                       | V     |
| Normal Threshold                             | V <sub>TN</sub>  | Figure 4                                        |                       |                              | 0.57 |     | 1.07                      | V     |
| Open Threshold                               | V <sub>TO</sub>  | Figure 4                                        |                       |                              | 1.45 |     | V <sub>IO</sub> +<br>0.06 | V     |
| Open Input Voltage                           | V <sub>IO</sub>  | Figure 4                                        |                       |                              | 1.47 |     | 1.75                      | V     |
| Short-to-Battery Threshold                   | V <sub>TE</sub>  | Figure 4                                        |                       |                              | 2.47 |     |                           | V     |
| POWER SUPPLY                                 |                  |                                                 |                       |                              |      |     |                           |       |
| Worst-Case Supply Current (Figure 5, Note 7) |                  |                                                 | f <sub>PCLKIN</sub>   | = 16.6MHz                    |      | 96  | 120                       |       |
|                                              |                  | BWS = low                                       | f <sub>PCLKIN</sub>   | = 33.3MHz                    |      | 99  | 125                       | mA    |
|                                              | I <sub>WCS</sub> |                                                 | f <sub>PCLKIN</sub>   | = 66.6MHz                    |      | 111 | 140                       |       |
|                                              |                  |                                                 | f <sub>PCLKIN</sub>   | = 104MHz                     |      | 134 | 160                       |       |
|                                              |                  | BWS = mid                                       | 1                     | = 36.6MHz                    |      | 102 | 130                       |       |
|                                              |                  |                                                 | f <sub>PCLKIN</sub>   | = 104MHz                     |      | 133 | 165                       |       |
| Sleep Mode Supply Current                    | Iccs             | Single wake-                                    | up receive            | r enabled                    |      | 40  | 170                       | μA    |
| Power-Down Supply Current                    | Iccz             | PWDN = GN                                       | D                     |                              |      | 5   | 120                       | μA    |
| ESD PROTECTION                               |                  |                                                 |                       |                              |      |     |                           |       |
|                                              |                  | Human body model, $R_D = 1.5kΩ$ , $C_S = 100pF$ |                       |                              | ±8   |     |                           |       |
| OUT+, OUT- (Note 8)                          | \/               | IEC 61000-4-                                    |                       | Contact discharge            |      | ±10 |                           | kV    |
| 001+, 001- (Note 6)                          | V <sub>ESD</sub> | 330Ω, $C_S = 1$                                 | I50pF                 | Air discharge                |      | ±12 |                           |       |
|                                              |                  | ISO 10605, F                                    | $R_D = 2k\Omega$ ,    | Contact discharge            |      | ±10 |                           |       |
|                                              |                  | C <sub>S</sub> = 330pF                          |                       | Air discharge                |      | ±20 |                           |       |
| All Other Pins (Note 9)                      | V <sub>ESD</sub> | Human body<br>C <sub>S</sub> = 100pF            | model, R <sub>E</sub> | $_{\rm O}$ = 1.5k $\Omega$ , |      | ±4  |                           | kV    |

### **AC Electrical Characteristics**

 $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, EP \text{ connected to PCB ground (GND)}, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C.)} \text{ (Note 3)}$ 

| PARAMETER                          | SYMBOL                          |                                                               | COND                                                   | ITIONS                                         | MIN   | TYP | MAX   | UNITS |  |
|------------------------------------|---------------------------------|---------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|-------|-----|-------|-------|--|
| PARALLEL CLOCK INPUT (PC           | LKIN)                           |                                                               |                                                        |                                                |       |     |       |       |  |
|                                    |                                 | BWS = low, D                                                  | BWS = low, DRS = '1'                                   |                                                |       |     | 16.66 |       |  |
|                                    |                                 | BWS = low, D                                                  | 16.66                                                  |                                                | 104   |     |       |       |  |
| Clask Fraguency                    | <u>.</u>                        | BWS = mid, [                                                  | BWS = mid, DRS = '1'                                   |                                                |       |     | 52    |       |  |
| Clock Frequency                    | fPCLKIN_                        | BWS = mid, [                                                  | DRS = '0                                               | ,                                              | 36.66 |     | 104   | MHz   |  |
|                                    |                                 | BWS = high,                                                   | DRS = "                                                | 1'                                             | 6.25  |     | 12.5  |       |  |
|                                    |                                 | BWS = high,                                                   | DRS = '(                                               | )'                                             | 12.5  |     | 78    |       |  |
| Clock Duty Cycle                   | DC_                             | t <sub>high</sub> /t <sub>T</sub> or t <sub>low</sub>         | /t <sub>T</sub> (Figu                                  | <u>ıre 6</u> ), (Note 10)                      | 35    | 50  | 65    | %     |  |
| Clock Transition Time              | t <sub>R</sub> , t <sub>F</sub> | (Figure 6), (N                                                | ote 10)                                                |                                                |       |     | 4     | ns    |  |
| Clock Jitter                       | t <sub>J</sub>                  | 3.12Gbps bit                                                  | rate, 300                                              | OkHz sinusoidal jitter                         |       |     | 800   | psp-p |  |
| I <sup>2</sup> C/UART PORT TIMING  |                                 |                                                               |                                                        |                                                | •     |     |       |       |  |
| I <sup>2</sup> C/UART Bit Rate     |                                 |                                                               |                                                        |                                                | 9.6   |     | 1000  | kbps  |  |
| Output Rise Time                   | t <sub>R</sub>                  | 30% to 70%,<br>pullup to IOV                                  |                                                        | pF to 100pF, 1kΩ                               | 20    |     | 150   | ns    |  |
| Output Fall Time                   | t <sub>F</sub>                  |                                                               | 70% to 30%, $C_L$ = 10pF to 100pF, 1kΩ pullup to IOVDD |                                                |       |     | 150   | ns    |  |
| I <sup>2</sup> C TIMING (Figure 7) |                                 |                                                               |                                                        |                                                |       |     |       |       |  |
|                                    |                                 | Low f <sub>SCL</sub> range<br>(I2CMSTBT = 010, I2CSLVSH = 10) |                                                        |                                                | 9.6   |     | 100   | kHz   |  |
| SCL Clock Frequency                | f <sub>SCL</sub>                | Mid f <sub>SCL</sub> range<br>(I2CMSTBT 101, I2CSLVSH = 01)   |                                                        |                                                | > 100 |     | 400   | kHz   |  |
|                                    |                                 | High f <sub>SCL</sub> rar<br>(I2CMSTBT =                      |                                                        | CSLVSH = 00)                                   | > 400 |     | 1000  | kHz   |  |
|                                    |                                 |                                                               | Low                                                    |                                                | 4.0   |     |       |       |  |
| START Condition Hold Time          | t <sub>HD:STA</sub>             | f <sub>SCL</sub> range                                        | Mid                                                    |                                                | 0.6   |     |       | μs    |  |
|                                    |                                 |                                                               | High                                                   |                                                | 0.26  |     |       |       |  |
|                                    |                                 |                                                               | Low                                                    |                                                | 4.7   |     |       |       |  |
|                                    |                                 |                                                               | Mid                                                    |                                                | 1.3   |     |       |       |  |
| Low Period of SCL Clock            | t <sub>LOW</sub>                | f <sub>SCL</sub> range                                        |                                                        | V <sub>IOVDD</sub> = 1.7V to<br>< 3V (Note 11) | 0.6   |     |       | μs    |  |
|                                    |                                 |                                                               | High                                                   | V <sub>IOVDD</sub> = 3.0V to 3.6V              | 0.5   |     |       |       |  |
| High Period of SCL Clock           |                                 |                                                               | Low                                                    | •                                              | 4.0   |     |       |       |  |
|                                    | t <sub>HIGH</sub>               | f <sub>SCL</sub> range                                        | Mid                                                    |                                                | 0.6   |     |       | μs    |  |
|                                    |                                 |                                                               | High                                                   |                                                | 0.26  |     |       |       |  |
|                                    |                                 |                                                               | Low                                                    |                                                | 4.7   |     |       |       |  |
| Repeated START Condition           | t <sub>SU:STA</sub>             | f <sub>SCL</sub> range                                        | Mid                                                    |                                                | 0.6   |     |       | μs    |  |
| Setup Time                         |                                 |                                                               | High                                                   |                                                |       |     |       |       |  |

### **AC Electrical Characteristics (continued)**

 $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, EP \text{ connected to PCB ground (GND)}, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C.)} \text{ (Note 3)}$ 

| PARAMETER                                           | SYMBOL                          |                                                                                           | CONE      | ITIONS                                         | MIN  | TYP  | MAX  | UNITS |  |
|-----------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------|-----------|------------------------------------------------|------|------|------|-------|--|
|                                                     |                                 |                                                                                           | Low       |                                                | 0    |      |      |       |  |
| Data Hold Time                                      | tuppar                          | f <sub>SCL</sub> range                                                                    | Mid       | Mid                                            |      |      |      | μs    |  |
| Data Hold Time                                      | thd:dat                         | (Note 10)                                                                                 | High      |                                                | 0    |      |      | μσ    |  |
|                                                     |                                 |                                                                                           | Low       |                                                | 250  |      |      |       |  |
| Data Setup Time                                     | t <sub>SU:DAT</sub>             | f <sub>SCL</sub> range                                                                    | Mid       |                                                | 100  |      |      | ns    |  |
|                                                     |                                 |                                                                                           | High      |                                                | 50   |      |      |       |  |
|                                                     |                                 |                                                                                           | Low       |                                                | 4.0  |      |      |       |  |
| Setup Time for Stop Condition                       | t <sub>SU:STO</sub>             | f <sub>SCL</sub> range                                                                    | Mid       |                                                | 0.6  |      |      | μs    |  |
|                                                     |                                 |                                                                                           | High      |                                                | 0.26 |      |      |       |  |
|                                                     |                                 |                                                                                           | Low       |                                                | 4.7  |      |      |       |  |
| Bus Free Time                                       | t <sub>BUF</sub>                | f <sub>SCL</sub> range                                                                    | Mid       |                                                | 1.3  |      |      | μs    |  |
|                                                     |                                 |                                                                                           | High      |                                                | 0.5  |      |      | 1 .   |  |
| Data Valid Time (Note 12)                           |                                 |                                                                                           | Low       |                                                |      |      | 3.45 |       |  |
|                                                     |                                 | f <sub>SCL</sub> range                                                                    | Mid       |                                                |      |      | 0.9  |       |  |
|                                                     | t <sub>VD:DAT</sub>             |                                                                                           | High      | V <sub>IOVDD</sub> = 1.7V to<br>< 3V (Note 13) |      |      | 0.55 | μs    |  |
|                                                     |                                 |                                                                                           |           | V <sub>IOVDD</sub> = 3.0V to 3.6V              |      |      | 0.45 |       |  |
|                                                     |                                 |                                                                                           | Low       | 1                                              |      |      | 3.45 | μs    |  |
|                                                     |                                 |                                                                                           | Mid       |                                                |      |      | 0.9  |       |  |
| Data Valid Acknowledge Time (Note 12)               | t <sub>VD:ACK</sub>             | f <sub>SCL</sub> range                                                                    | Llimb     | V <sub>IOVDD</sub> = 1.7V to < 3V (Note 14)    |      |      | 0.55 |       |  |
|                                                     |                                 |                                                                                           | High      | V <sub>IOVDD</sub> = 3.0V to 3.6V              |      |      | 0.45 |       |  |
|                                                     |                                 |                                                                                           | Low       |                                                |      |      | 50   |       |  |
| Pulse Width of Spikes Suppressed                    | t <sub>SP</sub>                 | f <sub>SCL</sub> range                                                                    | Mid       |                                                |      |      | 50   | ns    |  |
| Suppressed                                          |                                 |                                                                                           | High      |                                                |      |      | 50   |       |  |
| Capacitive Load Each Bus Line                       | C <sub>B</sub>                  | (Note 6)                                                                                  | · ·       |                                                |      |      | 100  | pF    |  |
| SWITCHING CHARACTERISTICS                           | (Note 10)                       |                                                                                           |           |                                                |      |      |      |       |  |
| Differential Output Rise/Fall Time                  | t <sub>R</sub> , t <sub>F</sub> | 20% to 80%, V <sub>OD</sub> ≥ 400mV, R <sub>L</sub> = 100Ω,<br>serial bit rate = 3.12Gbps |           |                                                |      | 90   | 150  | ps    |  |
| Total Serial Output Jitter<br>(Differential Output) | t <sub>TSOJ1</sub>              |                                                                                           | erential, | al, measured at preemphasis                    |      | 0.25 |      | UI    |  |

### **AC Electrical Characteristics (continued)**

 $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, EP connected to PCB ground (GND), T_A = -40°C to +105°C, unless otherwise noted. Typical values are at <math>V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25°C.$ ) (Note 3)

| PARAMETER                                                   | SYMBOL                               |                                                                                    | CONDITIONS                                                                                           | MIN                        | TYP  | MAX               | UNITS |
|-------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|------|-------------------|-------|
| Deterministic Serial Output Jitter<br>(Differential Output) | t <sub>DSOJ2</sub>                   |                                                                                    | 3.12Gbps PRBS signal, measured at V <sub>OD</sub> = 0V differential, preemphasis disabled (Figure 8) |                            |      |                   | UI    |
| Total Serial Output Jitter (Single-ended Output)            | t <sub>TSOJ1</sub>                   |                                                                                    | RBS signal, measured at V <sub>O</sub> /2, disabled ( <u>Figure 3</u> )                              |                            | 0.25 |                   | UI    |
| Deterministic Serial Output Jitter (Single-Ended Output)    | t <sub>DSOJ2</sub>                   |                                                                                    | RBS signal, measured at V <sub>O</sub> /2, disabled ( <u>Figure 3</u> )                              |                            | 0.15 |                   | UI    |
| Parallel Data Input Setup Time                              | t <sub>SET</sub>                     | (Figure 9)                                                                         |                                                                                                      | 2                          |      |                   | ns    |
| Parallel Data Input Hold Time                               | t <sub>HOLD</sub>                    | (Figure 9)                                                                         |                                                                                                      | 1                          |      |                   | ns    |
| GPI to GPO Delay                                            | t <sub>GPIO</sub>                    | Deserializer (<br>(Figure 10)                                                      | Deserializer GPI to serializer GPO,<br>(Figure 10)                                                   |                            |      | 350               | μs    |
| Carialinas Dalass (Alata 45)                                |                                      | (Figure 44)                                                                        | Spread spectrum enabled                                                                              |                            |      | 5440              | Bits  |
| Serializer Delay (Note 15)                                  | t <sub>SD</sub> ( <u>Figure 11</u> ) | ( <u>Figure 11</u> )                                                               | Spread spectrum disabled                                                                             |                            |      | 1920              |       |
| Link Start Time                                             | tLOCK                                | (Figure 12)                                                                        |                                                                                                      |                            |      | 3.5               | ms    |
| Power-Up Time                                               | t <sub>PU</sub>                      | (Figure 13)                                                                        |                                                                                                      |                            |      | 8                 | ms    |
| I <sup>2</sup> S/TDM INPUT TIMING                           |                                      |                                                                                    |                                                                                                      |                            |      |                   |       |
| WS Frequency                                                | f <sub>WS</sub>                      | (See Table 3)                                                                      | )                                                                                                    | 8                          |      | 192               | kHz   |
| Sample Word Length                                          | n <sub>WS</sub>                      | (See Table 3)                                                                      | )                                                                                                    | 8                          |      | 32                | Bits  |
| SCK Frequency                                               | fsck                                 | f <sub>SCK</sub> = f <sub>WS</sub> x                                               | f <sub>SCK</sub> = f <sub>WS</sub> x n <sub>WS</sub> x (2 or 8)                                      |                            |      | (192 x<br>32) x 8 | kHz   |
| SCK Clock High Time                                         | tHC                                  | V <sub>SCK</sub> RV <sub>IH</sub> , t <sub>SCK</sub> = 1/f <sub>SCK</sub> (Note 6) |                                                                                                      | 0.35 x<br>t <sub>SCK</sub> |      |                   | ns    |
| SCK Clock Low Time                                          | t <sub>LC</sub>                      | V <sub>SCK</sub> RV <sub>IL</sub> , t <sub>SCK</sub> = 1/f <sub>SCK</sub> (Note 6) |                                                                                                      | 0.35 x<br>t <sub>SCK</sub> |      |                   | ns    |
| SD, WS Setup Time                                           | t <sub>SET</sub>                     | (Note 6) (Fig                                                                      | ure 14)                                                                                              | 2                          |      |                   | ns    |
| SD, WS Hold Time                                            | tHOLD                                | (Note 6) (Fig                                                                      | ure 14)                                                                                              | 2                          |      |                   | ns    |

- **Note 3:** Limits are 100% production tested at T<sub>A</sub> = +105°C. Limits over the operating temperature range and are guaranteed by design and characterization, unless otherwise noted.
- Note 4: To provide a midlevel, leave the input open, or, if driven, put driver in high impedance. High-impedance leakage current must be less than ±10µA.
- Note 5: I<sub>IN</sub> MIN due to voltage drop across the internal pullup resistor.
- Note 6: Not production tested. Guaranteed by design
- Note 7: HDCP not enabled (MAX9279 only). See Table 21 for additional supply current when HDCP is enabled.
- Note 8: Specified pin to ground.
- Note 9: Specified pin to all supply/ground.
- Note 10: Not production tested. Guaranteed by design and characterization.
- Note 11: The I<sup>2</sup>C bus standard  $t_{LOW}$  min = 0.5 $\mu$ s.
- Note 12: I<sup>2</sup>C valid times apply only when the device is operating as a local-side device.
- **Note 13:** The I<sup>2</sup>C bus standard  $t_{VD:DAT}$  max = 0.45 $\mu$ s.
- **Note 14:** The I<sup>2</sup>C bus standard  $t_{VD:ACK}$  max = 0.45 $\mu$ s.
- Note 15: Measured in serial link bit times. Bit time = 1/ (30 x f<sub>PCLKIN</sub>) for BWS = '0' or open. Bit time = 1/ (40 x f<sub>PCLKIN</sub>) for BWS = '1'.

### **Typical Operating Characteristics**

 $(V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25$ °C, unless otherwise noted.)













### **Typical Operating Characteristics (continued)**

 $(V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25$ °C, unless otherwise noted.)







## **Pin Configuration**



### **Pin Description**

| PIN                          | NAME      | FUNCTION                                                                                                                                                                                                               |
|------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1–5, 9, 43,<br>45–53, 55, 56 | DIN[17:0] | Parallel Data Inputs with Internal Pulldown to EP. Encrypted when HDCP is enabled (MAX9279 only).                                                                                                                      |
| 6                            | PCLKIN    | Parallel Clock Input with Internal Pulldown to EP. Latches parallel data inputs and provides the PLL reference clock.                                                                                                  |
| 7, 26, 44                    | IOVDD     | I/O Supply Voltage. 1.8V to 3.3V logic I/O power supply. Bypass IOVDD to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smallest value capacitor closest to IOVDD.                   |
| 8, 36                        | AVDD      | 1.8V Analog Power Supply. Bypass AVDD to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to AVDD.                                                           |
| 10                           | DIN18/HS  | Parallel Data Input/Horizontal Sync with Internal Pulldown to EP. Defaults to parallel data input on power-up.  Horizontal sync input when HDCP is enabled (MAX9279 only) or when in high-bandwidth mode (BWS = open). |

### **Pin Description (continued)**

| PIN          | NAME        | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11           | DIN19/VS    | Parallel Data Input/Vertical Sync with Internal Pulldown to EP. Defaults to parallel data input on power-up.  Vertical sync input when HDCP is enabled (MAX9279 only) or when in high-bandwidth mode (BWS = open).                                                                                                                                                                                                                                                                                                                                                               |
| 12           | DIN20/DE    | Parallel Data Input/Device Enable with Internal Pulldown to EP. Defaults to parallel data input on power-up.  Device enable input when HDCP is enabled (MAX9279 only) or when in high-bandwidth mode (BWS = open).                                                                                                                                                                                                                                                                                                                                                               |
| 13–15, 17–19 | DIN[26:21]  | Parallel Data Inputs with Internal Pulldown to EP. Encrypted when HDCP is enabled (MAX9279 only). DIN[26:21] used only in 32-bit and high-bandwidth modes (BWS = high or open).                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16, 54       | DVDD        | 1.8V Digital Power Supply. Bypass DVDD to EP with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller value capacitor closest to DVDD.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 20           | DIN27/CNTL1 | Parallel Data/Auxiliary Control Signal Input with Internal Pulldown to EP. DIN27 used only in 32-bit mode (BWS = high). DIN27 not encrypted when HDCP is enabled (MAX9279 only). CNTL1 used only in high-bandwidth mode (BWS = open). CNTL1 not encrypted when HDCP is enabled (MAX9279 only).                                                                                                                                                                                                                                                                                   |
| 21           | DIN28/CNTL2 | Parallel Data/Auxiliary Control Signal Input with Internal Pulldown to EP. DIN28 used only in 32-bit mode (BWS = high). DIN28 not encrypted when HDCP is enabled (MAX9279 only). CNTL2 used only in high-bandwidth mode (BWS = open). CNTL2 not encrypted when HDCP is enabled (MAX9279 only).                                                                                                                                                                                                                                                                                   |
| 22           | SD          | I <sup>2</sup> S/TDM Serial-Data Input with Internal Pulldown to EP. Disable I <sup>2</sup> S/TDM encoding to use SD as an additional control/data input latched on the selected edge of PCLKIN. Encrypted when HDCP is enabled.                                                                                                                                                                                                                                                                                                                                                 |
| 23           | SCK         | I <sup>2</sup> S/TDM Serial-Clock Input with Internal Pulldown to EP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 24           | WS          | I <sup>2</sup> S/TDM Word-Select Input with Internal Pulldown to EP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 25           | CONF3       | Three-Level Configuration Input. See $\underline{\text{Table 11}}$ for details. Use $6k\Omega$ (max) for pullup to IOVDD/pulldown to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 27           | MS/CNTL0    | Mode Select/Auxiliary Control Signal Input with Internal Pulldown to EP. Function is determined by the MSCNTL0 register bit and defaults to MS on power-up.  MS (MSCNTL0 = 0): Set MS = low, to select base mode. Set MS = high to select the bypass mode.  CNTL0 (MSCNTL0 = 1): Used only in high-bandwidth mode (BWS = open). CNTL0 not encrypted when HDCP is enabled (MAX9279 only).                                                                                                                                                                                         |
| 28           | CDS/CNTL3   | Control Direction Selection/Auxiliary Control Signal Input with Internal Pulldown to EP. Function is determined by the CDSCNTL3 register bit and defaults to CDS on power-up. CDS (CDSCNTL3 = 0): Control link direct selection input with internal pulldown to EP. Set CDS = low when the control channel master $\mu$ C is connected at the serializer. Set CDS = high when the control channel master $\mu$ C is connected at the deserializer. CNTL3 (CDSCNTL3 = 1): Used only in high-bandwidth mode (BWS = open). CNTL3 not encrypted when HDCP is enabled (MAX9279 only). |

### **Pin Description (continued)**

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 29  | PWDN    | Active-Low, Power-Down Input with Internal Pulldown to EP. Set PWDN low to enter power-down mode to reduce power consumption.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 30  | RX/SDA  | UART Receive/ $I^2$ C Serial Data Input/Output with Internal $30k\Omega$ Pullup to IOVDD. Function is determined by the state of CONF[1:0] at power-up (Table 10). RX/SDA has an open-drain driver and requires a pullup resistor. RX: Input of the serializer's UART. SDA: Data input/output of the serializer's $I^2$ C master/slave.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 31  | TX/SCL  | UART Transmit/I <sup>2</sup> C Serial Clock Input/Output with Internal 30kΩ Pullup to IOVDD. Function is determined by the state of CONF[1:0] at power-up ( <u>Table 10</u> ). TX/SCL has an open-drain driver and requires a pullup resistor.  TX: Output of the serializer's UART.  SCL: Clock input/output of the serializer's I <sup>2</sup> C master/slave.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 32  | CONF1   | Three-Level Configuration Input. See <u>Table 10</u> for details. Use $6k\Omega$ (max) for pullup to IOVDD/pulldown to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 33  | LMN1    | Line-Fault Monitor Input 1 (see Figure 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 34  | OUT-    | Inverting CML Coax/Twisted-Pair Serial Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 35  | OUT+    | Noninverting CML Coax/Twisted-Pair Serial Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 37  | LMN0    | Line-Fault Monitor Input 0 (see Figure 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 38  | LFLT    | Active-Low Open-Drain Line-Fault Output. $\overline{\text{LFLT}}$ has a $60\text{k}\Omega$ internal pullup to IOVDD. $\overline{\text{LFLT}}$ = low indicates a line fault. $\overline{\text{LFLT}}$ is output high when $\overline{\text{PWDN}}$ = low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 39  | GPO/HIM | General-Purpose Output/High-Immunity Mode Input. Functions as HIM input with internal pulldown to EP at power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low), and switches to GPO output automatically after power-up. HIM: Default HIGHIMM bit value is latched at power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low) and is active high. Connect HIM to IOVDD with a 30k $\Omega$ or less pullup resistor to set high or leave open to set low. HIGHIMM can be programmed to a different value after power-up. HIGHIMM in the deserializer must be set to the same value. GPO: Output follows the state of the GPI (or INT) input on the deserializer. GPO is low after power-up or when $\overline{PWDN}$ is low. |  |  |  |  |  |
| 40  | CONF0   | Three-Level Configuration Input. The state of CONF0 latches at power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low). See $\underline{Table\ 10}$ for details. Use $6k\Omega$ (max) for pullup to IOVDD/pulldown to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 41  | CONF2   | Three-Level Configuration Input. The state of CONF2 latches at power-up or when resuming from power-down mode ( $\overline{\text{PWDN}}$ = low). See $\underline{\text{Table 11}}$ for details. Use 6k $\Omega$ (max) for pullup to IOVDD/pulldown to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 42  | BWS     | Three-Level Bus Width Select Input. Set BWS to the same level on both sides of the serial link. Set BWS = low with $6k\Omega$ (max) pulldown for 24 bit mode. Set BWS = $6k\Omega$ (max) pullup to IOVDD high for 32-bit mode. Set BWS = open for high-bandwidth mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| _   | EP      | Exposed Pad. EP is internally connected to device ground. <b>must</b> connect EP to the PCB ground plane through an array of vias for proper thermal and electrical performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |

## **Functional Diagram**





Figure 1. Serial-Output Parameters



Figure 2. Output Waveforms at OUT+, OUT-



Figure 3. Single-Ended Output Template



Figure 4. Line Fault Detector Circuit



Figure 5. Worst-Case Pattern Input



Figure 6. Parallel Clock Input Requirements



Figure 7. I<sup>2</sup>C Timing Parameters



Figure 8. Differential Output Template



Figure 9. Input Setup and Hold Times



Figure 10. GPI-to-GPO Delay



Figure 11. Serializer Delay



Figure 12. Link Startup Time



Figure 13. Power-Up Delay



Figure 14. Input I<sup>2</sup>S Timing Parameters

### **Detailed Description**

The MAX9275/MAX9279 serializers, when paired with the MAX9276/MAX9280 deserializers, provides the full set of operating features, but is backward compatible with the MAX9249–MAX9270 family of Gigabit Multimedia Serial Link (GMSL) devices, and have basic functionality when paired with any GMSL device. The MAX9279 has High-Bandwidth Digital Content Protection (HDCP) while the MAX9275 does not.

The serializer has a maximum serial-bit rate of 3.12Gbps for up to 15m of cable and operates up to a maximum output clock of 104MHz in 24-bit mode and 27-bit high-bandwidth mode, or 78MHz in 32-bit mode. This bit rate and output flexibility support a wide range of displays, from QVGA (320 x 240) to 1920 x 720 and higher with 24-bit color, as well as megapixel image sensors. An encoded audio channel supports L-PCM I<sup>2</sup>S stereo and up to eight channels of L-PCM in TDM mode. Sample rates of 32kHz to 192kHz are supported with sample depth from 8 to 32 bits. Output pre/deemphasis, combined with GMSL deserializer equalization, extends the cable length and enhances link reliability.

The control channel enables a  $\mu$ C to program the serializer and deserializer registers and program registers

on peripherals. The control channel is also used to perform HDCP functions (MAX9279 only). The  $\mu$ C can be located at either end of the link, or when using two  $\mu$ Cs, at both ends. Two modes of control-channel operation are available. Base mode uses either I²C or GMSL UART protocol, while bypass mode uses a user-defined UART protocol. UART protocol allows full-duplex communication, while I²C allows half-duplex communication.

Spread spectrum is available to reduce EMI on the serial output. The serial output complies with ISO 10605 and IEC 61000-4-2 ESD protection standards.

#### **Register Mapping**

Registers set the operating conditions of the serializers and are programmed using the control channel in base mode. The MAX9275/MAX9279 holds its own device address and the device address of the deserializer it is paired with. Similarly, the deserializer holds its own device address and the address of the MAX9275/MAX9279. Whenever a device address is changed, be sure to write the new address to both devices. The default device address of the serializer is 0x80. Registers 0x00 and 0x01 in both devices hold the device addresses.

Table 1. Input Map

|                      |                              | MODE                       |                                    |                             |  |  |  |
|----------------------|------------------------------|----------------------------|------------------------------------|-----------------------------|--|--|--|
| SIGNAL               | INPUT PIN                    | 24-BIT MODE<br>(BWS = LOW) | HIGH-BANDWIDTH<br>MODE (BWS = MID) | 32-BIT MODE<br>(BWS = HIGH) |  |  |  |
| R[5:0]               | DIN[5:0]                     | Used                       | Used                               | Used                        |  |  |  |
| G[5:0]               | DIN[11:6]                    | Used                       | Used                               | Used                        |  |  |  |
| B[5:0]               | DIN[17:12]                   | Used                       | Used                               | Used                        |  |  |  |
| HS, VS, DE           | DIN18/HS, DIN19/VS, DIN20/DE | Used**                     | Used**                             | Used**                      |  |  |  |
| R[7:6]               | DIN[22:21]                   | Not used                   | Used                               | Used                        |  |  |  |
| G[7:6]               | DIN[24:23]                   | Not used                   | Used                               | Used                        |  |  |  |
| B[7:6]               | DIN[26:25]                   | Not used                   | Used                               | Used                        |  |  |  |
| CNTL[2:1]            | DIN[28:27]/CNTL[2:1]         | Not used                   | Used*,**                           | Used**                      |  |  |  |
| CNTL3, CNTL0         | CDS/CNTL3, MS/CNTL0          | Not used                   | Used*,**                           | Not used                    |  |  |  |
| I <sup>2</sup> S/TDM | Me ser sp                    | Used                       | Used                               | Used                        |  |  |  |
| AUX SIGNAL           | WS, SCK, SD                  | Used                       | Used                               | Used                        |  |  |  |

<sup>\*</sup>See the High-Bandwidth Mode section for details on timing requirements.

<sup>\*\*</sup>Not encrypted when HDCP is enabled (MAX9279 only).

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

#### **Input Bit Map**

The input bit width depends on settings of the bus width (BWS) pin. Table 1 lists the bit map.

#### Serial Link Signaling and Data Format

The serializer uses differential CML signaling to drive twisted-pair cable and single-ended CML to drive coaxial cable with programmable pre/deemphasis and AC-coupling. The deserializer uses AC-coupling and programmable channel equalization.

Input data is scrambled and then 8b/10b coded (9b10b in high-bandwidth mode). The deserializer recovers the embedded serial clock, then samples, decodes, and descrambles the data. In 24-bit mode, the first 21 bits contain video data. In 32-bit mode, the first 29 bits contain video data. In high-bandwidth mode, the first 24 bits contain video data, or special control signal packets. The last

**Table 2. Data-Rate Selection Table** 

| DRS BIT<br>SETTING | BWS PIN SETTING           | PCLKIN<br>RANGE (MHz) |  |  |  |
|--------------------|---------------------------|-----------------------|--|--|--|
| 0 (1 : 1           | Low (24-bit mode)         | 16.66 to 104          |  |  |  |
| 0 (high data rate) | Mid (high-bandwidth mode) | 36.66 to 104          |  |  |  |
| data rate)         | High (32-bit mode)        | 12.5 to 78            |  |  |  |
| 4.0                | Low                       | 8.33 to 16.66         |  |  |  |
| 1 (low data rate)  | Mid                       | 18.33 to 36.66        |  |  |  |
| uala rale)         | High                      | 6.25 to 12.5          |  |  |  |

3 bits contain the embedded audio channel, the embedded forward control channel, the parity bit of the serial word (Figure 15, Figure 16).

#### **Data-Rate Selection**

The serializer use the DRS bit, and BWS input to set the PCLKIN frequency range (Table 2). Set DRS = 1 for low data rate PCLKIN frequency range of 6.25MHz to 16.66MHz. Set DRS = 0 for high data rate PCLKIN frequency range of 12.5MHz to 104MHz.

#### **High-Bandwidth Mode**

The serializer uses a 27-bit high-bandwidth mode to support 24-Bit RGB at 104MHz pixel clock. Set BWS = open in both the serializer and deserializer to use highbandwidth mode. In high-bandwidth mode, the serializer encodes HS, VS, DE, and CNTL[3:0] to special packets. Packets are sent by replacing a pixel before the rising edge and after the falling edge of HS, VS, DE signals. However, for CNTL[3:0], which is not always continuously sampled, packets always replace a pixel before the transition of the sampled CNTL[3:0]. Keep HS, VS, and DE low pulse widths at least 2 pixel clock cycles. By default. CNTL[3:0] are sampled continuously when DE is low. CNTL[3:0] are sampled only on HS/VS transitions when DE is high. If DE triggering of encoded packets is not desired, set the serializer's DISDETRIG = 0 and the CNTLTRIG bits to their desired value (register 0x15) to change the CNTL triggering behavior. Set DETREN = 0 on the deserializer when DE is not periodic.



Figure 15. 24-Bit Mode Serial Data Format



Figure 16. 32-Bit Mode Serial Data Format



Figure 17. High-Bandwidth Mode Serial Data Format

#### **Audio Channel**

The audio channel supports 8kHz to 192kHz audio sampling rates and audio word lengths from 8 bits to 32 bits (2-channel I<sup>2</sup>S) or 64 to 256 bits (TDM64 to TDM256). The audio bit clock (SCK) does not have to be synchronized with PCLKIN. The serializer automatically encodes audio data into a single bit stream synchronous with PCLKIN. The deserializer decodes the audio stream and stores audio words in a FIFO. Audio rate detection uses an internal oscillator to continuously determine the

audio data rate and output the audio in I2S format. The audio channel is enabled by default. When the audio channel is disabled, the SD is treated as an auxiliary control signal.

Since the audio data sent through the serial link is synchronized with PCLKIN, low PCLKIN frequencies limit the maximum audio sampling rate. <u>Table 3</u> lists the maximum audio sampling rate for various PCLKIN frequencies. Spread-spectrum settings do not affect the I<sup>2</sup>S/TDM data rate or WS clock frequency.

Table 3. Maximum Audio WS Frequency (kHz) for Various PCLKIN Frequencies

| CHANNELS | BITS<br>PER<br>CHAN | PCLKIN FREQUENCY (DRS = 0*) (MHz) |       |       |       |       |       |       |       |       |       |     |
|----------|---------------------|-----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-----|
| 당        | OTIAN               | 12.5                              | 15.0  | 16.6  | 20.0  | 25.0  | 30.0  | 35.0  | 40.0  | 45.0  | 50.0  | 100 |
|          | 8                   | +                                 | +     | +     | +     | +     | +     | +     | +     | +     | +     | +   |
|          | 16                  | +                                 | +     | +     | +     | +     | +     | +     | +     | +     | +     | +   |
| 2        | 18                  | 185.5                             | +     | +     | +     | +     | +     | +     | +     | +     | +     | +   |
| 4        | 20                  | 174.6                             | +     | +     | +     | +     | +     | +     | +     | +     | +     | +   |
|          | 24                  | 152.2                             | 182.7 | +     | +     | +     | +     | +     | +     | +     | +     | +   |
|          | 32                  | 123.7                             | 148.4 | 164.3 | +     | +     | +     | +     | +     | +     | +     | +   |
|          | 8                   | +                                 | +     | +     | +     | +     | +     | +     | +     | +     | +     | +   |
|          | 16                  | 123.7                             | 148.4 | 164.3 | +     | +     | +     | +     | +     | +     | +     | +   |
| 4        | 18                  | 112.0                             | 134.4 | 148.8 | 179.2 | +     | +     | +     | +     | +     | +     | +   |
| 4        | 20                  | 104.2                             | 125.0 | 138.3 | 166.7 | +     | +     | +     | +     | +     | +     | +   |
|          | 24                  | 88.6                              | 106.3 | 117.7 | 141.8 | 177.2 | +     | +     | +     | +     | +     | +   |
|          | 32                  | 69.9                              | 83.8  | 92.8  | 111.8 | 139.7 | 167.6 | +     | +     | +     | +     | +   |
|          | 8                   | 152.2                             | 182.7 | +     | +     | +     | +     | +     | +     | +     | +     | +   |
|          | 16                  | 88.6                              | 106.3 | 117.7 | 141.8 | 177.2 | +     | +     | +     | +     | +     | +   |
| 6        | 18                  | 80.2                              | 93.3  | 106.6 | 128.4 | 160.5 | +     | +     | +     | +     | +     | +   |
| 0        | 20                  | 73.3                              | 88.0  | 97.3  | 117.3 | 146.6 | 175.9 | +     | +     | +     | +     | +   |
|          | 24                  | 62.5                              | 75.0  | 83.0  | 100   | 125   | 150   | 175   | +     | +     | +     | +   |
|          | 32                  | 48.3                              | 57.9  | 64.1  | 77.2  | 96.5  | 115.9 | 135.2 | 154.5 | 173.8 | +     | +   |
|          | 8                   | 123.7                             | 148.4 | 164.3 | +     | +     | +     | +     | +     | +     | +     | +   |
|          | 16                  | 69.9                              | 83.8  | 92.8  | 111.8 | 139.7 | 167.6 | +     | +     | +     | +     | +   |
| 8        | 18                  | 62.5                              | 75.0  | 83.0  | 100.0 | 125.0 | 150.0 | 175.0 | +     | +     | +     | +   |
| 0        | 20                  | 57.1                              | 68.5  | 75.8  | 91.3  | 114.2 | 137.0 | 159.9 | 182.7 | +     | +     | +   |
|          | 24                  | 48.3                              | 57.9  | 64.1  | 77.2  | 96.5  | 115.9 | 135.2 | 154.5 | 173.8 | +     | +   |
|          | 32                  | 37.1                              | 44.5  | 49.3  | 59.4  | 74.2  | 89.1  | 103.9 | 118.8 | 133.6 | 148.4 | +   |

| COLOR CODING    |
|-----------------|
| <48kHz          |
| 48kHz to 96kHz  |
| 96kHz to 192kHz |
| >192kHz         |

<sup>+</sup>Max WS rate is greater than 192kHz.

<sup>\*</sup>DRS = 0 PCLKIN frequency is equal to 2x the DRS = 1 PCLKIN frequency.

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input



Figure 18. Audio Channel Input Format

#### **Audio Channel Input**

The audio channel input works with 8-channel TDM and stereo I<sup>2</sup>S, as well as nonstandard formats. The input format is shown in Figure 18.

The period of the WS can be 8 to 256 SCK periods. The WS frame starts with the falling edge and can be low for 1 to 255 SCK periods. SD is one SCK period, sampled on the rising edge. MSB/LSB order, zero padding or any other significance assigned to the serial data does not affect operation of the audio channel. The polarity for WS and SCK edges is programmable.

<u>Figure 19</u>, <u>Figure 20</u>, <u>Figure 21</u>, and <u>Figure 22</u> are examples of acceptable input formats.



Figure 19. 8-Channel TDM (24-Bit Samples, Padded with Zeros)



Figure 20. 6-Channel TDM (24-Bit Samples, No Padding)

#### **Reverse Control Channel**

The serializer uses the reverse control channel to receive I<sup>2</sup>C/UART, MS, and GPO signals from the deserializer in the opposite direction of the video stream. The reverse control channel and forward video data coexist on the same serial cable forming a bidirectional link. The reverse control channel operates independently from the forward control channel. The reverse control channel is available 2ms after power-up. The serializer temporarily disables the reverse control channel for 500µs after starting/ stopping the forward serial link.

### **Control Channel and Register Programming**

The control channel is available for the  $\mu C$  to send and receive control data over the serial link simultaneously with the high-speed data. The  $\mu C$  controls the link from either the serializer or the deserializer side to support video-display or image-sensing applications. The control channel between the  $\mu C$  and serializer or deserializer runs in base mode or bypass mode according to the

mode selection (MS) input of the device connected to the  $\mu$ C. Base mode is a half-duplex control channel and the bypass mode is a full-duplex control channel. The total maximum forward or reverse control channel delay is  $2\mu$ s (UART) or 2 bit times (I<sup>2</sup>C) from the input of one device to the output of the other. I<sup>2</sup>C delay is measured from a start condition to start condition.

#### **UART Interface**

In base mode, the  $\mu C$  is the host and can access the registers of both the serializer and deserializer from either side of the link using the GMSL UART protocol. The  $\mu C$  can also program the peripherals on the remote side by sending the UART packets to the serializer or deserializer, with the UART packets converted to I<sup>2</sup>C by the device on the remote side of the link. The  $\mu C$  communicates with a UART peripheral in base mode (through INTTYPE register settings), using the half-duplex default GMSL UART protocol of the serializer/deserializer. The device addresses of the serializer and deserializer in base mode are programmable.



Figure 21. Stereo I<sup>2</sup>S (24-Bit Samples, Padded with Zeros)



Figure 22. Stereo I<sup>2</sup>S (16-Bit Samples, No Padding)

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

When the peripheral interface is I2C, the serializer/ deserializer converts UART packets to I2C that have device addresses different from those of the serializer or deserializer. The converted I2C bit rate is the same as the original UART bit rate.

The deserializer uses differential line coding to send signals over the reverse channel to the serializer. The bit rate of the control channel is 9.6kbps to 1Mbps in both directions. The serializer and deserializer automatically detect the control-channel bit rate in base mode. Packet bit rate changes can be made in steps of up to 3.5 times higher or lower than the previous bit rate. See the Changing the Clock Frequency section for more information on changing the control channel bit rate.

Figure 23 shows the UART protocol for writing and reading in base mode between the µC and the serializer/ deserializer.

Figure 24 shows the UART data format. Even parity is used. Figure 25 and Figure 26 detail the formats of the SYNC byte (0x79) and the ACK byte (0xC3). The µC and the connected slave chip generate the SYNC byte and ACK byte, respectively. Events such as device wake-up and GPI



Figure 23. GMSL UART Protocol for Base Mode



Figure 24. GMSL UART Data Format for Base Mode



Figure 25. Sync Byte (0x79)

Figure 26. ACK Byte (0xC3)

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

generate transitions on the control channel that can be ignored by the µC. Data written to the serializer registers do not take effect until after the acknowledge byte is sent. This allows the µC to verify that write commands are received without error, even if the result of the write command directly affects the serial link. The slave uses the SYNC byte to synchronize with the host UART's data rate. If the GPI or MS inputs of the deserializer toggle while there is control-channel communication, or if a line fault occurs, the control-channel communication will be corrupted. In the event of a missed or delayed acknowledge (~1ms due to control channel timeout), the µC should assume there was an error in the packet transmission or response. In base mode, the µC must keep the UART Tx/Rx lines high for no more than four bit times between bytes in a packet. Keep the UART TX/RX lines high for at least 16 bit times before starting to send a new packet.

As shown in <u>Figure 27</u>, the remote-side device converts packets going to or coming from the peripherals from UART format to I<sup>2</sup>C format and vice versa. The remote device removes the byte number count and adds or receives the ACK between the data bytes of I<sup>2</sup>C. The I<sup>2</sup>C bit rate is the same as the UART bit rate.

## Interfacing Command-Byte-Only I<sup>2</sup>C Devices with UART

The serializers' UART-to-I<sup>2</sup>C conversion can interface with devices that do not require register addresses, such as the MAX7324 GPIO expander. In this mode, the I<sup>2</sup>C master ignores the register address byte and directly reads/writes the subsequent data bytes (Figure 28). Change the communication method of the I<sup>2</sup>C master using the I<sup>2</sup>CMETHOD bit. I<sup>2</sup>CMETHOD = 1 sets command-byte-only mode, while I<sup>2</sup>CMETHOD = 0 sets normal mode where the first byte in the data stream is the register address.

#### **UART Bypass Mode**

In bypass mode, the serializers ignore UART commands from the  $\mu C$  and the  $\mu C$  communicates with the peripherals directly using its own defined UART protocol. The  $\mu C$  cannot access the serializer/deserializer's registers in this mode. Peripherals accessed through the forward control channel using the UART interface need to handle at least one PCLKIN period  $\pm 10 ns$  of jitter due to the asynchronous sampling of the UART signal by PCLKIN. Set MS = high in the serializer to put the control channel into bypass mode.



Figure 27. Format Conversion Between GMSL UART and  $I^2C$  with Register Address (I2CMETHOD = 0)

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

For applications with the µC connected to the deserializer, set the MS pin on the deserializer. There is a 1ms wait time between switching MS high and the bypass control channel being active; do not send a UART command during this time. There is no delay time when switching to bypass mode when the µC is connected to the serializer. Although MS on either the serializer or deserializer sets the control channel bypass mode, only the local side device (connected to the  $\mu$ C) should be used to set bypass mode. Do not switch MS while a UART command is being sent. Do not send a logic-low value longer than 100µs to ensure proper GPO functionality. Bypass mode accepts bit rates down to 10kbps in either direction. See the GPO/GPI Control section for GPI functionality limitations. The control-channel data pattern should not be held low longer than 100µs if GPI control is used.

#### I<sup>2</sup>C Interface

In I<sup>2</sup>C-to-I<sup>2</sup>C mode, the serializer's control channel interface sends and receives data through an I2Ccompatible 2-wire interface. The interface uses a serialdata line (SDA) and a serial-clock line (SCL) to achieve bidirectional communication between master and slave(s). A µC master initiates all data transfers to and from the device and generates the SCL clock that synchronizes the data transfer. When an I2C transaction starts on the local side device's control channel port, the remote side device's control channel port becomes an I2C master that interfaces with remote side I<sup>2</sup>C peripherals. The I<sup>2</sup>C master must accept clock-stretching which is imposed by the serializer (holding SCL LOW) The SDA and SCL lines operate as both an input and an open-drain output. Pullup resistors are required on SDA and SCL. Each transmission consists of a START condition (Figure 7) sent by a master, followed by the device's 7-bit slave address plus a R/W bit, a register address byte, one or more data bytes, and finally a STOP condition.



Figure 28. Format Conversion Between GMSL UART and I<sup>2</sup>C without Register Address (I2CMETHOD = 1)

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

#### **START and STOP Conditions**

Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high (see <u>Figure 29</u>). When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning SDA from low to

high while SCL is high. The bus is then free for another transmission.

#### **Bit Transfer**

One data bit is transferred during each clock pulse (Figure 30). The data on SDA must remain stable while SCL is high.



Figure 29. START and STOP Conditions



Figure 30. Bit Transfer

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

#### **Acknowledge**

The acknowledge bit is a clocked 9th bit that the recipient uses to handshake receipt of each byte of data (Figure 31). Thus, each byte transferred effectively requires nine bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse. The SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the slave device, the slave device generates the acknowledge bit because the slave device is the recipient. When the slave device is transmitting to the master, the master generates the acknowledge bit because the master is the recipient. The device generates an acknowledge even when the forward control channel is not active. To prevent acknowledge generation when the forward control channel is not active, set the I2CLOCACK bit low.

#### **Slave Address**

The serializers have 7-bit long slave addresses. The bit following a 7-bit slave address is the R/W bit, which is low for a write command and high for a read command. The slave address for the serializer is 10000001 for read commands and 10000000 for write commands. See Figure 32.

#### **Bus Reset**

The device resets the bus with the I<sup>2</sup>C START condition for reads. When the R/W bit is set to 1, the serializers transmit data to the master, thus the master is reading from the device.

#### **Format for Writing**

Writes to the serializers comprise the transmission of the slave address with the R/W bit set to zero, followed by at least one byte of information. The first byte of information is the register address or command byte. The register address determines which register of the device is to be written by the next byte, if received. If a STOP (P) condition is detected after the register address is received, the device takes no further action beyond storing the register address (Figure 33). Any bytes received after the register address are data bytes. The first data byte goes into the register selected by the register address, and subsequent data bytes go into subsequent registers (Figure 34). If multiple data bytes are transmitted before a STOP condition, these bytes are stored in subsequent registers because the register addresses autoincrements.



Figure 31. Acknowledge



Figure 32. Slave Address

## 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

#### Format for Reading

The serializers are read using the internally stored register address as an address pointer, the same way the stored register address is used as an address pointer for a write. The pointer autoincrements after each data byte is read using the same rules as for a write. Thus, a read is initiated by first configuring the register address by performing a write (Figure 35). The master can now read consecutive bytes from the device, with the first data byte being read from the register address pointed by the previously written register address. Once the master sends a NACK, the device stops sending valid data.

#### I<sup>2</sup>C Communication with Remote Side Devices

The serializers support I<sup>2</sup>C communication with a peripheral on the remote side of the communication link using SCL clock stretching. While multiple masters can reside on either side of the communication link, arbitration is not provided. The connected masters need to support SCL clock stretching. The remote side I<sup>2</sup>C bit rate range must be set according to the local side I<sup>2</sup>C bit rate. Supported remote side bit rates can be found in Table 4. Set the I2CMSTBT (register 0x13) to set the remote I<sup>2</sup>C bit rate. If using a bit rate different from 400kbps, local and

remote side I<sup>2</sup>C setup and hold times should be adjusted by setting the I<sup>2</sup>CSLVSH register settings on both sides.

#### I<sup>2</sup>C Address Translation

The serializers support I<sup>2</sup>C address translation for up to two device addresses. Use address translation to assign unique device addresses to peripherals with limited I<sup>2</sup>C addresses. Source addresses (address to translate from) are stored in registers 0x0F and 0x11. Destination addresses (address to translate to) are stored in registers 0x10 and 0x12.

In a multilink situation where there are multiple deserializers and/or peripheral devices connected to these serializers, the deserializers support broadcast commands to control these multiple devices. Select an unused device address to use as a broadcast device address.

Table 4. I<sup>2</sup>C Bit-Rate Ranges

| LOCAL BIT RATE      | REMOTE BIT RATE<br>RANGE | I2CMSTBT<br>SETTING |  |  |
|---------------------|--------------------------|---------------------|--|--|
| f > 50kbps          | Up to 1Mbps              | Any                 |  |  |
| 20kbps > f > 50kbps | Up to 400kbps            | Up to 110           |  |  |
| f < 20kbps          | Up to 10kbps             | 000                 |  |  |



Figure 33. Format for I2C Write



Figure 34. Format for Write to Multiple Registers



Figure 35. Format for I2C Read

Program all the remote-side deserializer devices to translate the broadcast device address (source address stored in registers 0x0F, 0x11) to the peripherals' address (destination address stored in registers 0x10, 0x12). Any commands sent to the broadcast address (selected unused address) will be sent to all deserializers and/or peripheral devices connected to the deserializers whose addresses match the translated broadcast address.

#### **GPO/GPI Control**

GPO on the serializer follows GPI transitions on the deserializer. This GPO/GPI function can be used to transmit signals such as a frame sync in a surround-view camera system. The GPI-to-GPO delay is 0.35ms (max). Keep time between GPI transitions to a minimum 0.35ms. This includes transitions from the other deserializer in coax splitter mode. Bit D4 of register 0x06 in the deserializer stores the GPI input state. GPO is low after power-up. The  $\mu$ C can set GPO by writing to the SETGPO register bit. Do not send a logic-low value on the deserializer RX/SDA input (UART mode) longer than 100 $\mu$ s in either base or bypass mode to ensure proper GPO/GPI functionality. GPO/GPI commands will override and corrupt an I<sup>2</sup>C/UART command in progress.

#### **Pre/Deemphasis Driver**

The serial line driver employs current-mode logic (CML) signaling. The driver is differential when programmed for twisted-pair. When programmed for coax, one side of the CML driver is used. The line driver has programmable pre/deemphasis which modifies the output to compensate for cable length. There are 13 preemphasis settings as shown in Table 5. Negative preemphasis levels are deemphasis levels in which the preemphasized swing level is the same as normal swing, but the no-transition data is deemphasized. Program the preemphasis levels through

register 0x05 D[3:0] of the serializer. This preemphasis function compensates the high-frequency loss of the cable and enables reliable transmission over longer link distances. Current drive for both TP and coax modes is programmable. CMLLVL bits (0x05, D[5:4]) program drive current in TP mode. CMLLVLCX (0x14,D[7:4]) program drive current in coax mode.

#### **Spread Spectrum**

To reduce the EMI generated by the transitions on the serial link, the serializer output is programmable for spread spectrum. If the deserializer paired with the MAX9275/MAX9279 has programmable spread spectrum, do not enable spread for both at the same time or their interaction will cancel benefits. The deserializer will track the serializer spread and will pass the spread to the deserializer output. The programmable spread-spectrum amplitudes are ±0.5%, ±1%, ±1.5%, ±2%, ±3%, and ±4% (Table 6). Some spread-spectrum amplitudes can only be used at lower PCLKIN frequencies (Table 7). There is no PCLKIN frequency limit for the ±0.5% spread rate

When the spread spectrum is turned on or off the serial link stops for several microseconds and then restarts in order for the deserializer to lose and relock to the new serial data stream.

The serializer includes a sawtooth divider to control the spread modulation rate. Auto detection of the PCLKIN operation range guarantees a spread-spectrum modulation frequency within 20kHz to 40kHz. Additionally, manual configuration of the sawtooth divider (SDIV: 0x03, D[6:0]) allows the user to set a modulation frequency according to the PCLKIN frequency. When ranges are manually selected, program the SDIV value for a fixed modulation frequency around 20kHz.

Table 5. TP/COAX Drive Current (400mV Output Drive Levels)

| PREEMPHASIS | PREEMP SETTING | I <sub>CML</sub> | I <sub>PRE</sub> | SINGLE-ENDED \ | OLTAGE SWING |
|-------------|----------------|------------------|------------------|----------------|--------------|
| LEVEL (dB)* | (0x06, D[3:0]) | (mA)             | (mA)             | MAX (mV)       | MIN (mV)     |
| -6.0        | 0100           | 12               | 4                | 400            | 200          |
| -4.1        | 0011           | 13               | 3                | 400            | 250          |
| -2.5        | 0010           | 14               | 2                | 400            | 300          |
| -1.2        | 0001           | 15               | 1                | 400            | 350          |
| 0           | 0000           | 16               | 0                | 400            | 400          |
| 1.1         | 1000           | 16               | 1                | 425            | 375          |
| 2.2         | 1001           | 16               | 2                | 450            | 350          |
| 3.3         | 1010           | 16               | 3                | 475            | 325          |
| 4.4         | 1011           | 16               | 4                | 500            | 300          |
| 6.0         | 1100           | 15               | 5                | 500            | 250          |
| 8.0         | 1101           | 14               | 6                | 500            | 200          |
| 10.5        | 1110           | 13               | 7                | 500            | 150          |
| 14.0        | 1111           | 12               | 8                | 500            | 100          |

<sup>\*</sup>Negative preemphasis levels denote deemphasis.

**Table 6. Serial Output Spread** 

| SS  | SPREAD (%)                                                   |  |
|-----|--------------------------------------------------------------|--|
| 000 | No spread spectrum. Power-up default depends on CONF[1:0]    |  |
| 001 | ±0.5% spread spectrum. Power-up default depends on CONF[1:0] |  |
| 010 | ±1.5% spread spectrum                                        |  |
| 011 | ±2% spread spectrum                                          |  |
| 100 | No spread spectrum                                           |  |
| 101 | ±1% spread spectrum                                          |  |
| 110 | ±3% spread spectrum                                          |  |
| 111 | ±4% spread spectrum                                          |  |

### **Table 7. Spread Limitations**

| 24-BIT OR HIGH-BANDWIDTH<br>MODE PCLKIN FREQUENCY<br>(MHz) | 32-BIT MODE PCLKIN<br>FREQUENCY<br>(MHz) | SERIAL LINK BIT-RATE<br>(Mbps) | AVAILABLE SPREAD<br>RATES |
|------------------------------------------------------------|------------------------------------------|--------------------------------|---------------------------|
| < 33.3                                                     | < 2 5                                    | < 1000                         | All rates available       |
| 33.3 to < 66.7                                             | 25 to < 50                               | 1000 to < 2000                 | 1.5%, 1.0%, 0.5%          |
| 66.7+                                                      | 50+                                      | 2000+                          | 0.5%                      |

#### **Manual Programming of the** Spread-Spectrum Divider

The modulation rate relates to the PCLKIN frequency as follows:

$$f_{M} = (1 + DRS) \frac{f_{PCLKIN}}{MOD \times SDIV}$$

where:

 $f_M = Modulation frequency.$ 

DRS = DRS value (0 or 1).

f<sub>PCLKIN</sub> = PCLKIN frequency.

MOD = Modulation coefficient given in Table 8.

SDIV = 6-bit SDIV setting, manually programmed by the μC.

To program the SDIV setting, first look up the modulation coefficient according to the desired bus-width and spreadspectrum settings. Solve the above equation for SDIV using the desired pixel clock and modulation frequencies. If the calculated SDIV value is larger than the maximum allowed SDIV value in Table 8, set SDIV to the maximum value.

#### **Serial Output**

The driver output is programmable for two kinds of cable:  $100\Omega$  twisted pair and  $50\Omega$  coax. (Contact the factory for devices compatible with  $75\Omega$  cables).

**Table 8. Modulation Coefficients and Maximum SDIV Settings** 

| BIT WIDTH<br>MODE | SPREAD-<br>SPECTRUM<br>SETTING<br>(%) | MODULATION<br>COEFFICIENT<br>MOD (dec) | SDIV<br>UPPER<br>LIMIT<br>(dec) |
|-------------------|---------------------------------------|----------------------------------------|---------------------------------|
|                   | 1                                     | 104                                    | 40                              |
|                   | 0.5                                   | 104                                    | 63                              |
| 32-bit mode       | 3                                     | 152                                    | 27                              |
| 32-bit filode     | 1.5                                   | 152                                    | 54                              |
|                   | 4                                     | 204                                    | 15                              |
|                   | 2                                     | 204                                    | 30                              |
|                   | 1                                     | 80                                     | 52                              |
| 24-bit            | 0.5                                   | 80                                     | 63                              |
| or high-          | 3                                     | 112                                    | 37                              |
| bandwidth         | 1.5                                   | 112                                    | 63                              |
| mode              | 4                                     | 152                                    | 21                              |
|                   | 2                                     | 152                                    | 42                              |

#### **Coax Splitter Mode**

In coax mode, OUT+ and OUT- of the serializer are active. This enables the use as a 1:2 splitter (Figure 36). In coax mode, connect OUT+ to IN+ of the deserializer. Connect OUT- to IN- of the second deserializer. Control channel data is broadcast from the serializer to both deserializers and their attached peripherals. Assign a unique address to send control data to one deserializer. Leave all unused IN pins unconnected, or connect them to ground through  $50\Omega$  and a capacitor for increased power-supply rejection. If OUT- is not used, connect OUT- to  $V_{DD}$  through a  $50\Omega$ resistor (Figure 37). When there are µCs at the serializer, and at each deserializer, only one µC can communicate at a time. Disable forward and reverse channel links according to the communicating deserializer connection to prevent contention in I2C to I2C mode. Use ENREVP or ENREVN register bits to disable/enable the control channel link. In UART mode, the serializer provides arbitration of the control channel link.



Figure 36. 2:1 Coax Splitter Connection Diagram



Figure 37. Coax Connection Diagram

#### **Configuration Inputs**

Several configuration inputs determine the power-up values of the serializer. CONF[1:0] set the control channel mode (I2CSEL), data rate select (DRS), and spread spectrum enable (SSEN). (Table 9). CONF[3:2] set the serial output type (CX/TP), input clock edge select (ES), and autostart (AUTOS). (Table 10). DRS and spread spectrum can be changed after power-up by writing to the appropriate register bits

#### **High-Immunity Reverse Control Channel Mode**

The serializer contains a high-immunity reverse control channel mode, which has increased robustness at half the bit rate over the standard GMSL reverse control channel link (Table 11). Set GPO/HIM on the serializer, and on the deserializer to use high-immunity mode at powerup. Set the HIGHIMM bit high in both the serializer and

deserializer to enable high-immunity mode at any time after power-up. Set the HIGHIMM bit low in both the serializer and deserializer to use the legacy reverse control channel mode. The serializer reverse channel mode is not available for 500µs/1.92ms after the reverse control channel mode is changed through the serializer/deserializer's HIGHIMM bit setting respectively. The user must set GPO/HIM or the HIGHIMM bits to the same value for proper reverse control channel communication.

In high-immunity mode, Set HPFTUNE = 00 in the equalizer, if the serial bit rate = [PCLKIN x 30 (BWS = low or open) or 40 (BWS = high)] is larger than 1Gbps when BWS is low or high. When BWS = open, set HPFTUNE = 00 when the serial bit rate is larger than 2GBps. In addition, use 47nF AC coupling capacitors. Note that legacy reverse control channel mode may not function when using 47nF AC coupling capacitors.

Table 9. CONF[1:0] Input Map

| CONF1 | CONF0   | CONTROL CHANNEL<br>MODE (I2CSEL) | SPREAD ENABLE<br>(SSEN) | DATA RATE SELECT<br>(DRS) |
|-------|---------|----------------------------------|-------------------------|---------------------------|
| Low   | Low     | UART (0)                         | Disabled (0)            | High rate (0)             |
| Low   | High    | UART                             | Disabled                | Low rate (1)              |
| High  | Low     | UART                             | Enabled (1)             | High rate                 |
| High  | High    | UART                             | Enabled                 | Low rate                  |
| Mid   | Low/Mid | I <sup>2</sup> C (1)             | Disabled                | High rate                 |
| Low   | Mid     | I <sup>2</sup> C                 | Disabled                | Low rate                  |
| High  | Mid     | I <sup>2</sup> C                 | Enabled                 | High rate                 |
| Mid   | High    | I <sup>2</sup> C                 | Enabled                 | Low rate                  |

#### Table 10. CONF[3:2] Input Map

| CONF3 | CONF2   | OUT± OUTPUT TYPE<br>(CX/TP) | AUTOSTART<br>(AUTOS) | PCLKIN LATCH EDGE<br>(ES) |
|-------|---------|-----------------------------|----------------------|---------------------------|
| Low   | Low     | STP (0)                     | Autostart (0)        | Rising (0)                |
| Low   | High    | STP                         | Autostart            | Falling (1)               |
| High  | Low     | STP                         | No autostart (1)     | Rising                    |
| High  | High    | STP                         | No autostart         | Falling                   |
| Mid   | Low/Mid | coax (1)                    | Autostart            | Rising                    |
| Low   | Mid     | coax                        | Autostart            | Falling                   |
| High  | Mid     | coax                        | No autostart         | Rising                    |
| Mid   | High    | coax                        | No autostart         | Falling                   |

#### MAX9275/MAX9279

### 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

By default, high-immunity mode uses a 500kbps bit rate. Set REVFAST =1 (D7 in register 0x1A in the serializer and register 0x11 in the deserializer) in both devices to use a 1Mbps bit rate. Certain limitations apply when using the fast high-immunity mode (Table 12).

#### Sleep Mode

The serializers have sleep mode to reduce power consumption when powered up. The devices enter or exit sleep mode by a command from a local µC or a remote μC using the control channel. Set the SLEEP bit to 1 to initiate sleep mode. Entering sleep mode resets the HDCP registers, but not the configuration registers. The serializer sleeps immediately after setting its SLEEP = 1. The serial outputs have a wake-up receiver to accept wake-up commands from the attached deserializer. Wake-up from the remote side is not supported in coax splitter mode. Disable the wake-up receiver (through DISRWAKE), if wake-up from remote side is not used in order to reduce sleep mode current. If the wake-up receiver is disabled, the device can only be woken up from the local control channel. See the Link Startup Procedure section for details on waking up the device for different µC and starting conditions.

To wake up from the local or remote side, send an arbitrary control channel command to serializer, wait for 5ms

for the chip to power up and then write 0 to SLEEP register bit to make the wake-up permanent.

The serializer cannot power up into sleep mode when CDS = 0 (for LCD applications) however after power-up, the device can be put to sleep.

#### **Power-Down Mode**

The serializers have a power-down mode that further reduces power consumption compared to sleep mode. Set  $\overline{PWDN}$  low to enter power-down mode. In power-down, the serial outputs remain high-impedance. Entering power-down resets the device's registers. Upon exiting power-down, the state of external pins CONF[3:0], GPO/HIM and BWS are latched.

#### **Configuration Link**

The control channel can operate in a low-speed mode called configuration link in the absence of a clock input. This allows a microprocessor to program configuration registers before starting the video link. An internal oscillator provides the clock for the configuration link. Set CLINKEN = 1 on the serializer to enable configuration link. Configuration link is active until the video link is enabled. The video link overrides the configuration link and attempts to lock when SEREN = 1.

Table 11. Reverse Control-Channel Modes

| HIGHIMM BIT<br>OR GPO/HIM PIN<br>SETTING | REVFAST<br>BIT | REVERSE CONTROL CHANNEL MODE                                           | MAX UART/I <sup>2</sup> C<br>BIT RATE<br>(kbps) |
|------------------------------------------|----------------|------------------------------------------------------------------------|-------------------------------------------------|
| LOW (1)                                  | Х              | Legacy reverse control channel mode (Compatible with all GMSL devices) | 1000                                            |
| LICH (1)                                 | 0              | High-Immunity mode                                                     | 500                                             |
| HIGH (1)                                 | 1              | Fast High-Immunity mode                                                | 1000                                            |

X = Don't care

**Table 12. Fast High-Immunity Mode Requirements** 

| BWS SETTING | ALLOWED PCLKIN FREQUENCY (MHz) |
|-------------|--------------------------------|
| Low         | > 41.66                        |
| High        | > 30                           |
| Open        | > 83.33                        |

Fast high-immunity mode requires DRS = 0.

#### **Link Startup Procedure**

Table 13 lists the start-up procedure for display applications (CDS = Low). Table 14 lists the startup procedure for image-sensing applications (CDS = High). The control channel is available after the video link or the configuration link is established. If the deserializer powers up after the serializer, the control channel becomes unavailable for 2ms after power-up.

## **High-Bandwidth Digital Content Protection (HDCP)**

**Note:** The explanation of HDCP operation in this data sheet is provided as a guide for general understanding. Implementation of HDCP in a product must meet the requirements given in the HDCP System v1.3 Amendment for GMSL, which is available from DCP.

HDCP has two main phases of operation: authentication and the link integrity check. The µC starts authentication by writing to the START AUTHENTICATION bit in the GMSL serializer. The GMSL serializer generates a 64-bit random number. The host µC first reads the 64-bit random number from the GMSL serializer and writes it to the deserializer. The  $\mu C$  then reads the GMSL serializer public key selection vector (AKSV) and writes it to the deserializer. The µC then reads the deserializer KSV (BKSV) and writes it to the GMSL serializer. The µC begins checking BKSV against the revocation list. Using the cipher, the GMSL serializer and deserializer calculate a 16-bit response value, R0 and R0', respectively. The GMSL amendment for HDCP reduces the 100ms minimum wait time allowed for the receiver to generate R0' (specified in HDCP rev 1.3) to 128 pixel clock cycles in the GMSL amendment.

Table 13. Startup Procedure for Video-Display Applications (CDS = Low)

| NO. | μC                                                                                                                                                                                                | SERIA                                                                                                                                                                                       | LIZER                                                                                                                                                                                              | DESERIALIZER                                                                                                                                                    |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | μο                                                                                                                                                                                                | (AUTOSTART ENABLED)                                                                                                                                                                         | (AUTOSTART DISABLED)                                                                                                                                                                               | DESERIALIZER                                                                                                                                                    |
| _   | μC connected to serializer                                                                                                                                                                        | Set all configuration inputs. Set CONF[3:2] for autostart. If any configuration inputs are available on one end of the link but not the other, always connect that configuration input low. | Set all configuration inputs. Set CONF[3:2] to disable autostart. If any configuration inputs are available on one end of the link but not the other, always connect that configuration input low. | Set all configuration inputs. If any configuration inputs are available on one end of the link but not the other, always connects that configuration input low. |
| 1   | Powers up                                                                                                                                                                                         | Powers up and loads default settings. Establishes video link when valid PCLK available.                                                                                                     | Powers up and loads default settings                                                                                                                                                               | Powers up and loads default settings. Locks to video link signal if available.                                                                                  |
| 2   | Enables serial link by setting SEREN = 1 or configuration link by setting SEREN = 0 and CLINKEN = 1 (if valid PCLK not available) and gets an acknowledge. Waits for link to be establish (~3ms). |                                                                                                                                                                                             | Establishes configuration or video link                                                                                                                                                            | Locks to configuration or video link signal                                                                                                                     |
| 3   | Writes configuration bits in the serializer/ deserializer and gets an acknowledge.                                                                                                                | Configuration changed from default settings                                                                                                                                                 |                                                                                                                                                                                                    | Configuration changed from default settings                                                                                                                     |

Table 13. Startup Procedure for Video-Display Applications (CDS = Low) (continued)

| NO. |                                                                                                                           | SERIA                                                                     | DESERIALIZER |                                                    |  |
|-----|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------|----------------------------------------------------|--|
| NO. | μC                                                                                                                        | (AUTOSTART ENABLED) (AUTOSTART DISABLED)                                  |              | DESERIALIZER                                       |  |
| 4   | If not already enabled,<br>sets SEREN = 1, gets an<br>acknowledge and waits for<br>video link to be established<br>(~3ms) | Establishes video link when valid PCLK available (if not already enabled) |              | Locks to video link signal (if not already locked) |  |
| 5   | Begin sending video data to input                                                                                         | Video data serialized and sent across serial link.                        |              | Video data received and deserialized               |  |



Figure 38. State Diagram, CDS = LOW (Video Display Application)

Table 14. Startup Procedure for Image-Sensing Applications (CDS = HIGH)

| NO. | C                                                                                                                                                               | SERIA                                                                                           | ALIZER                                                                  | DESERIALIZER                                                                   |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| NO. | μС                                                                                                                                                              | (AUTOSTART ENABLED)                                                                             | (AUTOSTART DISABLED)                                                    | DESERIALIZER                                                                   |
| _   | μC connected to deserializer                                                                                                                                    | Set all configuration inputs. Set CONF[3:2] for autostart.                                      | Set all configuration inputs.<br>Set CONF[3:2] to disable<br>autostart. | Set all configuration inputs                                                   |
| 1   | Powers up                                                                                                                                                       | Powers up and loads<br>default settings.<br>Establishes video link<br>when valid PCLK available | Powers up and loads<br>default settings. Goes to<br>sleep after 8ms.    | Powers up and loads default settings. Locks to video link signal if available. |
| 2   | Writes deserializer configuration bits and gets an acknowledge.                                                                                                 | _                                                                                               | _                                                                       | Configuration changed from default settings                                    |
| 3   | Wakes up the serializer by sending dummy packet, and then writing SLEEP = 0 within 8ms. May not get an acknowledge (or gets a dummy acknowledge) if not locked. | — Wakes up                                                                                      |                                                                         | _                                                                              |
| 4   | Writes serializer configuration bits.  May not get an acknowledge (or gets a dummy acknowledge) if not locked.                                                  | Configuration changed from default settings                                                     |                                                                         | _                                                                              |
| 5   | If not already enabled, sets SEREN = 1, gets an acknowledge and waits for serial link to be established (~3ms)                                                  | Establishes video link when valid PCLK available (if not already enabled)                       |                                                                         | Locks to video link<br>signal (if not already<br>locked)                       |
| 6   | Begin sending video data to input                                                                                                                               | Video data serialized and se                                                                    | ent across serial link                                                  | Video data received and deserialized                                           |



Figure 39. State Diagram, CDS = HIGH (Image Sensing Application)

#### MAX9275/MAX9279

### 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

There are two response-value comparison modes: internal comparison and  $\mu C$  comparison. Set EN\_INT\_COMP = 1 to select internal comparison mode. Set EN\_INT\_COMP = 0 to select  $\mu C$  comparison mode. In internal comparison mode, the  $\mu C$  reads the deserializer response R0' and writes it to the GMSL serializer. The GMSL serializer compares R0' to its internally generated response value R0, and sets R0\_RI\_MATCHED. In  $\mu C$  comparison mode, the  $\mu C$  reads and compares the R0/R0' values from the GMSL serializer/deserializer.

During response-value generation and comparison, the host µC checks for a valid BKSV (having 20 1s and 20 0s is also reported in BKSV\_INVALID) and checks BKSV against the revocation list. If BKSV is not on the list and the response values match, the host authenticates the link. If the response values do not match, the µC resamples the response values (as described in HDCP rev 1.3, Appendix C). If resampling fails, the µC restarts authentication by setting the RESET HDCP bit in the GMSL serializer. If BKSV appears on the revocation list, the host cannot transmit data that requires protection. The host knows when the link is authenticated and decides when to output data requiring protection. The µC performs a link integrity check every 128 frames or every 2s ±0.5s. The GMSL serializer/deserializer generate response values every 128 frames. These values are compared internally (internal comparison mode) or can be compared in the host uC.

In addition, the GMSL serializer/deserializer provide response values for the enhanced link verification. Enhanced link verification is an optional method of link verification for faster detection of loss-of-synchronization. For this option, the GMSL serializer and deserializer generate 8-bit enhanced link-verification response values (PJ and PJ') every 16 frames. The host must detect three consecutive PJ/PJ' mismatches before resampling.

#### **Encryption Enable**

The GMSL link transfers either encrypted or nonencrypted data. To encrypt data, the host  $\mu C$  sets the encryption enable (ENCRYPTION\_ENABLE) bit in both the GMSL serializer and deserializer. The  $\mu C$  must set ENCRYPTION\_ENABLE in the same VSYNC cycle in both the GMSL serializer and deserializer (no internal VSYNC falling edges between the two writes). The same timing applies when clearing ENCRYPTION\_ENABLE to disable encryption.

**Note:** ENCRYPTION\_ENABLE enables/disables encryption on the GMSL irrespective of the content.

To comply with HDCP, the  $\mu$ C must not allow content requiring encryption to cross the GMSL unencrypted.

The  $\mu$ C must complete the authentication process before enabling encryption. In addition, encryption must be disabled before starting a new authentication session.

#### Synchronization of Encryption

The video vertical sync (VSYNC) synchronizes the start of encryption. Once encryption has started, the GMSL generates a new encryption key for each frame and each line, with the internal falling edge of VSYNC and HSYNC. Rekeying is transparent to data and does not disrupt the encryption of video or audio data.

#### **Repeater Support**

The GMSL serializer/deserializer include features to build an HDCP repeater. An HDCP repeater receives and decrypts HDCP content and then encrypts and transmits on one or more downstream links. A repeater can also use decrypted HDCP content (e.g., to display on a screen). To support HDCP repeater-authentication protocol, the deserializer has a REPEATER register bit. This register bit must be set to 1 by a  $\mu C$  (most likely on the repeater module). Both the GMSL serializer and deserializer use SHA-1 hash-value calculation over the assembled KSV lists. HDCP GMSL links support a maximum of 15 receivers (total number including the ones in repeater modules). If the total number of downstream receivers exceeds 14, the  $\mu C$  must set the MAX\_DEVS\_EXCEEDED register bit when it assembles the KSV list.

#### **HDCP Authentication Procedures**

The GMSL serializer generates a 64-bit random number exceeding the HDCP requirement. The GMSL serializer/deserializer internal one-time programmable (OTP) memories contain a unique HDCP keyset programmed at the factory. The host µC initiates and controls the HDCP authentication procedure. The GMSL serializer and deserializer generate HDCP authentication response values for the verification of authentication. Use the following procedures to authenticate the HDCP GMSL encryption (refer to the HDCP 1.3 Amendment for GMSL for details). The µC must perform link integrity checks while encryption is enabled (see Table 16). Any event that indicates that the deserializer has lost link synchronization should retrigger authentication. The µC must first write 1 to the RESET HDCP bit in the GMSL serializer before starting a new authentication attempt.

#### **HDCP Protocol Summary**

Table 15, Table 16, and Table 17 list the summaries of the HDCP protocol. These tables serve as an implementation guide only. Meet the requirements in the GMSL amendment for HDCP to be in full compliance.

#### Example Repeater Network—Two µCs

The example shown in Figure 40 has one repeater and two  $\mu$ Cs. Table 18 summarizes the authentication operation.

### **Detection and Action Upon New Device Connection**

When a new device is connected to the system, the device must be authenticated and the device's KSV checked against the revocation list. The downstream  $\mu$ Cs can set the NEW\_DEV\_CONN bit of the upstream receiver and invoke an interrupt to notify upstream  $\mu$ Cs.

#### Notification of Start of Authentication and Enable of Encryption to Downstream Links

HDCP repeaters do not immediately begin authentication upon startup or detection of a new device, but instead wait

for an authentication request from the upstream transmitter/repeaters.

Use the following procedure to notify downstream links of the start of a new authentication request:

- Host μC begins authentication with the HDCP repeater's input receiver.
- When AKSV is written to HDCP repeater's input receiver, its AUTH\_STARTED bit is automatically set and its GPIO1 goes high (if GPIO1\_FUNCTION is set to high).
- HDCP repeater's μC waits for a low-to-high transition on HDCP repeater input receiver's AUTH\_STARTED bit and/or GPIO1 (if configured) and starts authentication downstream.
- 4) HDCP repeater's  $\mu$ C resets the AUTH\_STARTED bit. Set GPIO0\_FUNCTION to high to have GPIO0 follow the ENCRYPTION\_ENABLE bit of the receiver. The repeater  $\mu$ C can use this function for notification when encryption is enabled/disabled by an upstream  $\mu$ C.

Table 15. Startup, HDCP Authentication, and Normal Operation (Deserializer is Not a Repeater)—First Part of the HDCP Authentication Protocol

| NO. | μC                                                                                                                                                                                                                                                                                                                                                                              | HDCP GMSL SERIALIZER                                                                                             | HDCP GMSL DESERIALIZER                                                |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 1   | Initial state after power-up.                                                                                                                                                                                                                                                                                                                                                   | Powers up waiting for HDCP authentication.                                                                       | Powers up waiting for HDCP authentication.                            |
| 2   | Makes sure that A/V data not requiring protection (low-value content) is available at the GMSL serializer inputs (such as blue or informative screen). Alternatively, uses the FORCE_VIDEO and FORCE_AUDIO bits of the GMSL serializer to mask A/V data at the input of the GMSL serializer. Starts the link by writing SEREN = H or link starts automatically if AUTOS is low. | _                                                                                                                |                                                                       |
| 3   | _                                                                                                                                                                                                                                                                                                                                                                               | Starts serialization and transmits low-value content A/V data.                                                   | Locks to incoming data stream and outputs low-value content A/V data. |
| 4   | Reads the locked bit of the deserializer and makes sure the link is established.                                                                                                                                                                                                                                                                                                | _                                                                                                                | _                                                                     |
| 5   | Optionally writes a random-number seed to the GMSL serializer.                                                                                                                                                                                                                                                                                                                  | Combines seed with internally generated random number. If no seed provided, only internal random number is used. | _                                                                     |
| 6   | If HDCP encryption is required, starts authentication by writing 1 to the START_AUTHENTICATION bit of the GMSL serializer.                                                                                                                                                                                                                                                      | Generates (stores) AN, and resets the START_AUTHENTICATION bit to 0.                                             | _                                                                     |

Table 15. Startup, HDCP Authentication, and Normal Operation (Deserializer is Not a Repeater)—First Part of the HDCP Authentication Protocol (continued)

| NO. | μC                                                                                                                                                                                                                                                                                                                                              | HDCP GMSL SERIALIZER                                     | HDCP GMSL DESERIALIZER                                   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|
| 7   | Reads AN and AKSV from the GMSL serializer and writes to the deserializer.                                                                                                                                                                                                                                                                      | _                                                        | Generates R0' triggered by the μC's write of AKSV.       |
| 8   | Reads the BKSV and REPEATER bit from the deserializer and writes to the GMSL serializer.                                                                                                                                                                                                                                                        | Generates R0, triggered by the µC's write of BKSV.       | _                                                        |
| 9   | Reads the INVALID_BKSV bit of the GMSL serializer and continues with authentication if it is 0. Authentication can be restarted if it fails (set RESET_HDCP = 1 before restarting authentication).                                                                                                                                              | _                                                        | _                                                        |
| 10  | Reads R0' from the deserializer and reads R0 from the GMSL serializer. If they match, continues with authentication; otherwise, retries up to two more times (optionally, GMSL serializer comparison can be used to detect if R0/R0' match). Authentication can be restarted if it fails (set RESET_HDCP = 1 before restarting authentication). | _                                                        |                                                          |
| 11  | Waits for the VSYNC falling edge (internal to the GMSL serializer) and then sets the ENCRYPTION_ENABLE bit to 1 in the deserializer and GMSL serializer (if the µC is not able to monitor VSYNC, it can utilize the VSYNC_DET bit in the GMSL serializer).                                                                                      | Encryption enabled after the next VSYNC falling edge.    | Decryption enabled after the next VSYNC falling edge.    |
| 12  | Checks that BKSV is not in the Key Revocation list and continues if it is not. Authentication can be restarted if it fails.  Note: Revocation list check can start after BKSV is read in step 8.                                                                                                                                                | _                                                        | _                                                        |
| 13  | Starts transmission of A/V content that needs protection.                                                                                                                                                                                                                                                                                       | Performs HDCP encryption on high-value content A/V data. | Performs HDCP decryption on high-value content A/V data. |

Table 16. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption is Enabled

| NO. | μC                                                                                                                                                                                                                                                                                                                                                                                                                    | HDCP GMSL SERIALIZER                                             | HDCP GMSL DESERIALIZER                                             |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------|
| 1   | _                                                                                                                                                                                                                                                                                                                                                                                                                     | Generates Ri and updates the RI register every 128 VSYNC cycles. | Generates Ri' and updates the RI' register every 128 VSYNC cycles. |
| 2   | _                                                                                                                                                                                                                                                                                                                                                                                                                     | Continues to encrypt and transmit A/V data.                      | Continues to receive, decrypt, and output A/V data.                |
| 3   | Every 128 video frames (VSYNC cycles) or every 2s.                                                                                                                                                                                                                                                                                                                                                                    | _                                                                | _                                                                  |
| 4   | Reads RI from the GMSL serializer.                                                                                                                                                                                                                                                                                                                                                                                    | _                                                                | _                                                                  |
| 5   | Reads RI' from the deserializer.                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                | _                                                                  |
| 6   | Reads RI again from the GMSL serializer and makes sure it is stable (matches the previous RI that it has read from the GMSL serializer). If RI is not stable, go back to step 5.                                                                                                                                                                                                                                      | _                                                                | _                                                                  |
| 7   | If RI matches RI', the link integrity check is successful; go back to step 3.                                                                                                                                                                                                                                                                                                                                         | _                                                                | _                                                                  |
| 8   | If RI does not match RI', the link integrity check fails. After the detection of failure of link integrity check, the μC makes sure that A/V data not requiring protection (low-value content) is available at the GMSL serializer inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of the GMSL serializer can be used to mask A/V data input of the GMSL serializer. | _                                                                |                                                                    |
| 9   | Writes 0 to the ENCRYPTION_ENABLE bit of the GMSL serializer and deserializer.                                                                                                                                                                                                                                                                                                                                        | Disables encryption and transmits low-value content A/V data.    | Disables decryption and outputs low-value content A/V data.        |
| 10  | Restarts authentication by writing 1 to the RESET_HDCP bit followed by writing 1 to the START_AUTHENTICATION bit in the GMSL serializer.                                                                                                                                                                                                                                                                              | _                                                                | _                                                                  |

Table 17. Optional Enhanced Link Integrity Check—Performed Every 16 Frames After Encryption is Enabled

| NO. | μC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | HDCP GMSL SERIALIZER                                            | HDCP GMSL DESERIALIZER                                            |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|
| 1   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Generates Pj and updates the PJ register every 16 VSYNC cycles. | Generates Pj' and updates the PJ' register every 16 VSYNC cycles. |
| 2   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Continues to encrypt and transmit A/V data.                     | Continues to receive, decrypt, and output A/V data.               |
| 3   | Every 16 video frames, reads PJ from the GMSL serializer and PJ' from the deserializer.                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                               | _                                                                 |
| 4   | If PJ matches PJ', the enhanced link integrity check is successful; go back to step 3.                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                               | _                                                                 |
| 5   | If there is a mismatch, retry up to two more times from step 3. Enhanced link integrity check fails after 3 mismatches. After the detection of failure of enhanced link integrity check, the µC makes sure that A/V data not requiring protection (low-value content) is available at the GMSL serializer inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of the GMSL serializer can be used to mask A/V data input of the GMSL serializer. | _                                                               |                                                                   |
| 6   | Writes 0 to the ENCRYPTION_ENABLE bit of the GMSL serializer and deserializer.                                                                                                                                                                                                                                                                                                                                                                                                               | Disables encryption and transmits low-value content A/V data.   | Disables decryption and outputs low-value content A/V data.       |
| 7   | Restarts authentication by writing 1 to the RESET_HDCP bit followed by writing 1 to the START_AUTHENTICATION bit in the GMSL serializer.                                                                                                                                                                                                                                                                                                                                                     | _                                                               | _                                                                 |



Figure 40. Example Network with One Repeater and Two μCs (Tx = GMSL Serializer's, Rx = Deserializer's)

## Table 18. HDCP Authentication and Normal Operation (One Repeater, Two μCs)—First and Second Parts of the HDCP Authentication Protocol

| NO. | μС_В                          | μC_R                                                                                                                                                                                                                                                                                                                                                                                                                       | HDCP GMSL<br>SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2) | HDCP GMSL DESERIALIZER (RX_R1, RX_D1, RX_D2)    |
|-----|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|
|     |                               |                                                                                                                                                                                                                                                                                                                                                                                                                            | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0     | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0 |
| 1   | Initial state after power-up. | Initial state after power-up.                                                                                                                                                                                                                                                                                                                                                                                              | All: Power-up waiting for HDCP authentication.      | All: Power-up waiting for HDCP authentication.  |
| 2   | _                             | Writes REPEATER = 1 in RX_R1. Retries until proper acknowledge frame received. <b>Note:</b> This step must be completed before the first part of authentication is started between TX_B1 and RX_R1 by the $\mu$ C_B (step 7). For example, to satisfy this requirement, RX_R1 can be held at powerdown until $\mu$ C_R is ready to write the REPEATER bit, or $\mu$ C_B can poll $\mu$ C_R before starting authentication. | _                                                   | _                                               |

Table 18. HDCP Authentication and Normal Operation (One Repeater, Two  $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued)

| NO. | μС_В                                                                                                                                                                                                                                                                                                                                                                        | μC_R                                                                                                                                                                                        | HDCP GMSL<br>SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2)                          | HDCP GMSL<br>DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2)                               |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
|     |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                             | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0                              | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0                                     |
| 3   | Makes sure that A/V data not requiring protection (low-value content) is available at the TX_B1 inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of TX_B1 can be used to mask A/V data input of TX_B1. Starts the link between TX_B1 and RX_R1 by writing SEREN = H to TX_B1, or link starts automatically if AUTOS is low. | _                                                                                                                                                                                           | TX_B1: Starts serialization and transmits low-value content A/V data.        | RX_R1: Locks to incoming data stream and outputs low-value content A/V data.        |
| 4   | _                                                                                                                                                                                                                                                                                                                                                                           | Starts all downstream links<br>by writing SEREN = H to<br>TX_R1, TX_R2, or links start<br>automatically if AUTOS of<br>transmitters are low.                                                | TX_R1, TX_R2: Starts serialization and transmits low-value content A/V data. | RX_D1, RX_D2: Locks to incoming data stream and outputs low-value content A/V data. |
| 5   | Reads the locked bit of RX_R1 and makes sure the link between TX_B1 and RX_R1 is established.                                                                                                                                                                                                                                                                               | Reads the locked bit of RX_D1 and makes sure the link between TX_R1 and RX_D1 is established. Reads the locked bit of RX_D2 and makes sure the link between TX_R2 and RX_D2 is established. | _                                                                            | _                                                                                   |
| 6   | Optionally, writes a random number seed to TX_B1.                                                                                                                                                                                                                                                                                                                           | Writes 1 to the GPIO_0_ FUNCTION and GPIO_1_ FUNCTION bits in RX_R1 to change GPIO functionality used for HDCP purpose. Optionally, writes a random-number seed to TX_R1 and TX_R2.         | _                                                                            | _                                                                                   |
| 7   | Starts and completes the first part of the authentication protocol between TX_B1, RX_R1 (see steps 6–10 in Table 15).                                                                                                                                                                                                                                                       | _                                                                                                                                                                                           | TX_B1: According to commands from μC_B, generates AN, computes R0.           | RX_R1: According to commands from µC_B, computes R0'.                               |

Table 18. HDCP Authentication and Normal Operation (One Repeater, Two  $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued)

| NO. | μC_B                                                                                                                                                                                                                                                                                           | μC_R                                                                                                                                                                             | HDCP GMSL<br>SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2)                       | HDCP GMSL<br>DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2)                                                                                  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
|     |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                  | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0                           | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0                                                                                        |
| 8   | _                                                                                                                                                                                                                                                                                              | When GPIO_1 = 1 is detected, starts and completes the first part of the authentication protocol between the (TX_R1, RX_D1) and (TX_R2, RX_D2) links (see steps 6–10 in Table 15. | TX_R1, TX_R2: According to commands from μC_R, generates AN, computes R0. | RX_D1, RX_D2: According to commands from µC_R, computes R0'.                                                                           |
| 9   | Waits for the VSYNC falling edge and then enables encryption on the (TX_B1, RX_R1) link. Full authentication is not complete yet so it makes sure A/V content that needs protection is not transmitted. Since REPEATER = 1 was read from RX_R1, the second part of authentication is required. | _                                                                                                                                                                                | TX_B1: Encryption enabled after next VSYNC falling edge.                  | RX_R1: Decryption<br>enabled after next<br>VSYNC falling edge.                                                                         |
| 10  | _                                                                                                                                                                                                                                                                                              | When GPIO_0 = 1 is detected, enables encryption on the (TX_R1, RX_D1) and (TX_R2, RX_D2) links.                                                                                  | TX_R1, TX_R2:<br>Encryption enabled<br>after next VSYNC<br>falling edge.  | RX_D1, RX_D2:<br>Decryption enabled<br>after next VSYNC<br>falling edge.                                                               |
| 11  |                                                                                                                                                                                                                                                                                                | Blocks control channel from µC_B side by setting REVCCEN = FWDCCEN = 0 in RX_R1. Retries until proper acknowledge frame received.                                                | _                                                                         | RX_R1: Control channel from serializer side (TX_B1) is blocked after FWDCCEN = REVCCEN = 0 is written.                                 |
| 12  | Waits for some time to allow<br>µC_R to make the KSV list<br>ready in RX_R1. Then polls<br>(reads) the KSV_LIST_READY<br>bit of RX_R1 regularly until<br>proper acknowledge frame is<br>received and bit is read as 1.                                                                         | Writes BKSVs of RX_D1 and RX_D2 to the KSV list in RX_R1. Then, calculates and writes the BINFO register of RX_R1.                                                               | _                                                                         | RX_R1: Triggered by<br>µC_R's write of BINFO,<br>calculates hash value<br>(V') on the KSV list,<br>BINFO and the secret-<br>value M0'. |
| 13  | TOSSITOR GITA SICIOTORIA GOTT.                                                                                                                                                                                                                                                                 | Writes 1 to the KSV_LIST_<br>READY bit of RX_R1 and then<br>unblocks the control channel<br>from the $\mu$ C_B side by setting<br>REVCCEN = FWDCCEN = 1 in<br>RX_R1.             | _                                                                         | RX_R1: Control channel from the serializer side (TX_B1) is unblocked after FWDCCEN = REVCCEN = 1 is written.                           |

Table 18. HDCP Authentication and Normal Operation (One Repeater, Two  $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued)

| NO. | μС_В                                                                                                                                                                                                             | μC_R | HDCP GMSL<br>SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2)                                                                  | HDCP GMSL<br>DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2) |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
|     |                                                                                                                                                                                                                  |      | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0                                                                      | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0       |
| 14  | Reads the KSV list and BINFO from RX_R1 and writes them to TX_B1. If any of the MAX_DEVS_EXCEEDED or MAX_CASCADE_EXCEEDED bits is 1, then authentication fails.  Note: BINFO must be written after the KSV list. | _    | TX_B1: Triggered by μC_B's write of BINFO, calculates hash value (V) on the KSV list, BINFO and the secret-value M0. | _                                                     |
| 15  | Reads V from TX_B1 and V' from RX_R1. If they match, continues with authentication; otherwise, retries up to two more times.                                                                                     | _    | _                                                                                                                    | _                                                     |
| 16  | Searches for each KSV in the KSV list and BKSV of RX_R1 in the Key Revocation list.                                                                                                                              | _    | _                                                                                                                    | _                                                     |
| 17  | If keys are not revoked,<br>the second part of the<br>authentication protocol is<br>completed.                                                                                                                   | _    | _                                                                                                                    | _                                                     |
| 18  | Starts transmission of A/V content that needs protection.                                                                                                                                                        | _    | All: Perform HDCP encryption on high-value A/V data.                                                                 | All: Perform HDCP decryption on high-value A/V data.  |

#### MAX9275/MAX9279

### 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

#### **Applications Information**

#### **Self PRBS Test**

The serializers include a PRBS pattern generator which works with bit-error verification in the deserializer. To run the PRBS test, disable encryption (if used), set DISHSFILT, DISVSFILT, and DISDEFILT to '1', to disable glitch filter in the deserializer. Then, set PRBSEN = 1 (0x04, D5) in the serializer and then in the deserializer. To exit the PRBS test, set PRBSEN = 0 (0x04, D5) in the deserializer and then in the serializer.

#### Dual µC Control

Usually systems have one microcontroller to run the control channel, located on the serializer side for display applications or on the deserializer side for image-sensing applications. However, a  $\mu C$  can reside on each side simultaneously, and trade off running the control channel. In this case, each  $\mu C$  can communicate with the serializer and deserializer and any peripheral devices.

Contention will occur if both  $\mu Cs$  attempt to use the control channel at the same time. It is up to the user to prevent this contention by implementing a higher level protocol. In addition, the control channel does not provide arbitration between I<sup>2</sup>C masters on both sides of the link. An acknowledge frame is not generated when communication fails due to contention. If communication across the serial link is not required, the  $\mu Cs$  can disable the forward and reverse control channel using the FWDCCEN and REVCCEN bits (0x04, D[1:0]) in the serializer/deserializer. Communication across the serial link is stopped and contention between  $\mu Cs$  cannot occur.

As an example of dual  $\mu C$  use in an image-sensing application, the serializer can be in sleep mode and waiting for wake-up by  $\mu C$  on the deserializer side. After wake-up, the serializer-side  $\mu C$  assumes master control of the serializer's registers.

#### Jitter-Filtering PLL

In some applications, the clock input (PCLKIN) includes noise, which reduces link reliability. The clock input has a programmable narrowband jitter-filter PLL that attenuates frequencies higher than 100kHz (typical). Enable the jitter-filter by setting DISJITFILT = 0 (0x05, D6).

#### **PCLKIN Spread Tracking**

The serializers can operate with a spread PCLKIN signal. When using a spread PCLKIN, disable the jitter-filter by setting DISJITFILT = 1 (0x05, D6). Do not exceed the spread limitation shown in Table 8. In addition, turn off

spread spectrum in the serializer and deserializer. The serializer and deserializer track the spread on PCLKIN.

#### **Changing the Clock Frequency**

It is recommended that the serial link be enabled after the video clock ( $f_{PCLKIN}$ ) and the control-channel clock ( $f_{UART}/f_{I2C}$ ) are stable. When changing the clock frequency, stop the video clock for 5µs, apply the clock at the new frequency, then restart the serial link or toggle SEREN. On-the-fly changes in clock frequency are possible if the new frequency is immediately stable and without glitches. The reverse control channel remains unavailable for 500µs after serial link start or stop. When using the UART interface, limit on-the-fly changes in fUART to factors of less than 3.5 at a time to ensure that the device recognizes the UART sync pattern. For example, when lowering the UART frequency from 1Mbps to 100kbps, first send data at 333kbps then at 100kbps for reduction ratios of 3 and 3.333, respectively.

## Providing a Frame Sync (Camera Applications)

The GPI/GPO provide a simple solution for camera applications that require a Frame Sync signal from the ECU (e.g., surround view systems). Connect the ECU Frame Sync signal to the GPI input, and connect GPO output to the camera Frame Sync input. GPI/GPO has a typical delay of 275µs. Skew between multiple GPI/GPO channels is typically 115µs. If a lower skew signal is required, connect the camera's frame sync input one of the deserializer's GPIOs and use an I<sup>2</sup>C broadcast write command to change the GPIO output state. This has a maximum skew of 0.5µs. + 1 I<sup>2</sup>C bit time.

### Software Programming of the Device Addresses

The serializers and deserializers have programmable device addresses. This allows multiple GMSL devices, along with I<sup>2</sup>C peripherals, to coexist on the same control channel. The serializer device address is in register 0x00 of each device, while the deserializer device address is in register 0x01 of each device. To change a device address, first write to the device whose address changes (register 0x00 of the serializer for serializer device address change, or register 0x01 of the deserializer for deserializer device address change). Then write the same address into the corresponding register on the other device (register 0x00 of the deserializer for serializer device address change, or register 0x01 of the serializer for deserializer device address change).

#### MAX9275/MAX9279

### 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

#### **3-Level Configuration Inputs**

CONF[3:0] and BWS are 3-level inputs that control the serial interface configuration and power-up defaults. Connect 3-level inputs through a pullup resistor to IOVDD to set a high level, a pulldown resistor to GND to set a low level, or open to set a mid level. For digital control, use three-state logic to drive the 3-level logic input.

#### **Configuration Blocking**

The serializers can block changes to registers. Set CFGBLOCK to make registers 0x00 to registers 0x1F as read only. Once set, the registers remain blocked until the supplies are removed or until  $\overline{\text{PWDN}}$  is low.

#### **Compatibility with Other GMSL Devices**

The serializers are designed to pair with the MAX9276–MAX9282 deserializers but interoperates with any GMSL serializers. See the Table 19 for operating limitations

#### **Key Memory**

Each device has a unique HDCP key set that is stored in secure nonvolatile memory (NVM). The HDCP key set consists of forty 56-bit private keys and one 40-bit public key. The NVM is qualified for automotive applications.

#### **HS/VS/DE Inversion**

The serializer uses an active-high HS, VS, and DE for encoding and HDCP encryption. Set INVHSYNC, INVVSYNC, and INVDE in the serializer (registers 0x0D, 0x0E) to invert active-low input signals for use with the GMSL devices. Set INVHSYNC, INVVSYNC, and INVDE

in the deserializer (register 0x0E) to output active-low signals for use with downstream devices.

#### WS/SCK Inversion

The serializer uses standard polarities for I<sup>2</sup>S. Set INVWS, INVSCK in the serializer (register 0x1B) to invert opposite polarity signals for use with the GMSL devices. Set INVWS, INVSCK in the deserializer (register 0x1D) to output reverse-polarity signals for downstream use.

#### **Line-Fault Detection**

The line-fault detector in the serializer monitors for line failures such as short to ground, short to battery, and open link for system fault diagnosis. Figure 4 shows the required external resistor connections. LFLT = low when a line fault is detected and LFLT goes high when the line returns to normal. The line-fault type is stored in 0x08 D[3:0] of the serializer. Filter LFLT with the  $\mu$ C to reduce the detector's susceptibility to short ground shifts. The fault detector threshold voltages are referenced to the serializer ground. Additional passive components set the DC level of the cable (Figure 4). If the serializer and GMSL deserializer grounds are different, the link DC voltage during normal operation can vary and cross one of the fault-detection thresholds.

For the fault-detection circuit, select the resistor's power rating to handle a short to the battery. In coax mode, leave the unused line fault inputs unconnected. To detect the short-together case, refer to <a href="Application Note 4709">Application Note 4709</a>: MAX9259 GMSL Line-Fault Detection.

<u>Table 20</u> lists the mapping for line-fault types.

Table 19. MAX9275/MAX9279 Feature Compatibility

| MAX9275/MAX9279 FEATURE              | GMSL DESERIALIZER                                                                                                                                                                     |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDCP (MAX9279 only)                  | If feature not supported in deserializer, must not be turned on in the MAX9279                                                                                                        |
| High-bandwidth mode                  | If feature not supported in deserializer, must only use 24-bit and 32-bit modes                                                                                                       |
| I <sup>2</sup> C to I <sup>2</sup> C | If feature not supported in deserializer, must use UART to I <sup>2</sup> C or UART to UART                                                                                           |
| Coax                                 | If feature not supported in deserializer, must connect unused serial input through 200nF and $50\Omega$ in series to $V_{DD}$ and set the reverse control channel amplitude to 100mV. |
| High-immunity control channel        | If feature not supported in deserializer, must use the legacy reverse control channel mode                                                                                            |
| TDM encoding                         | If feature not supported in deserializer, must use I <sup>2</sup> S encoding (with 50% WS duty cycle), if supported                                                                   |
| I <sup>2</sup> S encoding            | If feature not supported in deserializer must disable I <sup>2</sup> S in the MAX9275/MAX9279                                                                                         |

#### **Internal Input Pulldowns**

The control and configuration inputs (except 3-level inputs) include a pulldown resistor to GND. External pulldown resistors are not needed.

#### Choosing I<sup>2</sup>C/UART Pullup Resistors

I<sup>2</sup>C and UART open-drain lines require a pullup resistor to provide a logic-high level. There are tradeoffs between power dissipation and speed, and a compromise may be required when choosing pullup resistor values. Every device connected to the bus introduces some capacitance even when the device is not in operation. I<sup>2</sup>C specifies 300ns rise times (30% to 70%) for fast mode, which is defined for data rates up to 400kbps (see the I<sup>2</sup>C specifications in the AC Electrical Characteristics table for details). To meet the fast-mode rise-time requirement, choose the pullup resistors so that rise time  $t_R = 0.85 \times R_{PULLUP} \times C_{BUS} < 300ns$ . The waveforms are not recognized if the transition time becomes too slow. The device supports I<sup>2</sup>C/UART rates up to 1Mbps.

#### **AC-Coupling**

AC-coupling isolates the receiver from DC voltages up to the voltage rating of the capacitor. Capacitors at the serializer output and at the deserializer input are needed for proper link operation and to provide protection if either end of the cable is shorted to a battery. AC-coupling blocks low-frequency ground shifts and low-frequency common-mode noise.

#### **Selection of AC-Coupling Capacitors**

Voltage droop and the digital sum variation (DSV) of transmitted symbols cause signal transitions to start from different voltage levels. Because the transition time is fixed, starting the signal transition from different voltage levels causes timing jitter. The time constant for an AC-coupled link needs to be chosen to reduce droop and jitter to an acceptable level. The RC network for an AC-coupled link consists of the CML/coax receiver termination resistor (R<sub>TR</sub>), the CML/coax driver termination resistor (R<sub>TD</sub>), and the series AC-coupling capacitors (C). The RC time constant for four equal-value series capacitors is (C x (R<sub>TD</sub> + R<sub>TR</sub>))/4. R<sub>TD</sub> and R<sub>TR</sub> are required to match the transmission line impedance (usually  $100\Omega$ differential,  $50\Omega$  single ended). This leaves the capacitor selection to change the system time constant. Use at 0.22µF (using legacy reverse control channel), 47nF (using high-immunity reverse control channel), or larger high-frequency surface-mount ceramic capacitors, with sufficient voltage rating to withstand a short to battery, to pass the lower speed reverse control-channel signal. Use capacitors with a case size less than 3.2mm x 1.6mm to have lower parasitic effects to the high-speed signal.

#### **Power-Supply Circuits and Bypassing**

The serializers use an AVDD and DVDD of 1.7V to 1.9V. All single-ended inputs and outputs except for the serial output derive power from an IOVDD of 1.7V to 3.6V, which scale with IOVDD. Proper voltage-supply bypassing is essential for high-frequency circuit stability.

**Table 20. Line Fault Mapping** 

| REGISTER ADDRESS | BITS   | NAME  | VALUE | LINE FAULT TYPE                               |
|------------------|--------|-------|-------|-----------------------------------------------|
|                  | D[3:2] | LFNEG | 00    | Negative cable wire shorted to supply voltage |
|                  |        |       | 01    | Negative cable wire shorted to ground         |
|                  |        |       | 10    | Normal operation                              |
| 0.00             |        |       | 11    | Negative cable wire disconnected              |
| 0X08             | D[1:0] | LFPOS | 00    | Positive cable wire shorted to supply voltage |
|                  |        |       | 01    | Positive cable wire shorted to ground         |
|                  |        |       | 10    | Normal operation                              |
|                  |        |       | 11    | Positive cable wire disconnected              |

#### **Power-Supply Table**

Power-supply currents shown in the <u>DC Electrical Characteristics</u> table is the sum of the currents from AVDD, DVDD, and IOVDD. Typical currents from the individual power supplies are shown in <u>Table 22</u>. HDCP operation (MAX9279 only) draws additional current. This is shown in Table 21.

#### **Cables and Connectors**

Interconnect for CML typically has a differential impedance of  $100\Omega$ . Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Coax cables typically have a characteristic impedance of  $50\Omega$  (contact the factory for  $75\Omega$  operation). Table 23 lists the suggested cables and connectors used in the GMSL link.

#### **Board Layout**

Separate LVCMOS logic signals and CML/coax high-speed signals to prevent crosstalk. Use a four-layer PCB with separate layers for power, ground, CML/coax, and LVCMOS logic signals. Layout PCB traces close to each other for a  $100\Omega$  differential characteristic impedance for STP. The trace dimensions depend on the type of trace used (microstrip or stripline). Note that two  $50\Omega$  PCB traces do not have  $100\Omega$  differential impedance when brought close together—the impedance goes down when the traces are brought closer. Use a  $50\Omega$  trace for the single-ended output when driving coax.

Route the PCB traces for differential CML channel in parallel to maintain the differential characteristic impedance. Avoid vias. Keep PCB traces that make up a differential pair equal length to avoid skew within the differential pair.

Table 21. Additional Supply Current from HDCP (MAX9279 Only)

| PCLK (MHz) | MAXHDCP CURRENT (mA) |
|------------|----------------------|
| 16.6       | 12                   |
| 33.3       | 15                   |
| 36.6       | 15                   |
| 66.6       | 20                   |
| 104        | 26                   |

**Table 22. Typical Power-Supply Currents (Using Worst-Case Input Pattern)** 

| PCLK<br>(MHz) | AVDD<br>(mA) | DVDD<br>(mA) | IOVDD<br>(mA) |
|---------------|--------------|--------------|---------------|
| 33            | 91           | 20           | 0.1           |
| 104           | 99.5         | 26.5         | 0.4           |

**Table 23. Suggested Connectors and Cables for GMSL** 

| VENDOR      | CONNECTOR      | CABLE        | TYPE |
|-------------|----------------|--------------|------|
| Rosenberger | 59S2AX-400A5-Y | Dacar 302    | Coax |
| Rosenberger | D4S10A-40ML5-Z | Dacar 535-2  | STP  |
| Nissei      | GT11L-2S       | F-2WME AWG28 | STP  |
| JAE         | MX38-FF        | A-BW-Lxxxxx  | STP  |

#### MAX9275/MAX9279

### 3.12Gbps GMSL Serializers for Coax or STP Output Drive and Parallel Input

#### **ESD Protection**

ESD tolerance is rated for Human Body Model, IEC 61000-4-2, and ISO 10605. The ISO 10605 and IEC 61000-4-2 standards specify ESD tolerance for electronic systems. The serial link inputs are rated for ISO 10605 ESD protection and IEC 61000-4-2 ESD protection. All pins are tested for the Human Body Model. The Human Body Model discharge components are  $C_S = 100 pF$  and  $R_D = 1.5 k\Omega$  (Figure 41). The IEC 61000-4-2 discharge components are  $C_S = 150 pF$  and  $R_D = 330 \Omega$  (Figure 42). The ISO 10605 discharge components are  $C_S = 330 pF$  and  $R_D = 2 k\Omega$  (Figure 43).



Figure 41. Human Body Model ESD Test Circuit



Figure 42. IEC 61000-4-2 Contact Discharge ESD Test Circuit



Figure 43. ISO 10605 Contact Discharge ESD Test Circuit

**Table 24. Register Table** 

| REGISTER<br>ADDRESS | BITS     | NAME       | VALUE                                       | FUNCTION                                                                                   | DEFAULT<br>VALUE |  |
|---------------------|----------|------------|---------------------------------------------|--------------------------------------------------------------------------------------------|------------------|--|
|                     | D[7:1]   | SERID      | XXXXXXX                                     | Serializer device address                                                                  | 1000000          |  |
| 0x00                | D0       | OFORI OOK  | 0                                           | Normal operation                                                                           |                  |  |
|                     | D0       | CFGBLOCK   | 1                                           | Registers 0x00 to 0x1F are read only                                                       | 0                |  |
| 0.01                | D[7:1]   | DESID      | XXXXXXX Deserializer device address address |                                                                                            | 1001000          |  |
| 0x01                | D0       | _          | 0                                           | 0 Reserved                                                                                 |                  |  |
|                     |          |            | 000                                         | No spread spectrum. (Power-up default values depend on values of CONF[1:0] at power-up).   |                  |  |
|                     |          |            | 001                                         | ±0.5% spread spectrum (Power-up default values depend on values of CONF[1:0] at power-up). |                  |  |
|                     | DIZ.EI   | SS         | 010                                         | ±1.5% spread spectrum                                                                      | 000 001          |  |
|                     | D[7:5]   | 55         | 011                                         | ±2% spread spectrum                                                                        | 000, 001         |  |
|                     |          |            | 100                                         | No spread spectrum                                                                         |                  |  |
|                     |          |            | 101                                         | ±1% spread spectrum                                                                        | 1                |  |
|                     |          |            | 110                                         | ±3% spread spectrum                                                                        |                  |  |
| 0x02                |          |            | 111                                         | ±4% spread spectrum                                                                        |                  |  |
| UXU2                | D4       | D4 AUDIOEN | 0                                           | Disable I <sup>2</sup> S/TDM channel                                                       | 1                |  |
|                     | D4       |            | 1                                           | Enable I <sup>2</sup> S/TDM channel                                                        | ] '              |  |
|                     |          |            | 00                                          | 12.5MHz to 25MHz pixel clock                                                               |                  |  |
|                     | D[3:2]   | DDNC       | 01                                          | 25MHz to 50MHz pixel clock                                                                 | 11               |  |
|                     |          | PRNG       | 10                                          | 50MHz to 104MHz pixel clock                                                                |                  |  |
|                     |          |            | 11                                          | Automatically detect the pixel clock range                                                 |                  |  |
|                     |          |            | 00                                          | 0.5 to 1Gbps serial bit rate                                                               |                  |  |
|                     | D[1:0]   | 0000       | 01                                          | 1 to 2Gbps serial bit rate                                                                 | 11               |  |
|                     | [ ט[ו.ט] | SRNG       | 10                                          | 2 to 3.12Gbps serial bit rate                                                              |                  |  |
|                     |          |            | 11                                          | Automatically detect serial bit rate                                                       |                  |  |
|                     |          |            | 00                                          | Calibrate spread modulation rate only once after locking                                   |                  |  |
| 0x03                | D[7,6]   | AUTOFM     | 01                                          | Calibrate spread modulation rate every 2ms after locking                                   | 00               |  |
|                     | D[7:6]   |            | 10                                          | Calibrate spread modulation rate every 16ms after locking                                  | - 00             |  |
|                     |          |            | 11                                          | Calibrate spread modulation rate every 256ms after locking                                 |                  |  |
|                     |          |            | 000000                                      | Auto calibrate sawtooth divider                                                            |                  |  |
|                     | D[5:0]   | SDIV       | XXXXXX                                      | Manual SDIV setting. See the Manual Programming of Spread-Spectrum Divider section.        | 000000           |  |

**Table 24. Register Table (continued)** 

| REGISTER<br>ADDRESS | BITS     | NAME      | VALUE  | FUNCTION                                                                                                                                                                                                        | DEFAULT<br>VALUE |
|---------------------|----------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
|                     |          | CEDEN     | 0      | Disable serial link. (Power-up default values depend on values of CONF[3:2] at power-up). Reverse control channel communication remains unavailable for 500µs after the serializer starts/stops the serial link | 0.4              |
|                     | D7       | SEREN     | 1      | Enable serial link. Power-up default values depend on values of CONF[3:2] at power-up). Reverse control channel communication remains unavailable for 500µs after the serializer starts/stops the serial link   | 0, 1             |
|                     | D6       | CLINKEN   | 0      | Disable configuration link                                                                                                                                                                                      | 0                |
|                     | D6 CLINI | CLINKLIN  | 1      | Enable configuration link                                                                                                                                                                                       |                  |
|                     | D5       | 95 PRBSEN | 0      | Disable PRBS test                                                                                                                                                                                               | 0                |
|                     |          |           | 1      | Enable PRBS test                                                                                                                                                                                                |                  |
|                     | D4       | SLEEP     | 0      | Normal mode. (Power-up default value depends on CDS/CNTL3 and CONF[3:2] pin values at power-up).                                                                                                                |                  |
| 0x04                |          |           | 1      | Activate sleep mode. (Power-up default value depends on CDS/CNTL3 and CONF[3:2] pin values at power-up)                                                                                                         | 0, 1             |
|                     | D[3:2]   | INTTYPE   | 00     | Base mode uses I <sup>2</sup> C interface when I2CSEL = 0,<br>CDS = 1                                                                                                                                           |                  |
|                     |          |           | 01     | Base mode uses UART interface when I2CSEL = 0, CDS = 1                                                                                                                                                          | 00               |
|                     |          |           | 10, 11 | Local control channel disabled                                                                                                                                                                                  |                  |
|                     | D1       | DEVICCEN  | 0      | Disable reverse control channel from deserializer (receiving)                                                                                                                                                   | 1                |
|                     | וט       | REVCCEN   | 1      | Enable reverse control channel from deserializer (receiving)                                                                                                                                                    | I                |
|                     | DO       | EWDCCEN   | 0      | Disable forward control channel to deserializer (sending)                                                                                                                                                       | 4                |
|                     | D0       | FWDCCEN   | 1      | Enable forward control channel to deserializer (sending)                                                                                                                                                        | 1                |

**Table 24. Register Table (continued)** 

| REGISTER<br>ADDRESS | BITS   | NAME       | VALUE    | FUNCTION                                                                                                               | DEFAULT<br>VALUE    |  |
|---------------------|--------|------------|----------|------------------------------------------------------------------------------------------------------------------------|---------------------|--|
|                     | D7     | I2CMETHOD  | 0        | I <sup>2</sup> C conversion sends the register address when converting UART to I <sup>2</sup> C                        | 0                   |  |
|                     |        | IZCMETHOD  | 1        | Disable sending of I <sup>2</sup> C register address when converting UART to I <sup>2</sup> C (command-byte-only mode) | 0                   |  |
|                     | D6     | DISJITFILT | 0        | Enable jitter filter                                                                                                   | 4                   |  |
|                     | D6     | DISJITFILI | 1        | Disable jitter filter                                                                                                  | 1                   |  |
|                     |        |            | 00       | 100mV CML twisted pair output level (see Table 6).                                                                     |                     |  |
|                     | DIE:41 | CMLLVL     | 01       | 200mV CML twisted pair output level                                                                                    | 11                  |  |
|                     | D[5:4] | CIVILLYL   | 10       | 300mV CML twisted pair output level                                                                                    | <b>]</b> ''         |  |
|                     |        |            | 11       | 400mV CML twisted pair output level                                                                                    |                     |  |
|                     |        |            | 0000     | Preemphasis off                                                                                                        |                     |  |
|                     |        |            | 0001     | -1.2dB preemphasis                                                                                                     |                     |  |
| 0.05                |        |            | 0010     | -2.5dB preemphasis                                                                                                     |                     |  |
| 0x05                |        |            | 0011     | -4.1dB preemphasis                                                                                                     |                     |  |
|                     |        |            | 0100     | -6.0dB preemphasis                                                                                                     |                     |  |
|                     | D[3:0] | PREEMP     | 0101     | Do not use                                                                                                             | 0000                |  |
|                     |        |            | 0110     | Do not use                                                                                                             |                     |  |
|                     |        |            | 0111     | Do not use                                                                                                             |                     |  |
|                     |        |            | 1000     | 1.1dB preemphasis                                                                                                      |                     |  |
|                     |        |            | 1001     | 2.2dB preemphasis                                                                                                      |                     |  |
|                     |        |            | 1010     | 3.3dB preemphasis                                                                                                      |                     |  |
|                     |        |            | 1011     | 4.4dB preemphasis                                                                                                      |                     |  |
|                     |        |            | 1100     | 6.0dB preemphasis                                                                                                      |                     |  |
|                     |        |            | 1101     | 8.0dB preemphasis                                                                                                      |                     |  |
|                     |        | -          | 1110     | 10.5dB preemphasis                                                                                                     |                     |  |
|                     |        |            | 1111     | 14.0dB preemphasis                                                                                                     |                     |  |
| 0x06                | D[7:0] | _          | 01000000 | Reserved                                                                                                               | 01000000            |  |
| 0x07                | D[7:0] | _          | 00100010 | Reserved                                                                                                               | 00100010            |  |
|                     | D[7:4] | _          | 0000     | Reserved                                                                                                               | 0000<br>(Read only) |  |
|                     |        |            | 00       | Negative cable wire shorted to supply voltage                                                                          |                     |  |
|                     | D10 01 | LENEO      | 01       | Negative cable wire shorted to ground                                                                                  | 10                  |  |
| 0.00                | D[3:2] | LFNEG      | 10       | Normal operation                                                                                                       | (Read only)         |  |
| 80x0                |        |            | 11       | Negative cable wire disconnected                                                                                       |                     |  |
|                     |        |            | 00       | Positive cable wire shorted to supply voltage                                                                          |                     |  |
|                     | D(4.03 | LEBOO      | 01       | Positive cable wire shorted to ground                                                                                  | 10                  |  |
|                     | D[1:0] | LFPOS      | 10       | Normal operation                                                                                                       | (Read only)         |  |
|                     |        |            | 11       | Positive cable wire disconnected                                                                                       |                     |  |
| 0x09                | D[7:0] | _          | xxxxxxx  | Reserved                                                                                                               | (Read only)         |  |
| 0x0A                | D[7:0] | _          | XXXXXXX  | Reserved                                                                                                               | (Read only)         |  |
| 0x0B                | D[7:0] | _          | XXXXXXXX | Reserved                                                                                                               | (Read only)         |  |

**Table 24. Register Table (continued)** 

| REGISTER<br>ADDRESS | BITS        | NAME         | VALUE                                                 | FUNCTION                                                                                                     | DEFAULT<br>VALUE |  |
|---------------------|-------------|--------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------|--|
| 0x0C                | D[7:0]      | _            | 00100000                                              | Reserved                                                                                                     | 00100000         |  |
|                     | D7          | CETODO       | TGPO 0 Set GPO to output low 1 Set GPO to output high |                                                                                                              | 0                |  |
|                     | D7          | SETGPO       |                                                       |                                                                                                              | 0                |  |
|                     | DC          | IND A COVALC | 0                                                     | Do not invert VSYNC input                                                                                    | 0                |  |
| 0x0D                | D6          | INVVSYNC     | 1                                                     | Invert VSYNC input                                                                                           | ] 0              |  |
|                     | D5 INVHSYNC |              | 0                                                     | Do not invert HSYNC input                                                                                    | 0                |  |
|                     | טט          | INVESTING    | 1                                                     | Invert HSYNC input                                                                                           | 0                |  |
|                     | D[4:0]      | _            | 01111                                                 | Reserved                                                                                                     | 01111            |  |
|                     | D7          | INI) (DE     | 0                                                     | Do not invert DE input                                                                                       | 0                |  |
| 0x0E                | D7          | INVDE        | 1                                                     | Invert DE input                                                                                              | 0                |  |
|                     | D[6:0]      | _            | 0000010                                               | Reserved                                                                                                     | 0000010          |  |
| 005                 | D[7:1]      | I2CSRCA      | XXXXXXX                                               | I <sup>2</sup> C address translator source A                                                                 | 0000000          |  |
| 0x0F                | D0          | _            | 0                                                     | Reserved                                                                                                     | 0                |  |
| 0.40                | D[7:1]      | I2CDSTA      | XXXXXXX                                               | I <sup>2</sup> C address translator destination A                                                            | 0000000          |  |
| 0x10                | D0          | _            | 0                                                     | Reserved                                                                                                     | 0                |  |
| 0.41                | D[7:1]      | I2CSRCB      | XXXXXXX                                               | I <sup>2</sup> C address translator source B                                                                 | 0000000          |  |
| 0x11                | D0          |              | 0                                                     | Reserved                                                                                                     | 0                |  |
| 0x12                | D[7:1]      | I2CDSTB      | XXXXXXX                                               | I <sup>2</sup> C address translator destination B                                                            | 0000000          |  |
| UX 12               | D0          | _            | 0                                                     | Reserved                                                                                                     | 0                |  |
|                     | D.7         | I2CLOCACK    | 0                                                     | Acknowledge not generated when forward channel is not available                                              | 4                |  |
|                     | D7          |              | 1                                                     | I <sup>2</sup> C to I <sup>2</sup> C-slave generates local acknowledge when forward channel is not available | 1                |  |
|                     |             |              | 00                                                    | 352ns/117ns I <sup>2</sup> C setup/hold time                                                                 |                  |  |
|                     | Dierei      | 100017/011   | 01                                                    | 469ns/234ns I <sup>2</sup> C setup/hold time                                                                 | 01               |  |
|                     | D[6:5]      | I2CSLVSH     | 10                                                    | 938ns/352ns I <sup>2</sup> C setup/hold time                                                                 | - 01             |  |
|                     |             |              | 11                                                    | 1046ns/469ns I <sup>2</sup> C setup/hold time                                                                |                  |  |
|                     |             |              | 000                                                   | 8.47kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                  |                  |  |
| 0.42                |             |              | 001                                                   | 28.3kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                  |                  |  |
| 0x13                |             |              | 010                                                   | 84.7kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                  |                  |  |
|                     | D[4.0]      | IOCMOTET     | 011                                                   | 105kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                   | 101              |  |
|                     | D[4:2]      | I2CMSTBT     | 100                                                   | 173kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                   | 101              |  |
|                     |             |              | 101                                                   | 339kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                   |                  |  |
|                     |             |              | 110                                                   | 533kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                   |                  |  |
|                     |             |              | 111                                                   | 837kbps (typ) I <sup>2</sup> C to I <sup>2</sup> C-Master bit rate setting                                   |                  |  |
|                     |             |              | 00                                                    | 64μs (typ) I <sup>2</sup> C to I <sup>2</sup> C-Slave remote timeout                                         |                  |  |
|                     | D[1:0]      | I2CSLVTO     | 01                                                    | 256μs (typ) I <sup>2</sup> C to I <sup>2</sup> C-Slave remote timeout                                        | 10               |  |
|                     | D[1:0]      | IZCOLVIO     | 10                                                    | 1024μs (typ) I <sup>2</sup> C to I <sup>2</sup> C-Slave remote timeout                                       | 10               |  |
|                     |             |              | 11                                                    | No I <sup>2</sup> C to I <sup>2</sup> C-Slave remote timeout                                                 | 1                |  |

**Table 24. Register Table (continued)** 

| REGISTER<br>ADDRESS | BITS   | NAME      | VALUE    | FUNCTION                                                           | DEFAULT<br>VALUE |  |
|---------------------|--------|-----------|----------|--------------------------------------------------------------------|------------------|--|
|                     |        |           | 0000     | Do not use                                                         |                  |  |
|                     |        |           | 0001     | 50mV CML coax output level                                         |                  |  |
|                     |        |           | 0010     | 100mV CML coax output level                                        |                  |  |
|                     |        |           | 0011     | 150mV CML coax output level                                        |                  |  |
|                     |        |           | 0100     | 200mV CML coax output level                                        |                  |  |
|                     |        |           | 0101     | 250mV CML coax output level                                        |                  |  |
|                     | D[7:4] | CMLLVLCX  | 0110     | 300mV CML coax output level                                        | 1010             |  |
| 0x14                |        |           | 0111     | 350mV CML coax output level                                        |                  |  |
| UX 14               |        |           | 1000     | 400mV CML coax output level                                        |                  |  |
|                     |        |           | 1001     | 450mV CML coax output level                                        |                  |  |
|                     |        |           | 1010     | 500mV CML coax output level                                        |                  |  |
|                     |        |           | 1011     | Do not use                                                         |                  |  |
|                     |        |           | 11XX     | Do not use                                                         |                  |  |
|                     | D[3:1] | _         | 000      | Reserved                                                           | 000              |  |
|                     | D0     | DISDMAKE  | 0        | Enable wake-up receiver (enable remote wakeup                      | - 0              |  |
|                     | D0     | DISRWAKE  | 1        | Disable wake-up receiver (disable remote wakeup)                   |                  |  |
|                     | D7     | DISDETRIG | 0        | Enable DE trigger of Encoded packets in high-bandwidth mode        |                  |  |
|                     |        |           | 1        | Disable DE trigger of Encoded packets in high-<br>bandwidth mode   | 0                |  |
|                     | D[6:5] | CNTLTRIG  | 00       | No trigger of encoded CNTL packets in high-<br>bandwidth mode      | - 10             |  |
|                     |        |           | 01       | Always trigger encoded CNTL packets in high-<br>bandwidth mode     |                  |  |
|                     |        |           | 10       | Trigger encoded CNTL packets in high-bandwidth mode when DE is low |                  |  |
| 0x15                |        |           | 11       | Trigger encoded CNTL packets in high-bandwidth mode when HS is low |                  |  |
|                     | D4     | ENDEVD    | 0        | Disable reverse channel from positive input with coax cable        | 4                |  |
|                     | D4     | ENREVP    | 1        | Enable reverse channel from positive input with coax cable         | 1                |  |
|                     | Do     | ENREVN    | 0        | Disable reverse channel from negative input with coax cable        |                  |  |
|                     | D3     |           | 1        | Enable reverse channel from negative input with coax cable         | 0                |  |
|                     | D[2:0] | _         | 010      | Reserved                                                           | 010              |  |
| 0x16                | D[7:0] | _         | XXXXXXXX | Reserved                                                           | XXXXXXXX         |  |

**Table 24. Register Table (continued)** 

| REGISTER<br>ADDRESS | BITS    | NAME      | VALUE    | FUNCTION                                                                                                           | DEFAULT<br>VALUE   |  |
|---------------------|---------|-----------|----------|--------------------------------------------------------------------------------------------------------------------|--------------------|--|
|                     |         |           | 0        | Set reverse channel to legacy mode. (power-up default value depends on GPO/HIM pin value at power-up)              | 0.4                |  |
| 0x17                | D7      | HIGHIMM   | 1        | Set reverse channel to high immunity mode (power-<br>up default value depends on GPO/HIM pin value at<br>power-up) | 0, 1               |  |
|                     | D[6:0]  | _         | 0011111  | Reserved                                                                                                           | 0011111            |  |
| 0x18                | D[7:0]  | _         | XXXXXXX  | Reserved                                                                                                           | (Read only)        |  |
| 0x19                | D[7:0]  | _         | 01001010 | Reserved                                                                                                           | 01001010           |  |
|                     | D7      | DEVENST   | 0        | High-immunity reverse channel mode uses 500kbps bit rate                                                           | - 0                |  |
|                     |         | REVFAST   | 1        | High-immunity reverse channel mode uses 1Mbps bit rate                                                             | U                  |  |
|                     | D6      | _         | 0        | Reserved                                                                                                           | 0                  |  |
|                     | D5      | MSCNTL0   | 0        | MS/CNTL0 functions as MS input                                                                                     | - 0                |  |
| 0x1A                |         | WISCINTED | 1        | MS/CNTL0 functions as CNTL0 input                                                                                  |                    |  |
| UXIA                | D4      | CDSCNTL3  | 0        | CDS/CNTL3 functions as CDS input                                                                                   | - 0                |  |
|                     |         |           | 1        | CDS/CNTL3 functions as CNTL3 input                                                                                 | 0                  |  |
|                     | D[3:1]  | _         | 000      | 00 Reserved                                                                                                        |                    |  |
|                     | D0      | REVARBTO  | 0        | 256µs reverse-channel arbitration time out duration (coax splitter mode only)                                      |                    |  |
|                     |         |           | 1        | 4ms reverse-channel arbitration time out duration (coax splitter mode only)                                        | 0                  |  |
|                     | D7      | IND/COK   | 0        | Do not invert SCK input                                                                                            | 0                  |  |
|                     | D7      | INVSCK    | 1        | Invert SCK input                                                                                                   | - 0                |  |
| 0x1B                | D6      | INVWS     | 0        | Do not invert WS input                                                                                             | - 0                |  |
|                     | D6      | 1111/1/12 | 1        | Invert WS input                                                                                                    | 1 0                |  |
|                     | D[5:0]  | _         | 010000   | Reserved                                                                                                           | 010000             |  |
| 0x1E                | D[7:0]  | ID        | 00100001 | Device is a MAX9275 (0x21)                                                                                         | 00100X01           |  |
| UXIE                | [ט[7.0] | טו        | 00100101 | Device is a MAX9279 (0x25)                                                                                         | (Read only)        |  |
|                     | D[7:5]  | _         | 000      | Reserved                                                                                                           | 000<br>(Read only) |  |
| 0x1F                | D4      | CAPS      | 0        | Not HDCP capable (MAX9275)                                                                                         | (Read only)        |  |
|                     | D4      | CAFS      | 1        | HDCP capable (MAX9279)                                                                                             | (ixeau only)       |  |
|                     | D[3:0]  | REVISION  | XXXX     | Device revision                                                                                                    | (Read only)        |  |

<sup>\*</sup>X = Don't care

Table 25. HDCP Register Table (MAX9279 only)

| REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME   | READ/<br>WRITE | FUNCTION                                                                                                                     | DEFAULT VALUE (hex) |
|---------------------|-----------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 0x80 to<br>0x84     | 5               | BKSV   | Read/write     | HDCP receiver KSV                                                                                                            | 0x000000000         |
| 0x85 to<br>0x86     | 2               | RI/RI' | Read/write     | RI (read only) of the transmitter when EN_INT_<br>COMP = 0<br>RI' (read/write) of the receiver when EN_INT_<br>COMP = 1      | 0xFFFF              |
| 0x87                | 1               | PJ/PJ' | Read/write     | PJ (read only) of the transmitter when EN_INT_ COMP = 0 PJ' (read/write) of the receiver when EN_INT_ COMP = 1               | 0xFF                |
| 0x88 to<br>0x8F     | 8               | AN     | Read only      | Session random number                                                                                                        | (Read only)         |
| 0x90 to<br>0x94     | 5               | AKSV   | Read only      | HDCP transmitter KSV                                                                                                         | (Read only)         |
|                     |                 |        |                | D7 = PD_HDCP 1 = Power-down HDCP circuits 0 = HDCP circuits normal                                                           |                     |
|                     |                 |        |                | D6 = EN_INT_COMP 1 = Internal comparison mode 0 = μC comparison mode                                                         |                     |
|                     |                 |        |                | D5 = FORCE_AUDIO 1 = Force audio data to 0 0 = Normal operation                                                              |                     |
|                     |                 |        |                | D4 = FORCE_VIDEO 1 = Force video data DFORCE value 0 = Normal operation                                                      |                     |
| 0x95                | 1               | ACTRL  | Read/write     | D3 = RESET_HDCP 1 = Reset HDCP circuits. Automatically set to 0 upon completion 0 = Normal operation                         | 0x00                |
|                     |                 |        |                | D2 = START_AUTHENTICATION  1 = Start authentication. Automatically set to 0 once authentication starts  0 = Normal operation |                     |
|                     |                 |        |                | D1 = VSYNC_DET 1 = Internal falling edge on VSYNC detected 0 = No falling edge detected                                      |                     |
|                     |                 |        |                | D0 = ENCRYPTION_ENABLE 1 = Enable encryption 0 = Disable encryption                                                          |                     |

Table 25. HDCP Register Table (MAX9279 only) (continued)

| REGISTER<br>ADDRESS | SIZE<br>(BYTES) | NAME           | READ/<br>WRITE | FUNCTION                                                                                                                                | DEFAULT VALUE (hex) |
|---------------------|-----------------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------|
|                     |                 |                |                | D[7:4] = Reserved  D3 = V_MATCHED  1 = V matches V' (when EN_INT_COMP = 1)  0 = V does not match V' or EN_INT_COMP = 0                  |                     |
| 0x96                | 1               | ASTATUS        | Read only      | D2 = PJ_MATCHED 1 = PJ matches PJ' (when EN_INT_COMP = 1) 0 = PJ does not match PJ' or EN_INT_COMP = 0                                  | 0x00<br>(Read only) |
|                     |                 |                |                | D1 = R0_RI_MATCHED 1 = RI matches RI' (when EN_INT_COMP = 1) 0 = RI does not match RI' or EN_INT_COMP = 0                               | (ixead only)        |
|                     |                 |                |                | D0 = BKSV_INVALID 1 = BKSV is not valid 0 = BKSV is valid                                                                               |                     |
| 0x97                | 1               | BCAPS          | Read/write     | D[7:1] = RESERVED  D0 = REPEATER  1 = Set to one if device is a repeater  0 = Set to zero if device is not a repeater                   | 0x00                |
| 0x98 to<br>0x9C     | 5               | ASEED          | Read/write     | Internal random number generator optional seed value                                                                                    | 0x0000000000        |
| 0x9D to<br>0x9F     | 3               | DFORCE         | Read/write     | Forced video data transmitted when FORCE_VIDEO = 1. R[7:0] = DFORCE[7:0] G[7:0] = DFORCE[15:8] B[7:0] = DFORCE[23:16]                   | 0x000000            |
| 0xA0 to<br>0xA3     | 4               | V.H0,<br>V'.H0 | Read/write     | H0 part of SHA-1 hash value. V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000          |
| 0xA4 to<br>0xA7     | 4               | V.H1,<br>V'.H1 | Read/write     | H1 part of SHA-1 hash value. V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000          |
| 0xA8 to<br>0xAB     | 4               | V.H2,<br>V'.H2 | Read/write     | H2 part of SHA-1 hash value. V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000          |

Table 25. HDCP Register Table (MAX9279 only) (continued)

| REGISTER<br>ADDRESS | SIZE<br>(BYTES) | NAME           | READ/<br>WRITE | FUNCTION                                                                                                                                     | DEFAULT VALUE (hex) |
|---------------------|-----------------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 0xAC to<br>0xAF     | 4               | V.H3,<br>V'.H3 | Read/write     | H3 part of SHA-1 hash value. V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1      | 0x00000000          |
| 0xB0 to<br>0xB3     | 4               | V.H4,<br>V'.H4 | Read/write     | H4 part of SHA-1 hash value. V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1      | 0x00000000          |
|                     |                 |                |                | D[15:12] = Reserved                                                                                                                          |                     |
|                     |                 |                |                | D11 = MAX_CASCADE_EXCEEDED  1 = Set to one if more than 7 cascaded devices attached  0 = Set to zero if 7 or fewer cascaded devices attached |                     |
| 0xB4 to<br>0xB5     | 2               | BINFO          | Read/write     | D[10:8] = DEPTH Depth of cascaded devices                                                                                                    | 0x0000              |
|                     |                 |                |                | D7 = MAX_DEVS_EXCEEDED 1 = Set to one if more than 14 devices attached 0 = Set to zero if 14 or fewer devices attached                       |                     |
|                     |                 |                |                | D[6:0] = DEVICE_COUNT Number of devices attached                                                                                             |                     |
| 0xB6                | 1               | GPMEM          | Read/write     | General-purpose memory byte                                                                                                                  | 0x00                |
| 0xB7 to<br>0xB9     | 3               | -              | Read only      | Reserved                                                                                                                                     | 0x000000            |
| 0xBA to<br>0xFF     | 70              | KSV_LIST       | Read/write     | List of KSVs downstream repeaters and receivers (maximum of 14 devices)                                                                      | All Zero            |

### **Typical Application Circuit**



### **Ordering Information**

| PART          | TEMP RANGE      | PIN-<br>PACKAGE | HDCP  |
|---------------|-----------------|-----------------|-------|
| MAX9275GTN+   | -40°C to +105°C | 56 TQFN-EP*     | NO    |
| MAX9275GTN/V+ | -40°C to +105°C | 56 TQFN-EP*     | NO    |
| MAX9279GTN+   | -40°C to +105°C | 56 TQFN-EP*     | YES** |
| MAX9279GTN/V+ | -40°C to +105°C | 56 TQFN-EP*     | YES** |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. // denotes an automotive qualified product.

#### **Chip Information**

PROCESS: CMOS

#### **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE | OUTLINE        | LAND        |
|------------|---------|----------------|-------------|
| TYPE       | CODE    | NO.            | PATTERN NO. |
| 56 TQFN-EP | T5688+2 | <u>21-0135</u> |             |

<sup>\*</sup>EP = Exposed pad.

<sup>\*\*</sup>HDCP parts require registration with Digital Content Protection, LLC..