### **DS28C22**

# DeepCover Secure Memory with I<sup>2</sup>C SHA-256 and 3Kb User EEPROM

## **General Description**

DeepCover® embedded security solutions cloak sensitive data under multiple layers of advanced physical security to provide the most secure key storage possible. The DeepCover Secure Memory (DS28C22) combines crypto-strong, bidirectional, secure challenge-andresponse authentication and small message encryption functionality with an implementation based on the FIPS 180-specified Secure Hash Algorithm (SHA-256). A 3Kb user-programmable EEPROM array provides nonvolatile storage for application data and additional protected memory holds a read-protected secret for SHA-256 operations and settings for user memory control. Each device has its own guaranteed unique and unalterable 64-bit ROM identification number (ROM ID) that is factory programmed into the chip. This unique ROM ID is used as a fundamental input parameter for cryptographic operations and also serves as an electronic serial number within the application. A bidirectional security model enables twoway authentication and encryption between a host system and slave-embedded DS28C22. Slave-to-host authentication is used by a host system to securely validate that an attached or embedded DS28C22 is authentic. Hostto-slave authentication is used to protect DS28C22 user memory from being modified by a nonauthentic host. The SHA-256 message authentication code (MAC), which the DS28C22 generates, is computed from data in the user memory, an on-chip secret, a host random challenge, and the 64-bit ROM ID. The device also facilitates encrypted read and write between host and slave using a one time pad computed by the SHA-256 engine. When not in use, the DS28C22 can be put in sleep mode where power consumption is minimal.

#### **Applications**

- Authentication of Network-Attached Appliances
- System Intellectual Property Protection
- Secure Feature Setting for Configurable Systems
- Key Generation and Secure Exchange for Cryptographic Systems

DeepCover is a registered trademark of Maxim Integrated Products. Inc.

#### **Benefits and Features**

- Symmetric Key-Based Bidirectional Secure Authentication and Encryption Model Based on SHA-256
- Dedicated Hardware-Accelerated SHA Engine for Generating SHA-256 MACs
- Strong Authentication with a 256-Bit, User-Programmable Secret, and Input Challenge
- 3072 Bits of User EEPROM Partitioned Into 12 Pages of 256 Bits
- User-Programmable and Irreversible EEPROM Protection Modes Including Authentication, Write and Read Protect, Encryption, and OTP/EPROM Emulation
- Supports 100kHz and 400kHz I<sup>2</sup>C Communication Speeds
- Supports Power-Saving Sleep Mode at 0.5μA (typ)
- Operating Range: 3.3V ±10%, -40°C to +85°C
- 8-Pin TDFN Package

#### Ordering Information appears at end of data sheet.

For related parts and recommended products to use with this part, refer to <a href="https://www.maximintegrated.com/DS28C22.related">www.maximintegrated.com/DS28C22.related</a>.

# **Typical Application Circuit**





# **ABRIDGED DATA SHEET**

## DS28C22

# DeepCover Secure Memory with I<sup>2</sup>C SHA-256 and 3Kb User EEPROM

# **Absolute Maximum Ratings**

| Voltage Range on Any Pin Relative to GND0.5V to +4.0V | Storage Temperature Range55°C to +125°C |
|-------------------------------------------------------|-----------------------------------------|
| Maximum Current into Any Pin20mA                      | Lead Temperature (soldering, 10s)+300°C |
| Operating Temperature Range40°C to +85°C              | Soldering Temperature (reflow)+260°C    |
| Junction Temperature+150°C                            |                                         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Thermal Characteristics (Note 1)**

#### **TDFN**

Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......60°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ).......11°C/W

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.}) \text{ (Note 2)}$ 

| PARAMETER                                   | SYMBOL            | CONDITIONS                                         | MIN                         | TYP | MAX                            | UNITS |
|---------------------------------------------|-------------------|----------------------------------------------------|-----------------------------|-----|--------------------------------|-------|
| Supply Voltage                              | V <sub>CC</sub>   |                                                    | 2.97                        | 3.3 | 3.63                           | V     |
| Supply Current                              | Icc               | (Note 3)                                           |                             |     | 750                            | μА    |
|                                             |                   | Sleep mode (SLPZ pin low), V <sub>CC</sub> = 3.63V |                             | 0.5 | 2.0                            |       |
| SHA-256 Engine                              |                   |                                                    |                             |     |                                |       |
| Computation Current                         | ICSHA             | Potents the full data sheet                        | Defects the fell data about |     |                                | mA    |
| Computation Time                            | t <sub>CSHA</sub> | Refer to the full data sheet.                      |                             |     | ms                             |       |
| EEPROM                                      | ,                 |                                                    |                             |     |                                |       |
| Programming Current                         | I <sub>PROG</sub> | (Notes 4, 5)                                       |                             |     | 2                              | mA    |
| Programming Time for 32-Bit<br>Segment      | t <sub>PROG</sub> | Refer to the full data sheet.                      |                             |     |                                | ms    |
| Write/Erase Cycling Endurance               | N <sub>CY</sub>   | T <sub>A</sub> = +85°C (Notes 6, 7)                | 1000                        |     |                                | _     |
| Data Retention                              | t <sub>DR</sub>   | T <sub>A</sub> = +85°C (Notes 8, 9, 10)            | 10                          |     |                                | years |
| SLPZ Pin                                    | •                 |                                                    |                             |     |                                |       |
| LOW Level Input Voltage                     | V <sub>IL</sub>   |                                                    | -0.5                        |     | 0.3 x V <sub>CC</sub>          | V     |
| HIGH Level Input Voltage                    | V <sub>IH</sub>   |                                                    | 0.7 x<br>V <sub>CC</sub>    |     | V <sub>CC</sub> +<br>0.5V      | V     |
| Input Leakage Current                       | l <sub>l</sub>    | Pin at 3.63V                                       |                             |     | 0.1                            | μA    |
| Wakeup Time from Sleep Mode                 | tswup             | (Note 11)                                          |                             |     | 250                            | μs    |
| I <sup>2</sup> C SCL and SDA Pins (Note 12) |                   |                                                    |                             |     |                                |       |
| LOW Level Input Voltage                     | V <sub>IL</sub>   |                                                    | -0.5                        |     | 0.3 x V <sub>CC</sub>          | V     |
| HIGH Level Input Voltage                    | V <sub>IH</sub>   |                                                    | 0.7 x<br>V <sub>CC</sub>    |     | V <sub>CC(MAX)</sub><br>+ 0.5V | V     |

www.maximintegrated.com Maxim Integrated | 2

# **ABRIDGED DATA SHEET**

## DS28C22

# DeepCover Secure Memory with I<sup>2</sup>C SHA-256 and 3Kb User EEPROM

### **Electrical Characteristics (continued)**

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Note 2)

| PARAMETER                                                                                                  | SYMBOL              | CONDITIONS        | MIN                       | TYP | MAX | UNITS |
|------------------------------------------------------------------------------------------------------------|---------------------|-------------------|---------------------------|-----|-----|-------|
| Hysteresis of Schmitt Trigger Inputs                                                                       | V <sub>HYS</sub>    | (Note 4)          | 0.05 x<br>V <sub>CC</sub> |     |     | V     |
| LOW Level Output Voltage at 3mA Sink Current                                                               | V <sub>OL</sub>     |                   |                           |     | 0.4 | V     |
| Output Fall Time from V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> with Bus Capacitance from 10pF to 400pF | t <sub>OF</sub>     | (Note 4)          | 60                        |     | 300 | ns    |
| Pulse Width of Spikes<br>Suppressed by the Input Filter                                                    | t <sub>SP</sub>     | (Note 4)          |                           |     | 50  | ns    |
| Input Current with Input Voltage<br>Between 0.1V <sub>CC(MAX)</sub> and<br>0.9V <sub>CC(MAX)</sub>         | II                  | (Notes 4, 13)     | -10                       |     | +10 | μA    |
| Input Capacitance                                                                                          | Cl                  | (Note 4)          |                           |     | 10  | pF    |
| SCL Clock Frequency                                                                                        | f <sub>SCL</sub>    |                   | 0                         |     | 400 | kHz   |
| Hold Time (Repeated) START<br>Condition, After This Period, First<br>Clock Pulse Generated                 | t <sub>HD:STA</sub> | (Note 4)          | 0.6                       |     |     | μs    |
| LOW Period of the SCL Clock                                                                                | t <sub>LOW</sub>    | (Note 4)          | 1.3                       |     |     | μs    |
| HIGH Period of the SCL Clock                                                                               | tHIGH               | (Note 4)          | 0.6                       |     |     | μs    |
| Setup Time for Repeated START Condition                                                                    | t <sub>SU:STA</sub> | (Note 4)          | 0.6                       |     |     | μs    |
| Data Hold Time                                                                                             | t <sub>HD:DAT</sub> | (Notes 4, 14, 15) |                           |     | 0.9 | μs    |
| Data Setup Time                                                                                            | t <sub>SU:DAT</sub> | (Notes 4, 16)     | 250                       |     |     | ns    |
| Setup Time for STOP Condition                                                                              | t <sub>SU:STO</sub> | (Note 4)          | 0.6                       |     |     | μs    |
| Bus Free Time Between STOP and START Condition                                                             | t <sub>BUF</sub>    | (Note 4)          | 1.3                       |     |     | μs    |
| Capacitive Load for Each Bus Line                                                                          | C <sub>b</sub>      | (Notes 4, 17)     |                           |     | 400 | pF    |
| Oscillator Warm-Up Time                                                                                    | toscwup             | (Note 11)         |                           |     | 250 | μs    |

- Note 2: Limits are 100% production tested at  $T_A = +25^{\circ}C$  and  $T_A = +85^{\circ}C$ . Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.
- Note 3: Operating current continuously reading the Memory/MAC Read/Write Register at 400kHz.
- Note 4: Guaranteed by design and/or characterization only. Not production tested.
- Note 5: Refer to the full data sheet.
- Note 6: Write-cycle endurance is tested in compliance with JESD47G.
- Note 7: Not 100% production tested; guaranteed by reliability monitor sampling.
- Note 8: Data retention is tested in compliance with JESD47G.
- **Note 9:** Guaranteed by 100% production test at elevated temperature for a shorter time; equivalence of this production test to the data sheet limit at operating temperature range is established by reliability testing.
- **Note 10:** EEPROM Writes can become nonfunctional after the data-retention time is exceeded. Long-term storage at elevated temperatures is not recommended.
- Note 11: I<sup>2</sup>C communication should not take place for the max t<sub>OSCWUP</sub> or t<sub>SWUP</sub> time following a power-on reset or a wake-up from sleep mode.

# **ABRIDGED DATA SHEET**

DS28C22

# DeepCover Secure Memory with I<sup>2</sup>C SHA-256 and 3Kb User EEPROM

### **Electrical Characteristics (continued)**

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Note 2)

- Note 12: All I $^2$ C timing values are referred to  $V_{IH(MIN)}$  and  $V_{IL(MAX)}$  levels.
- Note 13: I/O pins of the DS28C22 do not obstruct the SDA and SCL lines if V<sub>CC</sub> is switched off.
- Note 14: The DS28C22 provides a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH(MIN)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- Note 15: The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the setup time before it releases the clock. (I<sup>2</sup>C-bus specification Rev. 03, 19 June 2007)
- Note 16: A fast-mode I<sup>2</sup>C-bus device can be used in a standard-mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line tr max + t<sub>SU:DAT</sub> = 1000 + 250 = 1250ns (according to the standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this setup time. (I<sup>2</sup>C-bus specification Rev. 03, 19 June 2007)
- Note 17: C<sub>B</sub> = total capacitance of one bus line in pF. The maximum bus capacitance allowable may vary from this value depending on the actual operating voltage and frequency of the application. (I<sup>2</sup>C-bus specification Rev. 03, 19 June 2007)

## **Pin Configuration**



## **Pin Description**

| PIN     | NAME            | FUNCTION                                                                                                                                                                    |
|---------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | SCL             | I <sup>2</sup> C Serial Clock Input. Must be connected to V <sub>CC</sub> through a pullup resistor.                                                                        |
| 2       | SDA             | I <sup>2</sup> C Serial Data Input/Output. Must be connected to V <sub>CC</sub> through a pullup resistor.                                                                  |
| 3       | SLPZ            | Active-low control input to activate the low-power sleep mode, and to issue a device reset.                                                                                 |
| 4, 5, 7 | N.C.            | No Connection                                                                                                                                                               |
| 6       | V <sub>CC</sub> | Power-Supply Input                                                                                                                                                          |
| 8       | GND             | Ground Reference                                                                                                                                                            |
| _       | EP              | Exposed Pad. Solder evenly to the board's ground plane for proper operation. Refer to Application Note 3273: Exposed Pads: A Brief Introduction for additional information. |