# **5 V Triple PECL Input to -5 V ECL Output Translator**

## Description

The MC100EL91 is a triple PECL input to ECL output translator. The device receives standard voltage differential PECL signals, determined by the  $V_{CC}$  supply level, and translates them to differential -5 V ECL output signals. (For translation of LVPECL to -3.3 V ECL output, see MC100LVEL91.)

To accomplish the level translation, the EL91 requires three power rails. The V<sub>CC</sub> supply should be connected to the positive supply, and the V<sub>EE</sub> pin should be connected to the negative power supply. The GND pins are connected to the system ground plane. Both V<sub>EE</sub> and V<sub>CC</sub> should be bypassed to ground via 0.01  $\mu$ F capacitors.

Under open input conditions, the  $\overline{D}$  input will be biased at V<sub>CC</sub>/2 and the D input will be pulled to GND. This condition will force the Q output to a low, ensuring stability.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

### Features

- 670 ps Typical Propagation Delay
- ESD Protection: > 2 kV Human Body Model
- The 100 Series Contains Temperature Compensation
- Operating Range:
  - $V_{CC} = 4.75 \text{ V}$  to 5.5 V
  - $V_{EE} = -4.2 \text{ V}$  to -5.5 V; GND = 0 V
- Internal Input Pulldown Resistors
- Q Output will Default LOW with Inputs Open or at GND
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level: 3 (Pb-Free)
  - For Additional Information, see Application Note <u>AND8003/D</u>
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 282 devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



# **ON Semiconductor®**

www.onsemi.com



SOIC-20 WB DW SUFFIX CASE 751D-05

# MARKING DIAGRAM\*



WW = Work Week

- G = Pb-Free Package
- \*For additional marking information, refer to Application Note <u>AND8002/D</u>.

## **ORDERING INFORMATION**

| Device         | Package                 | Shipping <sup>†</sup> |
|----------------|-------------------------|-----------------------|
| MC100EL91DWG   | SOIC-20 WB<br>(Pb-Free) | 38 Units/Tube         |
| MC100EL91DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000/Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.



#### Table 1. PIN DESCRIPTION

| PIN                  | FUNCTION                      |
|----------------------|-------------------------------|
| Dn, <u>Dn</u>        | PECL Inputs                   |
| Qn, <u>Qn</u>        | ECL Outputs                   |
| PECL V <sub>BB</sub> | PECL Reference Voltage Output |
| V <sub>CC</sub>      | Positive Supply               |
| V <sub>EE</sub>      | Negative Supply               |
| GND                  | Ground                        |

\*\*All  $V_{CC}$  pins are tied together on the die.

Warning: All  $V_{CC},\,V_{EE},\,and\,GND$  pins must be externally connected to Power Supply to guarantee proper operation.

# Figure 1. 20-Lead Pinout (Top View) and Logic Diagram

#### Table 2. MAXIMUM RATINGS

| Symbol           | Parameter                                | Condition 1         | Condition 2       | Rating      | Unit |
|------------------|------------------------------------------|---------------------|-------------------|-------------|------|
| V <sub>CC</sub>  | PECL Power Supply                        | GND = 0 V           |                   | 8 to 0      | V    |
| $V_{EE}$         | NECL Power Supply                        | GND = 0 V           |                   | -8 to 0     | V    |
| VI               | PECL Input Voltage                       | GND = 0 V           | $V_I \leq V_{CC}$ | 6 to 0      | V    |
| l <sub>out</sub> | Output Current                           | Continuous<br>Surge |                   | 50<br>100   | mA   |
| I <sub>BB</sub>  | PECL V <sub>BB</sub> Sink/Source         |                     |                   | ± 0.5       | mA   |
| T <sub>A</sub>   | Operating Temperature Range              |                     |                   | -40 to +85  | °C   |
| T <sub>stg</sub> | Storage Temperature Range                |                     |                   | -65 to +150 | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SOIC-20 WB        | 90<br>60    | °C/W |
| θJC              | Thermal Resistance (Junction-to-Case)    | Standard Board      | SOIC-20 WB        | 30 to 35    | °C/W |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                    | <2 to 3 sec @ 248°C |                   | 265         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

|                    |                                                                                                                             |            | –40°C |            |            | 25°C |            |            | 85°C |            |      |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|------------|-------|------------|------------|------|------------|------------|------|------------|------|
| Symbol             | Characteristic                                                                                                              | Min        | Тур   | Max        | Min        | Тур  | Max        | Min        | Тур  | Max        | Unit |
| I <sub>CC</sub>    | V <sub>CC</sub> Power Supply Current                                                                                        |            |       | 11         |            | 6    | 11         |            |      | 11         | mA   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                                                                           | 3835       |       | 4120       | 3835       |      | 4120       | 3835       |      | 4120       | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                                                                            | 3190       |       | 3525       | 3190       |      | 3525       | 3190       |      | 3525       | mV   |
| $PECLV_{BB}$       | Output Voltage Reference                                                                                                    | 3.62       |       | 3.74       | 3.62       |      | 3.74       | 3.62       |      | 3.74       | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 2)<br>$V_{PP} < 500 \text{ mV}$<br>$V_{PP} \ge 500 \text{ mV}$ | 1.3<br>1.5 |       | 4.8<br>4.8 | 1.2<br>1.4 |      | 4.8<br>4.8 | 1.2<br>1.4 |      | 4.8<br>4.8 | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                                                                          |            |       | 150        |            |      | 150        |            |      | 150        | μA   |
| Ι <sub>ΙL</sub>    | Input LOW Current                                                                                                           | 0.5        |       |            | 0.5        |      |            | 0.5        |      |            | μA   |

## Table 3. PECL INPUT DC CHARACTERISTICS (V<sub>CC</sub>= 5.0 V; V<sub>EE</sub>= -5.0 V; GND = 0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input parameters vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> = +4.75 V to +5.2 V, V<sub>EE</sub> = -4.20 V to -5.5 V. 2. V<sub>IHCMR</sub> min varies 1:1 with GND. V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>.

#### Table 4. NECL OUTPUT DC CHARACTERISTICS (V<sub>CC</sub>= 5.0 V to 5.0 V; V<sub>EE</sub>= -5.0 V; GND= 0 V (Note 1))

|                 |                                      | <b>−40°C</b> |       | 25°C  |       |       |       |       |       |       |      |
|-----------------|--------------------------------------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                       | Min          | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | V <sub>EE</sub> Power Supply Current |              |       | 28    |       | 22    | 28    |       |       | 30    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)         | -1085        | -1005 | -880  | -1025 | -955  | -880  | -1025 | -955  | -880  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)          | -1830        | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Output parameters vary 1:1 with GND.  $V_{CC}$  = +4.75 V to +5.2 V,  $V_{EE}$  = -4.20 V to -5.5 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to GND – 2.0 V

|                                      |                                                                                                            | <b>−40°C</b> |            | 25°C       |            |            | 85°C       |            |            |            |         |
|--------------------------------------|------------------------------------------------------------------------------------------------------------|--------------|------------|------------|------------|------------|------------|------------|------------|------------|---------|
| Symbol                               | Characteristic                                                                                             | Min          | Тур        | Max        | Min        | Тур        | Max        | Min        | Тур        | Max        | Unit    |
| f <sub>max</sub>                     | Maximum Toggle Frequency                                                                                   |              | 700        |            |            | 700        |            |            | 700        |            | MHz     |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay D to Q<br>Differential<br>Single-Ended.                                                  | 540<br>490   | 640<br>640 | 740<br>790 | 570<br>520 | 670<br>670 | 770<br>820 | 610<br>560 | 710<br>710 | 810<br>860 | ps      |
| t <sub>SKEW</sub>                    | Skew<br>Output-to-Output (Note 1)<br>Part-to-Part (Differential) (Note 1)<br>Cycle (Differential) (Note 2) |              | 40<br>25   | 100<br>200 |            | 40<br>25   | 100<br>200 |            | 40<br>25   | 100<br>200 | ps      |
| t <sub>JITTER</sub>                  | Random Clock Jitter @ 700 MHz                                                                              |              | 1.2        |            |            | 1.2        |            |            | 1.2        |            | pS(RMS) |
| V <sub>PP</sub>                      | Input Swing (Note 3)                                                                                       | 200          |            | 1000       | 200        |            | 1000       | 200        |            | 1000       | mV      |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q<br>(20% – 80%)                                                                    | 270          | 400        | 530        | 270        | 400        | 530        | 270        | 400        | 530        | ps      |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Skews are valid across specified voltage range, part-to-part skew is for a given temperature.

2. Duty cycle skew is the difference between a  $t_{PLH}$  and  $t_{PHL}$  propagation delay through a device.

3. V<sub>PP</sub>(min) is the minimum input swing for which AC parameters are guaranteed. The device has a DC gain of ~40.

4. V<sub>CC</sub> = +4.75 V to +5.2 V, V<sub>EE</sub> = -4.20 V to -5.5 V. Outputs are terminated through a 50  $\Omega$  resistor to  $\overline{\text{OND}}$  - 2.0 V.



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.)

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |

ECLinPS is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

т





| DOCUMENT NUMBER:                                                                  | 98ASB42343B                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| DESCRIPTION:                                                                      | DESCRIPTION: SOIC-20 WB                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |  |  |  |  |  |  |  |