# 2.5V 1:5 Dual Differential **LVDS Compatible Clock** Driver

#### Description

The MC100EP210S is a low skew 1-to-5 dual differential driver, designed with LVDS clock distribution in mind. The LVDS or LVPECL input signals are differential and the signal is fanned out to five identical differential LVDS outputs.

The EP210S specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device.

Two internal 50  $\Omega$  resistors are provided across the inputs. For LVDS inputs, VTA and VTB pins should be unconnected. For LVPECL inputs, VTA and VTB pins should be connected to the V<sub>TT</sub>  $(V_{CC} - 2.0 V)$  supply.

Designers can take advantage of the EP210S performance to distribute low skew LVDS clocks across the backplane or the board.

#### **Features**

- 20 ps Typical Output-to-Output Skew
- 85 ps Typical Device-to-Device Skew
- 550 ps Typical Propagation Delay
- The 100 Series Contains Temperature Compensation
- Maximum Frequency > 1 GHz Typical
- Operating Range:  $V_{CC} = 2.375$  V to 2.625 V with  $V_{EE} = 0$  V
- Internal 50  $\Omega$  Input Termination Resistors
- LVDS Input/Output Compatible
- These are Pb-Free Devices



### **ON Semiconductor®**

http://onsemi.com



Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

1



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.



#### **Table 1. PIN DESCRIPTION**

| PIN                    | FUNCTION                                                                                                                                                                                                                                          |  |  |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CLKn, CLKn             | LVDS, LVPECL CLK Inputs*                                                                                                                                                                                                                          |  |  |  |
| Qn0:4, Qn0:4           | LVDS Outputs                                                                                                                                                                                                                                      |  |  |  |
| VTA                    | 50 $\Omega$ Termination Resistors                                                                                                                                                                                                                 |  |  |  |
| VTB                    | 50 $\Omega$ Termination Resistors                                                                                                                                                                                                                 |  |  |  |
| V <sub>CC</sub>        | Positive Supply                                                                                                                                                                                                                                   |  |  |  |
| V <sub>EE</sub>        | Ground                                                                                                                                                                                                                                            |  |  |  |
| EP for QFN-32,<br>only | The Exposed Pad (EP) on the QFN–32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to $V_{\text{EE}}$ . |  |  |  |

\*Under open or floating conditions with input pins converging to a common termination bias voltage the device is susceptible to auto oscillation.



Figure 2. Logic Diagram

#### Table 2. ATTRIBUTES

| Character                                              | Value                       |             |                    |  |  |  |
|--------------------------------------------------------|-----------------------------|-------------|--------------------|--|--|--|
| ESD Protection                                         | > 2 kV<br>> 100 V<br>> 2 kV |             |                    |  |  |  |
| Moisture Sensitivity, Indefinite Time                  | Pb Pkg                      | Pb-Free Pkg |                    |  |  |  |
|                                                        | LQFP-32<br>QFN-32           | Level 2     | Level 2<br>Level 1 |  |  |  |
| Flammability Rating                                    | UL 94 V-0 @ 0.125 in        |             |                    |  |  |  |
| Transistor Count                                       | 461 D                       | evices      |                    |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                             |             |                    |  |  |  |

1. For additional information, refer to Application Note AND8003/D.

#### Table 3. MAXIMUM RATINGS

| Symbol               | Parameter                                | Condition 1             | Condition 2         | Rating      | Unit         |
|----------------------|------------------------------------------|-------------------------|---------------------|-------------|--------------|
| V <sub>CC</sub>      | Power Supply                             | V <sub>EE</sub> = 0 V   |                     | 6           | V            |
| $V_{EE}$             | Power Supply (GND)                       | V <sub>CC</sub> = 2.5 V |                     | -6          | V            |
| VI                   | LVDS, LVPECL Input Voltage               | V <sub>EE</sub> = 0 V   | $V_{I} \leq V_{CC}$ | 6           | V            |
| l <sub>out</sub>     | Output Current                           | Continuous<br>Surge     |                     | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range              |                         |                     | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                |                         |                     | –65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm      | 32 LQFP<br>32 LQFP  | 80<br>55    | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board          | 32 LQFP             | 12 to 17    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm      | QFN-32<br>QFN-32    | 31<br>27    | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | 2S2P                    | QFN-32              | 12          | °C/W         |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                |                         |                     | 265<br>265  | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

|                 |                                                                                  | -40°C        |      | 25°C       |              |      | 85°C       |              |      |            |      |
|-----------------|----------------------------------------------------------------------------------|--------------|------|------------|--------------|------|------------|--------------|------|------------|------|
| Symbol          | Characteristic                                                                   | Min          | Тур  | Max        | Min          | Тур  | Max        | Min          | Тур  | Max        | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             |              | 150  | 200        |              | 150  | 200        |              | 150  | 200        | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3)                                                     | 1250         | 1400 | 1550       | 1250         | 1400 | 1550       | 1250         | 1400 | 1550       | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)                                                      | 800          | 950  | 1100       | 800          | 950  | 1100       | 800          | 950  | 1100       | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | 1.2          |      | 2.5        | 1.2          |      | 2.5        | 1.2          |      | 2.5        | V    |
| R <sub>T</sub>  | Internal Termination Resistor                                                    | 43           |      | 57         | 43           | 50   | 57         | 43           |      | 57         | Ω    |
| I <sub>IH</sub> | Input HIGH Current                                                               |              |      | 150        |              |      | 150        |              |      | 150        | μA   |
| IIL             | Input LOW Current CLK CLK                                                        | -150<br>-150 |      | 150<br>150 | -150<br>-150 |      | 150<br>150 | -150<br>-150 |      | 150<br>150 | μΑ   |

#### Table 4. DC CHARACTERISTICS $V_{CC} = 2.5 V$ , $V_{EE} = 0 V$ (Note 2)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

2. Input and output parameters vary 1:1 with V<sub>CC</sub>.

3. All loading with 100  $\Omega$  across LVDS differential outputs.

4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### Table 5. AC CHARACTERISTICS $V_{CC}$ = 2.375 to 2.625 V, $V_{EE}$ = 0 V (Note 5)

|                                      |                                                                                           | <b>−40°C</b> |                | 25°C             |     |                | 85°C             |     |                |                  |      |
|--------------------------------------|-------------------------------------------------------------------------------------------|--------------|----------------|------------------|-----|----------------|------------------|-----|----------------|------------------|------|
| Symbol                               | Characteristic                                                                            | Min          | Тур            | Max              | Min | Тур            | Max              | Min | Тур            | Max              | Unit |
| f <sub>maxLVDS/</sub><br>LVPECL      | Maximum Frequency<br>(See Figure 2. F <sub>max</sub> /JITTER)                             |              | > 1            |                  |     | > 1            |                  |     | > 1            |                  | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay                                                                         | 425          | 525            | 625              | 450 | 550            | 650              | 475 | 575            | 675              | ps   |
| t <sub>skew</sub>                    | Within-Device Skew (Note 6)<br>Device-to-Device Skew (Note 7)<br>Duty Cycle Skew (Note 8) |              | 20<br>85<br>80 | 25<br>160<br>100 |     | 20<br>85<br>80 | 25<br>160<br>100 |     | 20<br>85<br>80 | 35<br>160<br>100 | ps   |
| t <sub>JITTER</sub>                  | RMS Random Clock Jitter                                                                   |              | 0.2            | < 1              |     | 0.2            | < 1              |     | 0.2            | < 1              | ps   |
| V <sub>PP</sub>                      | Minimum Input Swing                                                                       | 150          | 800            | 1200             | 150 | 800            | 1200             | 150 | 800            | 1200             | mV   |
| t <sub>r</sub> /t <sub>f</sub>       | Output Rise/Fall Time (20%-80%)                                                           | 50           | 130            | 200              | 75  | 150            | 225              | 80  | 160            | 230              | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

5. Measured with 400 mV source, 50% duty cycle clock source. All loading with 100  $\Omega$  across differential outputs.

6. Skew is measured between outputs under identical transitions of similar paths through a device.

7. Device-to-Device skew for identical transitions at identical  $V_{CC}$  levels.

8. Duty cycle skew guaranteed only for differential operation measured from the cross point of the input to the cross point of the output.



Figure 2. F<sub>max</sub>



Figure 3. Typical Termination for Output Driver and Device Evaluation



Figure 4. Tape and Reel Pin 1 Quadrant Orientation

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup>                                             |
|------------------|----------------------|-------------------------------------------------------------------|
| MC100EP210SFAG   | LQFP-32<br>(Pb-Free) | 250 Units / Tray                                                  |
| MC100EP210SFAR2G | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant B, Figure 4) |
| MC100EP210SFATWG | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant A, Figure 4) |
| MC100EP210SMNG   | QFN-32<br>(Pb-Free)  | 72 Units / Tray                                                   |
| MC100EP210SMNR4G | QFN-32<br>(Pb-Free)  | 1000 / Tape & Reel                                                |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

**DESCRIPTION:** 

QFN32 5x5 0.5P

PAGE 1 OF 1