# **MC100EPT22**

# **3.3 V Dual LVTTL/LVCMOS to Differential LVPECL Translator**

### Description

The MC100EPT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Because LVPECL (Positive ECL) levels are used only +3.3 V and ground are required. The small outline 8–lead package and the single gate of the EPT22 makes it ideal for those applications where space, performance, and low power are at a premium. Because the mature MOSAIC 5 process is used, low cost and high speed can be added to the list of features.

### Features

- 420 ps Typical Propagation Delay
- Maximum Frequency = > 1.1 GHz Typical
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- PNP LVTTL Inputs for Minimal Loading
- Q Output Will Default HIGH with Inputs Open
- The 100 Series Contains Temperature Compensation.
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



## **ON Semiconductor®**

#### www.onsemi.com





| A | = Assembly Location |
|---|---------------------|
| L | = Wafer Lot         |
| Y | = Year              |
| W | = Work Week         |
| М | = Date Code         |
|   | = Pb-Free Package   |

(Note: Microdot may be in either location) \*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

| Device          | Package                | Shipping†        |
|-----------------|------------------------|------------------|
| MC100EPT22DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units/Tube    |
| MC100EPT22DR2G  | SOIC-8 NB<br>(Pb-Free) | 2500 Tape & Reel |
| MC100EPT22DTG   | TSSOP-8<br>(Pb-Free)   | 100 Tape & Reel  |
| MC100EPT22DTR2G | TSSOP-8<br>(Pb-Free)   | 2500 Tape & Reel |
| MC100EPT22MNR4G | DFN8<br>(Pb-Free)      | 1000 Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

## MC100EPT22





#### Table 1. PIN DESCRIPTION

| PIN                           | FUNCTION                                                                                                                                                                                     |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q0, Q1, <u>Q0</u> , <u>Q1</u> | LVPECL Differential Outputs                                                                                                                                                                  |
| D0, D1                        | LVTTL Inputs                                                                                                                                                                                 |
| V <sub>CC</sub>               | Positive Supply                                                                                                                                                                              |
| GND                           | Ground                                                                                                                                                                                       |
| EP                            | (DFN8 only) Thermal exposed pad<br>must be connected to a sufficient ther-<br>mal conduit. Electrically connect to the<br>most negative supply (GND) or leave<br>unconnected, floating open. |

| Table | 2          | ΔT | TRI  | RI | ITES |
|-------|------------|----|------|----|------|
| Table | <b>~</b> . | ~  | 11/1 | DC |      |

| Characteristics                                                             | Value                                    |
|-----------------------------------------------------------------------------|------------------------------------------|
| Internal Input Pulldown Resistor                                            | N/A                                      |
| Internal Input Pullup Resistor                                              | N/A                                      |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV              |
| Moisture Sensitivity, Indefinite Time Out of                                | Drypack (Note 1) Pb-Free Pkg             |
| SOIC-8 NB<br>TSSOP-8<br>DFN8                                                | Level 1<br>Level 3<br>Level 1            |
| Flammability Rating Oxy                                                     | gen Index: 28 to 34 UL 94 V-0 @ 0.125 in |
| Transistor Count                                                            | 164 Devices                              |
| Meets or exceeds JEDEC Spec EIA/JESD                                        | 78 IC Latchup Test                       |

1. For additional information, see Application Note <u>AND8003/D</u>.

#### **Table 3. MAXIMUM RATINGS**

| Symbol           | Parameter                                | Condition 1         | Condition 2            | Rating      | Unit |
|------------------|------------------------------------------|---------------------|------------------------|-------------|------|
| V <sub>CC</sub>  | Power Supply                             | GND = 0 V           |                        | 6           | V    |
| VI               | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC}$    | 6 to 0      | V    |
| I <sub>out</sub> | Output Current                           | Continuous<br>Surge |                        | 50<br>100   | mA   |
| T <sub>A</sub>   | Operating Temperature Range              |                     |                        | -40 to +85  | °C   |
| T <sub>stg</sub> | Storage Temperature Range                |                     |                        | -65 to +150 | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SOIC-8 NB<br>SOIC-8 NB | 190<br>130  | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | Standard Board      | SOIC-8 NB              | 41 to 44    | °C/W |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8     | 185<br>140  | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8                | 41 to 44    | °C/W |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | DFN8<br>DFN8           | 129<br>84   | °C/W |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                    |                     |                        | 265         | °C   |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | (Note 1)            | DFN8                   | 35 to 40    | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

#### Table 4. TTL INPUT DC CHARACTERISTICS (V<sub>CC</sub> = 3.3 V, GND = 0 V, T<sub>A</sub>= $-40^{\circ}$ C to $85^{\circ}$ C)

| Symbol           | Characteristic         | Condition                | Min | Тур | Max  | Unit |
|------------------|------------------------|--------------------------|-----|-----|------|------|
| I <sub>IH</sub>  | Input HIGH Current     | V <sub>IN</sub> = 2.7 V  |     |     | 20   | μΑ   |
| I <sub>IHH</sub> | Input HIGH Current MAX | $V_{IN} = V_{CC}$        |     |     | 100  | μΑ   |
| ١ <sub>IL</sub>  | Input LOW Current      | V <sub>IN</sub> = 0.5 V  |     |     | -0.6 | mA   |
| V <sub>IK</sub>  | Input Clamp Voltage    | I <sub>IN</sub> = -18 mA |     |     | -1.0 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage     |                          | 2.0 |     |      | V    |
| VIL              | Input LOW Voltage      |                          |     |     | 0.8  | V    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

### Table 5. PECL OUTPUT DC CHARACTERISTICS (V<sub>CC</sub> = 3.3 V, GND = 0.0 V (Note 1))

|                 |                              | -40°C |      | 25°C |      |      | 85°C |      |      |      |      |
|-----------------|------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic               | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>CC</sub> | Power Supply Current         | 32    | 43   | 55   | 35   | 45   | 60   | 37   | 46   | 62   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 2155  | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)  | 1355  | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Output parameters vary 1:1 with V<sub>CC</sub>. 2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

## **MC100EPT22**

|                                        |                                                                                         |     | –40°C     |            |     | 25°C         |            |     | 85°C      |            |      |
|----------------------------------------|-----------------------------------------------------------------------------------------|-----|-----------|------------|-----|--------------|------------|-----|-----------|------------|------|
| Symbol                                 | Characteristic                                                                          | Min | Тур       | Max        | Min | Тур          | Max        | Min | Тур       | Max        | Unit |
| f <sub>max</sub>                       | Maximum Frequency (Figure 2)                                                            | 0.8 | 1.1       |            | 0.8 | 1.1          |            | 0.8 | 1.1       |            | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                             | 250 | 400       | 650        | 250 | 420          | 675        | 300 | 500       | 700        | ps   |
| t <sub>skew</sub>                      | Within–Device Skew (Note 2)<br>Device-to-Device Skew (Note 3)                           |     | 50<br>200 | 100<br>400 |     | 50<br>200    | 100<br>425 |     | 50<br>200 | 100<br>400 | ps   |
| t <sub>JITTER</sub>                    | Random Clock Jitter (Figure 2)                                                          |     | 0.2       | < 1        |     | 0.2          | < 1        |     | 0.2       | < 1        | ps   |
| $t_{JIT(\Phi)}$                        | Additive Phase RMS Jitter<br>Integration Range 12 kHz to 20 MHz<br>25 MHz<br>156.25 MHz |     |           |            |     | 0.05<br>0.16 |            |     |           |            | ps   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times<br>Q, Q (20%–80%)                                                | 50  | 110       | 200        | 60  | 120          | 220        | 70  | 140       | 250        | ps   |

### Table 6. AC CHARACTERISTICS ( $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}, \text{GND} = 0.0 \text{ V} \text{ (Note 1)}$ )

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Measured using a 2.4 V source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

Skew is measured between outputs under identical transitions and conditions on any one device.

3. Device-to-Device Skew for identical transitions at identical V<sub>CC</sub> levels.







Figure 4. Typical Phase Noise Plot at f<sub>carrier</sub> = 156.25 MHz

The above phase noise plots captured using Agilent E5052A show additive phase noise of the MC100EPT22 device at frequencies 25 MHz and 156.25 MHz respectively at an operating voltage of 3.3 V in room temperature. The RMS Phase Jitter contributed by the device (integrated

between 12 kHz and 20 MHz; as shown in the shaded region of the plot) at each of the frequencies is 158 fs and 48 fs respectively. The input source used for the phase noise measurements is Agilent E8663B.



Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | _ | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | _ | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | _ | Interfacing Between LVDS and ECL            |
| AN1672/D  | _ | The ECL Translator Guide                    |
| AND8001/D | _ | Odd Number Counters Design                  |
| AND8002/D | _ | Marking and Date Codes                      |
| AND8020/D | _ | Termination of ECL Logic Devices            |
| AND8066/D | _ | Interfacing with ECLinPS                    |
| AND8090/D | _ | AC Characteristics of ECL Devices           |

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





DIMENSIONS: MILLIMETERS

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 98AON18658D               | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DFN8, 2.0X2.0, 0.5MM PITC | PITCH PAGE 1 O                                                                                                                                                                     |  |  |  |  |  |
| ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights or there. |                           |                                                                                                                                                                                    |  |  |  |  |  |





\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                  | 98ASB42564B                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                |                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                      | PTION: SOIC-8 NB                                                                            |                                                                                                                                                                                                                                                                                                               |                                                       |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product on<br>hcidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |  |  |  |  |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER EMITTER 5. BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: CATHODE 1 PIN 1. 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: PIN 1. GROUND BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE P-SOURCE 3 P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE 2. ANODE SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC COMMON CATHODE/VCC 3 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 COMMON ANODE/GND 8. STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. 4. DRAIN, #2 GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 DRAIN 1 7. 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. LINE 1 OUT 8. STYLE 27: PIN 1. ILIMIT 2 OVI 0 UVLO З. 4. INPUT+ 5. SOURCE SOURCE 6. SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: ANODE ANODE PIN 1. 2. ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 3. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. 4. GATE 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |
| ON Semiconductor and unarrest and the trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |             |                                                                                                                                                                                     |             |  |

SOURCE 1/DRAIN 2

7.

8. GATE 1

7.

8

rights of others

COLLECTOR, #1

COLLECTOR, #1





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 98AON00236D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TSSOP 8     |                                                                                                                                                                                     | PAGE 1 OF 1 |  |
| ON Semiconductor and (1) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |             |                                                                                                                                                                                     |             |  |

<sup>©</sup> Semiconductor Components Industries, LLC, 2019

rights of others.