## MC100LVEL13

# 3.3 V ECL Dual 1:3 Fanout Buffer

#### Description

The MC100LVEL13 is a dual, fully differential 1:3 fanout buffer. The Low Output-Output Skew of the device makes it ideal for distributing two different frequency synchronous signals.

The differential inputs have special circuitry which ensures device stability under open input conditions. When both differential inputs are left open the D input will pull down to  $V_{EE}$ , The  $\overline{D}$  input will bias around  $V_{CC}/2$  and the Q output will go LOW.

#### **Features**

- 500 ps Typical Propagation Delays
- 50 ps Output-Output Skews
- ESD Protection: > 2 kV Human Body Model
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors
- Q Output will Default LOW with Inputs Open or at V<sub>EE</sub>
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity: Level 3 (Pb-Free)
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 143 Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



#### ON Semiconductor®

www.onsemi.com



SOIC-20 WB DW SUFFIX CASE 751D

#### **MARKING DIAGRAM\***



A = Assembly Location

WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

#### **ORDERING INFORMATION**

| Device           | Package                 | Shipping†           |
|------------------|-------------------------|---------------------|
| MC100LVEL13DWG   | SOIC-20 WB<br>(Pb-Free) | 38 Units / Tube     |
| MC100LVEL13DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>For additional marking information, refer to Application Note <u>AND8002/D</u>.

### MC100LVEL13



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. Logic Diagram and Pinout: 20-Lead SOIC (Top View)

#### **Table 1. PIN DESCRIPTION**

| PIN             | FUNCTION                       |
|-----------------|--------------------------------|
| Qna, Qna        | ECL Differential Clock Outputs |
| Qnb, Qnb        | ECL Differential Clock Outputs |
| CLKn, CLKn      | ECL Differential Clock Inputs  |
| V <sub>CC</sub> | Positive Supply                |
| V <sub>EE</sub> | Negative Supply                |

#### **Table 2. MAXIMUM RATINGS**

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2                                                       | Rating            | Unit   |
|-------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------------|--------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                   | 8 to 0            | V      |
| V <sub>EE</sub>   | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                   | –8 to 0           | V      |
| VI                | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6 to 0<br>-6 to 0 | V<br>V |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                                                                   | 50<br>100         | mA     |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                                                                   | -40 to +85        | °C     |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                                                                   | −65 to +150       | °C     |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-20 WB<br>SOIC-20 WB                                          | 90<br>60          | °C/W   |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-20 WB                                                        | 30 to 35          | °C/W   |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                              | < 2 to 3 sec @ 260°C                           |                                                                   | 265               | °C     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 3. LVPECL DC CHARACTERISTICS (V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 1))

|                 |                                                                                                                         |             | -40°C |            | 25°C        |      | 85°C       |             |      |            |      |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|------|
| Symbol          | Characteristic                                                                                                          | Min         | Тур   | Max        | Min         | Тур  | Max        | Min         | Тур  | Max        | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                    |             | 30    | 38         |             | 30   | 38         |             | 32   | 40         | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                            | 2215        | 2295  | 2420       | 2275        | 2345 | 2420       | 2275        | 2345 | 2420       | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                             | 1470        | 1605  | 1745       | 1490        | 1595 | 1680       | 1490        | 1595 | 1680       | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                       | 2135        |       | 2420       | 2135        |      | 2420       | 2135        |      | 2420       | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                        | 1490        |       | 1825       | 1490        |      | 1825       | 1490        |      | 1825       | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3)<br>V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | 1.3<br>1.5  |       | 2.9<br>2.9 | 1.2<br>1.4  |      | 2.9<br>2.9 | 1.2<br>1.4  |      | 2.9<br>2.9 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                      |             |       | 150        |             |      | 150        |             |      | 150        | μΑ   |
| I <sub>IL</sub> | Input LOW Current CLKn CLKn                                                                                             | 0.5<br>-300 |       |            | 0.5<br>–300 |      |            | 0.5<br>–300 |      |            | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary  $\pm 0.3$  V.
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V.
- 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

Table 4. LVNECL DC CHARACTERISTICS ( $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 1))

|                 |                                                                                                                |              | -40°C |              | 25°C         |       | 85°C         |              |       |              |      |
|-----------------|----------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|------|
| Symbol          | Characteristic                                                                                                 | Min          | Тур   | Max          | Min          | Тур   | Max          | Min          | Тур   | Max          | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                           |              | 30    | 38           |              | 30    | 38           |              | 32    | 40           | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                   | -1085        | -1005 | -880         | -1025        | -955  | -880         | -1025        | -955  | -880         | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                    | -1830        | -1695 | -1555        | -1810        | -1705 | -1620        | -1810        | -1705 | -1620        | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                              | -1165        |       | -880         | -1165        |       | -880         | -1165        |       | -880         | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                               | -1810        |       | -1475        | -1810        |       | -1475        | -1810        |       | -1475        | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode Range (Differential) (Note 3) V <sub>PP</sub> < 500 mV V <sub>PP</sub> ≥ 500 mV | -2.0<br>-1.8 |       | -0.4<br>-0.4 | -2.1<br>-1.9 |       | -0.4<br>-0.4 | -2.1<br>-1.9 |       | -0.4<br>-0.4 | ٧    |
| I <sub>IH</sub> | Input HIGH Current                                                                                             |              |       | 150          |              |       | 150          |              |       | 150          | μΑ   |
| I <sub>IL</sub> | Input LOW Current CLKn CLKn                                                                                    | 0.5<br>-300  |       |              | 0.5<br>–300  |       |              | 0.5<br>–300  |       |              | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary  $\pm 0.3$  V.
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V.
- V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

#### MC100LVEL13

Table 5. AC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V}$ ;  $V_{EE} = 0.0 \text{ V}$  or  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 1))

|                                      |                                                                      |     | -40°C |          | 25°C |     | 85°C     |     |     |          |      |
|--------------------------------------|----------------------------------------------------------------------|-----|-------|----------|------|-----|----------|-----|-----|----------|------|
| Symbol                               | Characteristic                                                       | Min | Тур   | Max      | Min  | Тур | Max      | Min | Тур | Max      | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                                             |     | TBD   |          |      | TBD |          |     | TBD |          | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay CLK to Q/Q                                         | 410 |       | 600      | 430  | 500 | 620      | 450 |     | 640      | ps   |
| t <sub>sk(O)</sub>                   | Output-Output Skew<br>Any Qa to Qa, Any Qb to Qb<br>Any Qa to Any Qb |     |       | 50<br>75 |      |     | 50<br>75 |     |     | 50<br>75 | ps   |
| t <sub>skew</sub>                    | Duty Cycle Skew  t <sub>PLH</sub> -t <sub>PHL</sub>                  |     |       | 50       |      |     | 50       |     |     | 50       | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                                                |     | TBD   |          |      | TBD |          |     | TBD |          | ps   |
| $V_{PP}$                             | Input Swing (Note 2)                                                 | 150 |       | 1000     | 150  |     | 1000     | 150 |     | 1000     | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q (20%-80%)                                   | 230 |       | 500      | 230  |     | 500      | 230 |     | 500      | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1.  $V_{EE}$  can vary  $\pm 0.3$  V.
- 2. V<sub>PP</sub>(min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of ≈40.



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D - Termination of ECL Logic Devices)

#### **Resource Reference of Application Notes**

AN1405/D **ECL Clock Distribution Techniques** AN1406/D Designing with PECL (ECL at +5.0 V) AN1503/D ECLinPS™ I/O SPiCE Modeling Kit Metastability and the ECLinPS Family AN1504/D AN1568/D - Interfacing Between LVDS and ECL AN1672/D The ECL Translator Guide

AND8001/D Odd Number Counters Design AND8002/D Marking and Date Codes

Termination of ECL Logic Devices AND8020/D

Interfacing with ECLinPS AND8066/D

AND8090/D - AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





SOIC-20 WB CASE 751D-05 **ISSUE H** 

**DATE 22 APR 2015** 



- DIMENSIONS ARE IN MILLIMETERS.
   INTERPRET DIMENSIONS AND TOLERANCES.
- PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL

|     | MILLIMETERS |       |  |  |  |  |  |  |  |
|-----|-------------|-------|--|--|--|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |  |  |  |
| b   | 0.35        | 0.49  |  |  |  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |  |  |  |
| E   | 7.40        | 7.60  |  |  |  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |  |  |  |
| A   | 0 °         | 7 °   |  |  |  |  |  |  |  |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot ΥY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Documen<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | SOIC-20 WB  |                                                                                                                                                                        | PAGE 1 OF 1 |  |  |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.