# MOSFET Driver, High Speed, Dual

The MC34152/MC33152 are dual noninverting high speed drivers specifically designed for applications that require low current digital signals to drive large capacitive loads with high slew rates. These devices feature low input current making them CMOS/LSTTL logic compatible, input hysteresis for fast output switching that is independent of input transition time, and two high current totem pole outputs ideally suited for driving power MOSFETs. Also included is an undervoltage lockout with hysteresis to prevent system erratic operation at low supply voltages.

Typical applications include switching power supplies, dc-to-dc converters, capacitor charge pump voltage doublers/inverters, and motor controllers.

This device is available in dual-in-line and surface mount packages.

## Features

- Two Independent Channels with 1.5 A Totem Pole Outputs
- Output Rise and Fall Times of 15 ns with 1000 pF Load
- CMOS/LSTTL Compatible Inputs with Hysteresis
- Undervoltage Lockout with Hysteresis
- Low Standby Current
- Efficient High Frequency Operation
- Enhanced System Performance with Common Switching Regulator Control ICs
- NCV Prefix for Automotive and Other Applications Requiring Site and Change Controls
- These are Pb-Free and Halide-Free Devices



ON

## **ON Semiconductor®**

http://onsemi.com

#### MARKING DIAGRAMS



(Note: Microdot may be in either location)



## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

## **MAXIMUM RATINGS**

| Rating                                                                                                                                                                                                                                                                                                         | Symbol                                                                   | Value                                 | Unit                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------|------------------------|
| Power Supply Voltage                                                                                                                                                                                                                                                                                           |                                                                          | 20                                    | V                      |
| Logic Inputs (Note 1)                                                                                                                                                                                                                                                                                          | V <sub>in</sub>                                                          | $-0.3$ to $+V_{CC}$                   | V                      |
| Drive Outputs (Note 2)<br>Totem Pole Sink or Source Current<br>Diode Clamp Current (Drive Output to V <sub>CC</sub> )                                                                                                                                                                                          |                                                                          | 1.5<br>1.0                            | A                      |
| Power Dissipation and Thermal Characteristics<br>D Suffix, Plastic Package Case 751<br>Maximum Power Dissipation @ $T_A = 50^{\circ}C$<br>Thermal Resistance, Junction–to–Air<br>P Suffix, Plastic Package, Case 626<br>Maximum Power Dissipation @ $T_A = 50^{\circ}C$<br>Thermal Resistance, Junction–to–Air | Ρ <sub>D</sub><br>R <sub>θJA</sub><br>Ρ <sub>D</sub><br>R <sub>θJA</sub> | 0.56<br>180<br>1.0<br>100             | W<br>°C/W<br>₩<br>°C/W |
| Operating Junction Temperature                                                                                                                                                                                                                                                                                 | TJ                                                                       | +150                                  | °C                     |
| Operating Ambient Temperature MC34152<br>MC33152<br>MC33152V, NCV33152                                                                                                                                                                                                                                         | T <sub>A</sub>                                                           | 0 to +70<br>-40 to +85<br>-40 to +125 | °C                     |
| Storage Temperature Range                                                                                                                                                                                                                                                                                      | T <sub>stg</sub>                                                         | -65 to +150                           | °C                     |
| Electrostatic Discharge Sensitivity (ESD) (Note 3)<br>Human Body Model (HBM)<br>Machine Model (MM)<br>Charged Device Model (CDM)                                                                                                                                                                               | ESD                                                                      | 2000<br>200<br>1500                   | V                      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

For optimum switching speed, the maximum input voltage should be limited to 10 V or V<sub>CC</sub>, whichever is less.
Maximum package power dissipation limits must be observed.
ESD protection per following tests:

JEDEC Standard JESD22-A114-F for HBM JEDEC Standard JESD22-A115-A for MM JEDEC Standard JESD22-C101D for CDM.

| ELECTRICAL CHARACTERISTI               | <b>CS</b> (V <sub>CC</sub> = 12 V, for typical values $T_A = 25^{\circ}C$ , for min/max val | ues $T_A$ is the operating ambient |
|----------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------|
| temperature range that applies [Note 4 | ], unless otherwise noted.)                                                                 |                                    |

| Characteris                                                                                                                                                                                                                                             | tics                                                                 | Symbol                             | Min                          | Тур                                       | Max                         | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------|------------------------------|-------------------------------------------|-----------------------------|------|
| LOGIC INPUTS                                                                                                                                                                                                                                            |                                                                      |                                    |                              |                                           |                             |      |
| Input Threshold Voltage<br>Out<br>Out                                                                                                                                                                                                                   | put Transition High–to–Low State<br>put Transition Low–to–High State | V <sub>IH</sub><br>V <sub>IL</sub> | _<br>0.8                     | 1.75<br>1.58                              | 2.6<br>_                    | V    |
| Input Current<br>High State (V <sub>IH</sub> = 2.6 V)<br>Low State (V <sub>IL</sub> = 0.8 V)                                                                                                                                                            |                                                                      | I <sub>IH</sub><br>I <sub>IL</sub> | -                            | 100<br>20                                 | 300<br>100                  | μΑ   |
| DRIVE OUTPUT                                                                                                                                                                                                                                            |                                                                      |                                    |                              |                                           |                             |      |
| Output Voltage<br>Low State ( $I_{sink} = 10 \text{ mA}$ )<br>( $I_{sink} = 50 \text{ mA}$ )<br>( $I_{sink} = 400 \text{ mA}$ )<br>High State ( $I_{source} = 10 \text{ mA}$ )<br>( $I_{source} = 50 \text{ mA}$ )<br>( $I_{source} = 400 \text{ mA}$ ) |                                                                      | V <sub>OL</sub><br>V <sub>OH</sub> | -<br>-<br>10.5<br>10.4<br>10 | 0.8<br>1.1<br>1.8<br>11.2<br>11.1<br>10.8 | 1.2<br>1.5<br>2.5<br>-<br>- | V    |
| Output Pull–Down Resistor                                                                                                                                                                                                                               |                                                                      | R <sub>PD</sub>                    | _                            | 100                                       | -                           | kΩ   |
| SWITCHING CHARACTERISTICS (T <sub>A</sub> = 25                                                                                                                                                                                                          | °C)                                                                  | ·                                  |                              |                                           |                             |      |
| Propagation Delay (C <sub>L</sub> = 1.0 nF)<br>Logic Input to: Drive Output Rise (10%<br>Drive Output Fall (90%                                                                                                                                         | Input to 10% Output)<br>Input to 90% Output)                         | tplh (IN/OUT)<br>tphl (IN/OUT)     |                              | 55<br>40                                  | 120<br>120                  | ns   |
| Drive Output Rise Time (10% to 90%)                                                                                                                                                                                                                     | $C_L = 1.0 \text{ nF}$<br>$C_L = 2.5 \text{ nF}$                     | t <sub>r</sub>                     |                              | 14<br>36                                  | 30<br>-                     | ns   |
| Drive Output Fall Time (90% to 10%)                                                                                                                                                                                                                     | $C_L = 1.0 \text{ nF}$<br>$C_L = 2.5 \text{ nF}$                     | t <sub>f</sub>                     |                              | 15<br>32                                  | 30<br>-                     | ns   |
| TOTAL DEVICE                                                                                                                                                                                                                                            |                                                                      | ·                                  |                              |                                           |                             |      |
| Power Supply Current<br>Standby (Logic Inputs Grounded)<br>Operating ( $C_L$ = 1.0 nF Drive Outputs 1 a                                                                                                                                                 | nd 2, f = 100 kHz)                                                   | Icc                                |                              | 6.0<br>10.5                               | 8.0<br>15                   | mA   |
| Operating Voltage                                                                                                                                                                                                                                       |                                                                      | V <sub>CC</sub>                    | 6.1                          | -                                         | 18                          | V    |
| UNDERVOLTAGE LOCKOUT                                                                                                                                                                                                                                    |                                                                      |                                    |                              |                                           |                             |      |
| Startup Threshold                                                                                                                                                                                                                                       |                                                                      | V <sub>th</sub>                    | -                            | 5.8                                       | 6.1                         | V    |
| Minimum Operating Voltage After Turn-On (V <sub>CC</sub> )                                                                                                                                                                                              |                                                                      | V <sub>CC(min)</sub>               | -                            | 5.3                                       | -                           | V    |
| A Low duty cycle pulse techniques are used                                                                                                                                                                                                              | during test to maintain junction temp                                | aratura as closa to                | ambient a                    | e nossihla                                |                             |      |

ა µ0 le. emp

w duty cycle pulse techniques are used during test to maintain junction terr  $T_{low} = 0^{\circ}C$  for MC34152, -40°C for MC33152, -40°C for MC33152V  $T_{high} = +70^{\circ}C$  for MC34152, +85°C for MC33152, +125°C for MC33152V NCV33152:  $T_{low} = -40^{\circ}C$ ,  $T_{high} = +125^{\circ}C$ . Guaranteed by design.





5 V

Figure 2. Switching Characteristics Test Clrcuit



Figure 4. Logic Input Current versus Input Voltage



Figure 3. Switching Waveform Definitions

90%



Figure 5. Logic Input Threshold Voltage versus Temperature



igure 7. Drive Output Low to High Propagation Delay versus Logic Input Overdrive Voltage



Figure 8. Drive Output Clamp Voltage versus Clamp Current



Figure 9. Drive Output Saturation Voltage versus Load Current





Figure 11. Drive Output Rise Time



Figure 12. Drive Output Fall Time



Figure 15. Supply Current versus Input Frequency

Figure 16. Supply Current versus Supply Voltage

## Description

The MC34152 is a dual noninverting high speed driver specifically designed to interface low current digital circuitry with power MOSFETs. This device is constructed with Schottky clamped Bipolar Analog technology which offers a high degree of performance and ruggedness in hostile industrial environments.

#### Input Stage

The Logic Inputs have 170 mV of hysteresis with the input threshold centered at 1.67 V. The input thresholds are insensitive to V<sub>CC</sub> making this device directly compatible with CMOS and LSTTL logic families over its entire operating voltage range. Input hysteresis provides fast output switching that is independent of the input signal transition time, preventing output oscillations as the input thresholds are crossed. The inputs are designed to accept a signal amplitude ranging from ground to V<sub>CC</sub>. This allows the output of one channel to directly drive the input of a second channel for master-slave operation. Each input has a 30 k $\Omega$  pulldown resistor so that an unconnected open input will cause the associated Drive Output to be in a known low state.

## **Output Stage**

APPLICATIONS INFORMATION

Each totem pole Drive Output is capable of sourcing and sinking up to 1.5 A with a typical 'on' resistance of 2.4  $\Omega$ at 1.0 A. The low 'on' resistance allows high output currents to be attained at a lower  $V_{CC}$  than with comparative CMOS drivers. Each output has a 100 k $\Omega$ pulldown resistor to keep the MOSFET gate low when V<sub>CC</sub> is less than 1.4 V. No over current or thermal protection has been designed into the device, so output shorting to  $V_{CC}$  or ground must be avoided.

Parasitic inductance in series with the load will cause the driver outputs to ring above V<sub>CC</sub> during the turn-on transition, and below ground during the turn-off transition. With CMOS drivers, this mode of operation can cause a destructive output latchup condition. The MC34152 is immune to output latchup. The Drive Outputs contain an internal diode to V<sub>CC</sub> for clamping positive voltage transients. When operating with V<sub>CC</sub> at 18 V, proper power supply bypassing must be observed to prevent the output ringing from exceeding the maximum 20 V device rating. Negative output transients are clamped by the internal NPN pullup transistor. Since full supply voltage is applied across the NPN pullup during the negative output transient, power dissipation at high frequencies can become excessive. Figures 19, 20, and 21 show a method of using external Schottky diode clamps to reduce driver power dissipation.

#### **Undervoltage Lockout**

An undervoltage lockout with hysteresis prevents erratic system operation at low supply voltages. The UVLO forces the Drive Outputs into a low state as V<sub>CC</sub> rises from 1.4 V to the 5.8 V upper threshold. The lower UVLO threshold is 5.3 V, yielding about 500 mV of hysteresis.

#### **Power Dissipation**

Circuit performance and long term reliability are enhanced with reduced die temperature. Die temperature increase is directly related to the power that the integrated circuit must dissipate and the total thermal resistance from the junction to ambient. The formula for calculating the junction temperature with the package in free air is:

$$T_{J} = T_{A} + P_{D} (R_{\theta JA})$$

 $T_J$  = Junction Temperature where: T<sub>A</sub> = Ambient Temperature  $P_D$  = Power Dissipation  $R_{\theta,IA}$  = Thermal Resistance Junction to Ambient

There are three basic components that make up total power to be dissipated when driving a capacitive load with respect to ground. They are:

$$P_{D} = P_{Q} + P_{C+P}T$$

where:

P<sub>Q</sub> = Quiescent Power Dissipation

P<sub>C</sub> = Capacitive Load Power Dissipation

P<sub>T</sub> = Transition Power Dissipation

The quiescent power supply current depends on the supply voltage and duty cycle as shown in Figure 16. The device's quiescent power dissipation is:

 $P_Q = V_{CC} (I_{CCL} [1-D] + I_{CCH} [D])$ 

I<sub>CCI</sub> = Supply Current with Low State Drive where: Outputs I<sub>CCH</sub> = Supply Current with High State Drive Outputs

D = Output Duty Cycle

The capacitive load power dissipation is directly related to the load capacitance value, frequency, and Drive Output voltage swing. The capacitive load power dissipation per driver is:

$$P_{C} = V_{CC} (V_{OH} - V_{OL}) C_{L} f$$

 $V_{OH}$  = High State Drive Output Voltage where:

$$V_{OL}$$
 = Low State Drive Output Voltage

 $C_L$  = Load Capacitance f = Frequency

When driving a MOSFET, the calculation of capacitive load power P<sub>C</sub> is somewhat complicated by the changing gate to source capacitance CGS as the device switches. To

aid in this calculation, power MOSFET manufacturers provide gate charge information on their data sheets. Figure 17 shows a curve of gate voltage versus gate charge for the ON Semiconductor MTM15N50. Note that there are three distinct slopes to the curve representing different input capacitance values. To completely switch the MOSFET 'on,' the gate must be brought to 10 V with respect to the source. The graph shows that a gate charge Qg of 110 nC is required when operating the MOSFET with a drain to source voltage V<sub>DS</sub> of 400 V.



Figure 17. Gate-to-Source Voltage versus Gate charge

The capacitive load power dissipation is directly related to the required gate charge, and operating frequency. The capacitive load power dissipation per driver is:

$$P_{C(MOSFET)} = V_{CC} Q_g f$$

The flat region from 10 nC to 55 nC is caused by the drain-to-gate Miller capacitance, occurring while the MOSFET is in the linear region dissipating substantial amounts of power. The high output current capability of the MC34152 is able to quickly deliver the required gate charge for fast power efficient MOSFET switching. By operating the MC34152 at a higher V<sub>CC</sub>, additional charge can be provided to bring the gate above 10 V. This will reduce the 'on' resistance of the MOSFET at the expense of higher driver dissipation at a given operating frequency.

The transition power dissipation is due to extremely short simultaneous conduction of internal circuit nodes when the Drive Outputs change state. The transition power dissipation per driver is approximately:

$$\label{eq:pt} \begin{split} P_T &\approx V_{CC} \; (1.08 \; V_{CC} \; C_L \; f - 8 \; x \; 10^{-4}) \\ P_T \; must \; be \; greater \; than \; zero. \end{split}$$

Switching time characterization of the MC34152 is performed with fixed capacitive loads. Figure 13 shows that for small capacitance loads, the switching speed is limited by transistor turn-on/off time and the slew rate of the internal nodes. For large capacitance loads, the switching speed is limited by the maximum output current capability of the integrated circuit.

## LAYOUT CONSIDERATIONS

High frequency printed circuit layout techniques are imperative to prevent excessive output ringing and overshoot. **Do not attempt to construct the driver circuit on wire-wrap or plug-in prototype boards.** When driving large capacitive loads, the printed circuit board must contain a low inductance ground plane to minimize the voltage spikes induced by the high ground ripple currents. All high current loops should be kept as short as possible using heavy copper runs to provide a low impedance high frequency path. For optimum drive



The MC34152 greatly enhances the drive capabilities of common switching regulators and CMOS/TTL logic devices.

#### Figure 18. Enhanced System Performance with Common Switching Regulators



Output Schottky diodes are recommended when driving inductive loads at high frequencies. The diodes reduce the driver's power dissipation by preventing the output pins from being driven above  $V_{CC}$  and below ground.

Figure 20. Direct Transformer Drive

performance, it is recommended that the initial circuit design contains dual power supply bypass capacitors connected with short leads as close to the  $V_{CC}$  pin and ground as the layout will permit. Suggested capacitors are a low inductance 0.1  $\mu$ F ceramic in parallel with a 4.7  $\mu$ F tantalum. Additional bypass capacitors may be required depending upon Drive Output loading and circuit layout.

Proper printed circuit board layout is extremely critical and cannot be over emphasized.



Series gate resistor  $R_g$  may be needed to damp high frequency parasitic oscillations caused by the MOSFET input capacitance and any series wiring inductance in the gate-source circuit.  $R_g$  will decrease the MOSFET switching speed. Schottky diode  $D_1$  can reduce the driver's power dissipation due to excessive ringing, by preventing the output pin from being driven below ground.

#### Figure 19. MOSFET Parasitic Oscillations



Figure 21. Isolated MOSFET Drive



In noise sensitive applications, both conducted and radiated EMI can be reduced significantly by controlling the MOSFET's turn-on and turn-off times.





The totem-pole outputs can furnish negative base current for enhanced transistor turn-off, with the addition of capacitor  $C_1$ .

#### Figure 23. Bipolar Transistor Drive



The capacitor's equivalent series resistance limits the Drive Output Current to 1.5 A. An additional series resistor may be required when using tantalum or other low ESR capacitors.

#### Figure 24. Dual Charge Pump Converter

| Output Load Regulation |                     |                     |  |  |
|------------------------|---------------------|---------------------|--|--|
| I <sub>O</sub> (mA)    | +V <sub>0</sub> (V) | –V <sub>O</sub> (V) |  |  |
| 0                      | 27.7                | -13.3               |  |  |
| 1.0                    | 27.4                | -12.9               |  |  |
| 10                     | 26.4                | -11.9               |  |  |
| 20                     | 25.5                | -11.2               |  |  |
| 30                     | 24.6                | -10.5               |  |  |
| 50                     | 22.6                | -9.4                |  |  |

## **ORDERING INFORMATION**

| Device        | Package             | Shipping <sup>†</sup> |
|---------------|---------------------|-----------------------|
| MC34152DG     | SOIC–8<br>(Pb–Free) | 98 Units / Rail       |
| MC34152DR2G   | SOIC–8<br>(Pb–Free) | 2500 Tape & Reel      |
| MC34152PG     | PDIP-8<br>(Pb-Free) | 50 Units / Rail       |
| MC33152DG     | SOIC–8<br>(Pb–Free) | 98 Units / Rail       |
| MC33152DR2G   | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel      |
| MC33152PG     | PDIP-8<br>(Pb-Free) | 50 Units / Rail       |
| MC33152VDG    | SOIC-8<br>(Pb-Free) | 98 Units / Rail       |
| MC33152VDR2G  | SOIC–8<br>(Pb–Free) | 2500 Tape & Reel      |
| NCV33152DR2G* | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NCV prefix is for automotive and other applications requiring site and change control.





A = Assembly Location

- WL = Wafer Lot
- YY = Year
- WW = Work Week
- G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present.







\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |  |  |  |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. |             |                                                                                                                                                                                     |             |  |  |  |

© Semiconductor Components Industries, LLC, 2019

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR З. 4. EMITTER EMITTER 5. 6. BASE 7 BASE 8. EMITTER STYLE 5: PIN 1. DRAIN 2. DRAIN З. DRAIN DRAIN 4. 5. GATE 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6. BASE, DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. 4. TXE 5. RXE 6. VFF GND 7. 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 З. CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C З. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. EMITTER, #1 BASE, #2 2. З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 З. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: PIN 1. GROUND BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND BIAS 2 INPUT 6. 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE P-SOURCE 3 P-GATE 4. 5. P-DRAIN 6. P-DRAIN N-DRAIN 7. 8. N-DRAIN STYLE 18: PIN 1. ANODE 2. ANODE SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC I/O LINE 3 4. 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt ENABLE З. 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: PIN 1. DRAIN 1 DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

| STYLE 3:<br>PIN 1. DRAIN, DIE #1<br>2. DRAIN, #1<br>3. DRAIN, #2<br>4. DRAIN, #2<br>5. GATE, #2<br>6. SOURCE, #2<br>7. GATE, #1<br>8. SOURCE, #1                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 7:<br>PIN 1. INPUT<br>2. EXTERNAL BYPASS<br>3. THIRD STAGE SOURCE<br>4. GROUND<br>5. DRAIN<br>6. GATE 3<br>7. SECOND STAGE Vd<br>8. FIRST STAGE Vd                    |
| STYLE 11:<br>PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2<br>4. GATE 2<br>5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1                                               |
| STYLE 15:<br>PIN 1. ANODE 1<br>2. ANODE 1<br>3. ANODE 1<br>4. ANODE 1<br>5. CATHODE, COMMON<br>6. CATHODE, COMMON<br>7. CATHODE, COMMON<br>8. CATHODE, COMMON               |
| STYLE 19:<br>PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2<br>4. GATE 2<br>5. DRAIN 2<br>6. MIRROR 2<br>7. DRAIN 1<br>8. MIRROR 1                                             |
| STYLE 23:<br>PIN 1. LINE 1 IN<br>2. COMMON ANODE/GND<br>3. COMMON ANODE/GND<br>4. LINE 2 IN<br>5. LINE 2 OUT<br>6. COMMON ANODE/GND<br>7. COMMON ANODE/GND<br>8. LINE 1 OUT |
| STYLE 27:<br>PIN 1. ILIMIT<br>2. OVLO<br>3. UVLO<br>4. INPUT+<br>5. SOURCE<br>6. SOURCE<br>7. SOURCE<br>8. DRAIN                                                            |

#### DATE 16 FEB 2011

STYLE 4: ANODE ANODE PIN 1. 2. ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE, #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE SOURCE 2. 3. 4. GATE 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER З. COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE CATHODE COLLECTOR/ANODE 6. 7. COLLECTOR/ANODE 8. STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET 3. 4. GND 5. 6. V MON VBULK 7. VBULK 8. VIN

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |  |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability including without limitation special consequential or incidental damages. ON Semiconductor does not convey any license under its nater it chots nor the |             |                                                                                                                                                                                     |             |  |  |  |

SOURCE 1/DRAIN 2

7.

8. GATE 1

7.

8

rights of others.

COLLECTOR, #1

COLLECTOR, #1