

Data sheet: technical data

## **1** General description

The 33926 is a SMARTMOS monolithic H-bridge power IC designed primarily for automotive electronic throttle control, but is applicable to any low-voltage DC servo motor control application within the current and voltage limits stated in this specification. It meets the stringent requirements of automotive applications and is fully AEC-Q100 grade 1 qualified.

The 33926 is able to control inductive loads with currents up to 5.0 A peak. RMS current capability is subject to the degree of heatsinking provided to the device package. Internal peak-current limiting (regulation) is activated at load currents above 6.5 A  $\pm$ 1.5 A. Output loads can be pulse width modulated (PWM'ed) at frequencies up to 20 kHz. A load current feedback feature provides a proportional (0.24 % of the load current) current output suitable for monitoring by a microcontroller's A/D input. A status flag output reports undervoltage, overcurrent, and overtemperature fault conditions.

Two independent inputs provide polarity control of two half-bridge totem-pole outputs. Two independent disable inputs are provided to force the H-bridge outputs to tri-state (high-impedance off state). An inverted input changes the IN1 and IN2 inputs to low (true logic).

## 2 Simplified application diagram



## 3 Features and benefits

• 5.0 V to 28 V continuous operation (transient operation from 5.0 V to 40 V)



- 225 mΩ maximum R<sub>DS(on)</sub> at 150 °C (each H-bridge MOSFET)
- 3.0 V and 5.0 V TTL/CMOS logic compatible inputs
- Overcurrent limiting (regulation) via an internal constant-off-time PWM
- Output short-circuit protection (short to V<sub>PWR</sub> or ground)
- Temperature dependent current limit threshold reduction
- All inputs have an internal source/sink to define the default (floating input) states
- Sleep mode with current draw < 50 µA (with inputs floating or set to match default logic states)
- AEC-Q100 grade 1 qualified

## **4** Applications

- Electronic throttle control (ETC)
- Exhaust gas recirculation (EGR)
- Turbo flap control
- Industrial and medical pumps and motor control

## 5 Ordering information

This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <u>http://www.nxp.com</u> and perform a part number search.

| Table 1. Orderable parts   | 6                                 |                                       |
|----------------------------|-----------------------------------|---------------------------------------|
| Part number <sup>[1]</sup> | Operating temperature             | Package                               |
| MC33926PNB                 |                                   | 32-pin PQFN                           |
| MC33926AES                 | T <sub>A</sub> = −40 °C to 125 °C | 28-pin HVQFN with inspectable fillets |

[1] To order parts in tape and reel, add the R2 suffix to the part number.

5.0 A throttle control H-bridge

#### Internal block diagram 6



#### **Pinning information** 7



#### 7.1 Pinning

#### 5.0 A throttle control H-bridge



### 7.2 Pin description

For functional description of each pin see Section 9.2 "Functional pin description".

| 32-pin PQFN    | 28-pin QFN      | Pin name | Pin function  | Formal name             | Definition                                                                                                                                                                                                                |
|----------------|-----------------|----------|---------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | 28              | IN2      | Logic input   | Input 2                 | Logic input control of OUT2; example, when IN2 is logic high, OUT2 is set to $V_{PWR}$ , and when IN2 is logic low, OUT2 is set to PGND (Schmitt trigger input with ~ 80 µA source so default condition = OUT2 high)      |
| 2              | 2               | IN1      | Logic input   | Input 1                 | Logic input control of OUT1; example, when IN1 is logic high, OUT1 is set to $V_{PWR}$ , and when IN1 is logic low, OUT1 is set to PGND (Schmitt trigger input with ~ 80 $\mu$ A source so default condition = OUT1 high) |
| 3              | 3               | SLEW     | Logic input   | Slew rate               | Logic input to select fast or slow slew rate (Schmitt trigger input with $\sim 80 \ \mu A$ sink so default condition = slow)                                                                                              |
| 4, 6, 11, 31   | 10, 11, 25, 26  | VPWR     | Power input   | Positive power supply   | These pins must be connected together<br>physically as close as possible and directly<br>soldered down to a wide, thick, low resistance<br>supply plane on the PCB.                                                       |
| 5, Exposed Pad | 4, Exposed pad  | AGND     | Analog ground | Analog signal<br>ground | The low current analog signal ground must be connected to PGND via low-impedance path (<<10 m $\Omega$ , 0 Hz to 20 kHz). Exposed copper pad is also the main heatsinking path for the device.                            |
| 7              | 5               | INV      | Logic input   | Input invert            | Sets IN1 and IN2 to logic low = true (Schmitt<br>trigger input with ~ 80 μA sink so default<br>condition = non-inverted)                                                                                                  |
| 8              | 6               | FB       | Analog output | Feedback                | Load current feedback output provides ground<br>referenced 0.24 % of H-bridge high-side output<br>current (tie pin to GND through a resistor if not<br>used)                                                              |
| 9, 17, 25      | 1, 7, 8, 15, 21 | NC       | —             | No connect              | No internal connection is made to this pin                                                                                                                                                                                |
| 10             | 9               | EN       | Logic input   | Enable input            | When EN is logic high, the device is<br>operational. When EN is logic low, the device is<br>placed in sleep mode (logic input with ~ 80 µA<br>sink so default condition = sleep mode)                                     |

### 5.0 A throttle control H-bridge

| 32-pin PQFN                 | 28-pin QFN     | Pin name | Pin function               | Formal name                   | Definition                                                                                                                                                                                                                               |
|-----------------------------|----------------|----------|----------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12, 13,14, 15               | 12, 13         | OUT1     | Power output               | H-bridge output 1             | Source of high-side MOSFET1 and drain of low-<br>side MOSFET1                                                                                                                                                                            |
| 16                          | 14             | D2       | Logic input                | Disable input 2 (active low)  | When $\overline{D2}$ is logic low, both OUT1 and OUT2 are tri-stated (Schmitt trigger input with ~ 80 µA sink so default condition = disabled)                                                                                           |
| 18 , 19, 20, 22 ,<br>23, 24 | 16, 17, 19, 20 | PGND     | Power ground               | Power ground                  | High-current power ground pins must be<br>connected together physically as close as<br>possible and directly soldered down to a wide,<br>thick, low resistance ground plane on the PCB.                                                  |
| 21                          | 18             | SF       | Logic output open<br>drain | Status flag (active low)      | Open drain active low status flag output<br>(requires an external pull-up resistor to $V_{DD}$ ).<br>Maximum permissible load current < 0.5 mA.<br>Maximum $V_{CESAT}$ < 0.4 V at 0.3 mA. Maximum<br>permissible pull-up voltage < 7.0 V |
| 26                          | 22             | D1       | Logic input                | Disable input 1 (active high) | When D1 is logic high, both OUT1 and OUT2<br>are tri-stated. Schmitt trigger input with ~ 80 µA<br>source so default condition = disabled.                                                                                               |
| 27, 28,29, 30               | 23, 24         | OUT2     | Power output               | H-bridge output 2             | Source of high-side MOSFET2 and drain of low-<br>side MOSFET2                                                                                                                                                                            |
| 32                          | 27             | ССР      | Analog output              | Charge pump<br>capacitor      | External reservoir capacitor connection for<br>internal charge pump; connected to VPWR.<br>Allowable values are 30 nF to 100 nF. Note:<br>This capacitor is required for the proper<br>performance of the device.                        |

## 8 General product characteristics

### 8.1 Maximum ratings

#### Table 3. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. These parameters are not production tested.

| Symbol                 | Ratings                                          | Value                     | Unit |
|------------------------|--------------------------------------------------|---------------------------|------|
| Electrical ratings     |                                                  | 1                         | ,    |
|                        | Power supply voltage                             | 1]                        | V    |
| V <sub>PWR(SS)</sub>   | Normal operation (steady-state)                  | -0.3 to 28                |      |
| V <sub>PWR(T)</sub>    | Transient overvoltage                            | -0.3 to 40                |      |
| V <sub>IN</sub>        | Logic input voltage                              | <sup>2]</sup> -0.3 to 7.0 | V    |
| V <sub>SFB</sub>       | SFoutput                                         | <sup>3]</sup> -0.3 to 7.0 | V    |
| I <sub>OUT(CONT)</sub> | Continuous output current                        | <sup>4]</sup> 5.0         | A    |
|                        | ESD voltage                                      | 5]                        | V    |
| V <sub>ESD1</sub>      | Human body model                                 | ± 2000                    |      |
|                        | Machine model                                    | ± 200                     |      |
|                        | Charge device model                              |                           |      |
| V <sub>ESD2</sub>      | - Corner pins (1,9,17,25) - 32-pin PQFN          | ±750                      |      |
|                        | <ul> <li>All other pins - 32-pin PQFN</li> </ul> | ±500                      |      |
|                        | – All pins - 28-pin QFN                          | ±500                      |      |

[1] Device will survive repetitive transient overvoltage conditions for durations not to exceed 500 ms at duty cycle not to exceed 10 %. External protection is required to prevent device damage in case of a reverse battery condition.

[2] Exceeding the maximum input voltage on IN1, IN2, EN, INV, SLEW, D1, or D2 may cause a malfunction or permanent damage to the device.

[3] Exceeding the pull-up resistor voltage on the open drain SFB pin may cause permanent damage to the device.

[4] Continuous output current capability is dependent on sufficient package heatsinking to keep junction temperature ≤ 150 °C.

[5] ESD1 testing is performed in accordance with the human body model ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ), ESD2 testing is performed in accordance with the machine model ( $C_{ZAP} = 200 \text{ pF}$ ,  $R_{ZAP} = 0 \Omega$ ), and the charge device model (CDM), robotic ( $C_{ZAP} = 4.0 \text{ pF}$ ).

© NXP B.V. 2020. All rights reserved.

### 8.2 Thermal characteristics

#### Table 4. Thermal ratings

| Symbol            | Ratings                                         |         | Min. | Max. | Unit |
|-------------------|-------------------------------------------------|---------|------|------|------|
| Thermal ratings   |                                                 |         |      | I.   |      |
| TJ                | Operation junction temperature                  | [1]     | -40  | 150  | °C   |
| T <sub>A</sub>    | Operational ambient temperature                 | [2]     | -40  | 125  | °C   |
| T <sub>STG</sub>  | Storage temperature                             |         | -65  | 150  | °C   |
| T <sub>PPRT</sub> | Peak package reflow temperature during reflow   | [3] [4] | —    | 260  | °C   |
| MC33926PNB the    | rmal resistance and package dissipation ratings |         |      |      |      |
| R <sub>θJA</sub>  | Junction-to-ambient, single-layer board (1s)    | [5] [6] | —    | 80.0 | °C/W |
| R <sub>θJA</sub>  | Junction-to-ambient, four-layer board (2s2p)    | [5] [7] | —    | 28.0 | °C/W |
| R <sub>θJB</sub>  | Junction-to-board                               | [7] [8] | —    | 12.0 | °C/W |
| R <sub>θJC</sub>  | Junction-to-case (bottom)                       | [9]     | —    | 1.0  | °C/W |
| MC33926AES ther   | mal resistance and package dissipation ratings  |         |      | I    |      |
| R <sub>θJA</sub>  | Junction-to-ambient, single-layer board (1s)    | [5] [6] | _    | 89.5 | °C/W |
| R <sub>0JA</sub>  | Junction-to-ambient, four-layer board (2s2p)    | [5] [7] | _    | 31.9 | °C/W |
| R <sub>θJB</sub>  | Junction-to-board                               | [7] [8] | _    | 11.9 | °C/W |
| R <sub>θJC</sub>  | Junction-to-case (bottom)                       | [9]     | _    | 0.53 | °C/W |
| Ψ <sub>JT</sub>   | Junction-to-package top, natural convection     | [10]    | —    | 2.1  | °C/W |

[1] Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. Junction temperature is a limiting factor, and module thermal design must be planned accordingly. Brief non-repetitive excursions of junction temperature above 150 °C can be tolerated, provided the duration does not exceed 30 seconds maximum. Non-repetitive events are defined as not occurring more than once in 24 hours.

[2] The circuit specification describes IC operation within the parametric operating range defined in the electrical characteristic table.
 [3] Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction

or permanent damage to the device.
[4] NXP's package reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C for peak package reflow temperature and moisture

sensitivity levels (MSL). [5] Test procedure per JEDEC JESD51-2 at natural convection for horizontally-oriented board, still air condition.

[6] 1s thermal test board per JEDEC JESD51-3 and JESD51-5.

[7] 2s2p thermal test board per JEDEC JESD51-5 and JESD51-7.

[8] Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. The actual RθJB (junction-to-board) values will vary depending on solder thickness and composition and copper trace thickness and area.

[9] Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.

[10] Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## 8.3 Static electrical characteristics

#### Table 5. Static electrical characteristics

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                                      | Characteristic                                                                                                                        | Min.     | Тур. | Max.     | Unit |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------|------|----------|------|
| Power inputs (VPWR)                         |                                                                                                                                       |          |      |          |      |
| .,                                          | Operating voltage range [1] [2]                                                                                                       |          |      |          | V    |
| V <sub>PWR(SS)</sub><br>V <sub>PWR(T)</sub> | <ul><li>Steady-state</li><li>Transient (t &lt; 500 ms)</li></ul>                                                                      | 5.0<br>— | _    | 28<br>40 |      |
| I <sub>PWR(SLEEP)</sub>                     | Sleep state supply current <sup>[3]</sup><br>• EN, D2, INV, SLEW = Logic [0], IN1, IN2, D1 =<br>Logic [1], and I <sub>OUT</sub> = 0 A | _        | _    | 50       | μA   |
| I <sub>PWR</sub> (STANDBY)                  | Standby supply current (part enabled) <ul> <li>I<sub>OUT</sub> = 0 A, V<sub>EN</sub> = 5.0 V</li> </ul>                               | _        | _    | 20       | mA   |

## **NXP Semiconductors**

## MC33926

## 5.0 A throttle control H-bridge

| Symbol                             | Characteristic                                                                    |      | Min.  | Тур.  | Max.  | Unit |
|------------------------------------|-----------------------------------------------------------------------------------|------|-------|-------|-------|------|
|                                    | Undervoltage lockout thresholds                                                   |      |       |       |       |      |
| UVLO(ACTIVE)                       | • Vpwr(falling)                                                                   |      | 4.15  | —     | —     | V    |
| VUVLO(INACTIVE)                    | • V <sub>PWR(RISING)</sub>                                                        |      | —     | —     | 5.0   | V    |
| V <sub>UVLO(HYS)</sub>             | Hysteresis                                                                        |      | 150   | 200   | 350   | mV   |
| Charge Pump                        |                                                                                   |      |       |       |       |      |
|                                    | Charge pump voltage (CP capacitor = 33 nF)                                        |      |       |       |       | V    |
| V <sub>CP</sub> – V <sub>PWR</sub> | <ul> <li>V<sub>PWR</sub> = 5.0 V</li> </ul>                                       |      | 3.5   | —     | —     |      |
|                                    | • V <sub>PWR</sub> = 28 V                                                         |      | —     | —     | 12    |      |
| Control inputs                     |                                                                                   |      |       |       |       |      |
| VI                                 | Operating input voltage (EN, IN1, IN2, D1, D2, INV, SLEW)                         |      | _     | _     | 5.5   | V    |
|                                    | Input voltage (IN1, IN2, D1, D2, INV, SLEW)                                       | [4]  |       |       |       |      |
| V <sub>IH</sub>                    | Logic threshold high                                                              |      | 2.0   | _     | _     | V    |
| V <sub>IL</sub>                    | Logic threshold low                                                               |      | _     | _     | 1.0   | V    |
| V <sub>HYS</sub>                   | Hysteresis                                                                        |      | 250   | 400   | —     | mV   |
| V <sub>TH</sub>                    | Input voltage (EN) threshold                                                      |      | 1.0   | _     | 2.0   | V    |
|                                    | Logic input currents, V <sub>PWR</sub> = 5.0 V                                    |      |       |       |       | μA   |
| I <sub>IN</sub>                    | • Inputs EN, D2, INV, SLEW (internal pull-downs),                                 |      | 20    | 80    | 200   |      |
|                                    | $V_{IH} = 5.0 V$                                                                  |      |       |       |       |      |
|                                    | <ul> <li>Inputs IN1, IN2, D1 (internal pull-ups), VIL = 0 V</li> </ul>            |      | -200  | -80   | -20   |      |
| Power outputs OUT                  | 1, OUT2                                                                           |      |       |       |       |      |
|                                    | Output-on resistance, I <sub>LOAD</sub> = 3.0 A                                   | [5]  |       |       |       | mΩ   |
| R <sub>DS(on)</sub>                | <ul> <li>V<sub>PWR</sub> = 8.0 V, T<sub>J</sub> = 25 °C</li> </ul>                |      | —     | 120   | —     |      |
|                                    | <ul> <li>V<sub>PWR</sub> = 8.0 V, T<sub>J</sub> = 150 °C</li> </ul>               |      | —     | —     | 225   |      |
|                                    | • V <sub>PWR</sub> = 5.0 V, T <sub>J</sub> = 150 °C                               |      | —     |       | 325   |      |
| I <sub>LIM</sub>                   | Output current regulation threshold                                               | [6]  |       |       |       | A    |
|                                    | • T <sub>J</sub> < T <sub>FB</sub>                                                |      | 5.2   | 6.5   | 8.0   |      |
|                                    | • $T_J \ge T_{FB}$ (foldback region - see <u>Figure 10</u> and <u>Figure 12</u> ) |      | _     | 4.2   | —     |      |
| I <sub>SCH</sub>                   | High-side short-circuit detection threshold (short-<br>circuit to GND)            |      | 11    | 13    | 16    | A    |
| I <sub>SCL</sub>                   | Low-side short-circuit detection threshold (short-<br>circuit to VPWR)            | [6]  | 9.0   | 11    | 14    | A    |
| IOUTLEAK                           | Output leakage current, outputs off, V <sub>PWR</sub> = 28 V                      | [7]  |       |       |       | μA   |
|                                    | <ul> <li>V<sub>OUT</sub> = V<sub>PWR</sub></li> </ul>                             |      | —     | —     | 100   |      |
|                                    | • V <sub>OUT</sub> = Ground                                                       |      | -60   | —     | —     |      |
| V <sub>F</sub>                     | Output MOSFET body diode forward voltage drop                                     |      |       |       |       | V    |
|                                    | • I <sub>OUT</sub> = 3.0 A                                                        |      | —     | —     | 2.0   |      |
|                                    | Overtemperature shutdown                                                          | [6]  |       |       |       | °C   |
| T <sub>LIM</sub>                   | Thermal limit at T <sub>J</sub>                                                   |      | 175   | —     | 200   |      |
| T <sub>HYS</sub>                   | • Hysteresis at T <sub>J</sub>                                                    |      | —     | 12    | _     |      |
| Т <sub>FB</sub>                    | Current foldback at T <sub>J</sub>                                                | [6]  | 165   | —     | 185   | °C   |
| T <sub>SEP</sub>                   | Current foldback to thermal shutdown separation                                   | [6]  | 10    | —     | 15    | °C   |
| High-side current se               | ense feedback                                                                     |      |       |       |       |      |
|                                    | Feedback current (pin FB sourcing current)                                        | [8]  |       |       |       |      |
|                                    | • IOUT = 0 mA                                                                     |      | 0.0   | _     | 50    | μA   |
|                                    | • IOUT = 300 mA                                                                   |      | 0.0   | 270   | 750   | μA   |
| I <sub>FB</sub>                    | • IOUT = 500 mA                                                                   |      | 0.35  | 0.775 | 1.56  | mA   |
|                                    | • IOUT = 1.5 A                                                                    |      | 2.86  | 3.57  | 4.28  | mA   |
|                                    | • IOUT = 3.0 A                                                                    |      | 5.71  | 7.14  | 8.57  | mA   |
|                                    | • IOUT = 6.0 A                                                                    |      | 11.43 | 14.29 | 17.15 | mA   |
| Status flag <sup>[9]</sup>         |                                                                                   |      |       |       |       |      |
|                                    | Status flag leakage current                                                       | [10] |       |       |       | μA   |
|                                    | <ul> <li>V<sub>SF</sub> = 5.0 V</li> </ul>                                        |      |       |       | 5.0   |      |

MC33926 Data sheet: technical data © NXP B.V. 2020. All rights reserved.

#### NXP Semiconductors

## MC33926

#### 5.0 A throttle control H-bridge

| Symbol             | Characteristic             |      | Min. | Тур. | Max. | Unit |
|--------------------|----------------------------|------|------|------|------|------|
|                    | Status flag set voltage    | [11] |      |      |      | V    |
| V <sub>SFLOW</sub> | • I <sub>SF</sub> = 300 μA |      | —    | —    | 0.4  |      |

<sup>[1]</sup> Device specifications are characterized over the range of 8.0 V ≤ V<sub>PWR</sub> ≤ 28 V. Continuous operation above 28 V may degrade device reliability. Device is operational down to 5.0 V, but below 8.0 V the output resistance may increase by 50 percent.

Device survives the transient overvoltage indicated for a maximum duration of 500 ms. Transient not to be repeated more than once every 10 seconds. [2]

 $I_{PWR(SLEEP)}$  is with sleep mode activated and EN, DZ, INV, SLEW = logic [0], and IN1, IN2, D1 = logic [1] or with these inputs left floating. SLEW input voltage hysteresis is guaranteed by design. [3] [4]

Output-on resistance as measured from output to VPWR and from output to GND. [5]

[6] This parameter is guaranteed by design.

Outputs switched OFF via D1 or  $\overline{D2}$ . [7] [8]

Accuracy is better than 20 % from 0.5 A to 6.0 A. Recommended terminating resistor value:  $R_{FB}$  = 270  $\Omega$ .

Status flag output is an open drain output requiring a pull-up resistor to logic  $V_{DD}$ . [9]

Status flag leakage current is measured with status flag high and not set. [10]

Status flag set voltage measured with status flag low and set with IFS = 300 µA. Maximum allowable sink current from this pin is < | 500 µA | . Maximum [11] allowable pull-up voltage < 7.0 V.

#### **Dynamic electrical characteristics** 8.4

#### Table 6. Dynamic electrical characteristics

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A  $\leq$ </sub> 125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A = 25$  °C under nominal conditions, unless otherwise noted.

| Symbol                          | Characteristic                                                                 |         | Min.       | Тур. | Max.        | Unit |
|---------------------------------|--------------------------------------------------------------------------------|---------|------------|------|-------------|------|
| Timing charact                  | eristics                                                                       |         |            |      |             |      |
| f <sub>PWM</sub>                | PWM frequency                                                                  | [1]     | —          | _    | 20          | kHz  |
| f <sub>MAX</sub>                | Maximum switching frequency during current limit regulation                    | [2]     | _          | -    | 20          | kHz  |
| t <sub>DON</sub>                | Output on delay<br>• V <sub>PWR</sub> = 14 V                                   | [3]     | _          | _    | 18          | μs   |
| t <sub>DOFF</sub>               | Output off delay<br>• V <sub>PWR</sub> = 14 V                                  | [3]     | _          | _    | 12          | μs   |
| t <sub>A</sub>                  | I <sub>LIM</sub> output constant-off time                                      | [4]     | 15         | 20.5 | 32          | μs   |
| t <sub>B</sub>                  | I <sub>LIM</sub> blanking time                                                 | [5]     | 12         | 16.5 | 27          | μs   |
| t <sub>DDISABLE</sub>           | Disable delay time                                                             | [6]     | —          | —    | 8.0         | μs   |
| t <sub>F</sub> , t <sub>R</sub> | Output rise and fall time <ul> <li>SLEW = Slow</li> <li>SLEW = Fast</li> </ul> | [7]     | 1.5<br>0.2 | 3.0  | 6.0<br>1.45 | μs   |
| t <sub>FAULT</sub>              | Short-circuit/overtemperature turn-off (latch-<br>off) time                    | [8] [9] | _          | _    | 8.0         | μs   |
| t <sub>POD</sub>                | Power-on delay time                                                            | [9]     | —          | 1.0  | 5.0         | ms   |
| t <sub>RR</sub>                 | Output MOSFET body diode reverse recovery time                                 | [9]     | 75         | 100  | 150         | ns   |
| f <sub>CP</sub>                 | Charge pump operating frequency                                                | [9]     | —          | 7.0  | _           | MHz  |

The maximum PWM frequency is obtained when the device is set to fast slew rate via the SLEW pin. PWM-ing when SLEW is set to slow should be [1] limited to frequencies < 11 kHz to allow the internal high-side driver circuitry time to fully enhance the high-side MOSFETs.

The internal current limit circuitry produces a constant-off-time pulse width modulation of the output current. The output load's inductance, capacitance, [2] and resistance characteristics affect the total switching period (off-time + on-time), and thus the PWM frequency during current limit.

Output delay is the time duration from 1.5 V on the IN1 or IN2 input signal to the 20 % or 80 % point (dependent on the transition direction) of the OUT1 [3] or OUT2 signal. If the output is transitioning high-to-low, the delay is from 1.5 V on the input signal to the 80 % point of the output response signal. If the output is transitioning low-to-high, the delay is from 1.5 V on the input signal to the 20 % point of the output response signal. See Figure 5. [4] The time during which the internal constant-off time PWM current regulation circuit has tri-stated the output bridge.

The time during which the current regulation threshold is ignored so that the short-circuit detection threshold comparators may have time to act. [5]

Disable delay time measurement is defined in Figure 6. [6]

Rise time is from the 10 % to the 90 % level and fall time is from the 90 % to the 10 % level of the output signal with V<sub>PWR</sub> = 14 V, R<sub>LOAD</sub> = 3.0 Ω. See [7] Figure 7.

Load currents ramping up to the current regulation threshold become limited at the ILIM value (see Figure 8). The short-circuit currents possess a di/dt [8] that ramps up to the I<sub>SCH</sub> or I<sub>SCL</sub> threshold during the I<sub>LIM</sub> blanking time, registering as a short-circuit event detection and causing the shutdown circuitry to force the output into an immediate tri-state latch-off (see Figure 9). Operation in current limit mode may cause junction temperatures to rise. Junction

MC33926

© NXP B.V. 2020. All rights reserved.

temperatures above ~160 °C causes the output current limit threshold to "foldback", or decrease, until ~175 °C is reached, after which the  $T_{LIM}$  thermal latch-off occurs. Permissible operation within this foldback region is limited to non-repetitive transient events of duration not to exceed 30 seconds (see Figure 10).

[9] Parameter is guaranteed by design.

## 8.5 Timing diagrams



#### 5.0 A throttle control H-bridge



## 9 Functional description

### 9.1 Introduction

Numerous protection and operational features (speed, torque, direction, dynamic breaking, PWM control, and closed-loop control) make the 33926 a very attractive, cost-effective solution for controlling a broad range of small DC motors. The 33926 outputs are capable of supporting peak DC load currents of up to 5.0 A from a 28  $V_{PWR}$  source. An internal charge pump and gate drive circuitry are provided which can support external PWM frequencies up to 20 kHz.

The 33926 has an analog feedback (current mirror) output pin (the FB pin) providing a constant-current source ratioed to the active high-side MOSFETs' current. This can be used to provide "real time" monitoring of output current to facilitate closed-loop operation for motor speed/torque control, or for the detection of open load conditions.

Two independent inputs, IN1 and IN2, provide control of the two totem-pole half-bridge outputs. An input invert, INV, changes IN1 and IN2 to low = true logic. Two different output slew rates are selectable via the SLEW input. Two independent disable inputs, D1 and  $\overline{D2}$ , provide the means to force the H-bridge outputs to a high-impedance state (all H-bridge switches off). An EN pin controls an enable function allowing the IC to be placed in a power-conserving sleep mode.

The 33926 has output current limiting (via constant off-time PWM current regulation), output short-circuit detection with latch-off, and overtemperature detection with latch-off.

Once the device is latched-off due to a fault condition, either of the disable inputs (D1 or  $\overline{D2}$ ), V<sub>PWR</sub>, or EN must be "toggled" to clear the status flag.

Current limiting (load current regulation) is accomplished by a constant-off time PWM method using current limit threshold triggering. The current limiting scheme is unique in that it incorporates a junction temperature-dependent current limit threshold. This means the current limit threshold is "reduced to around 4.2 A" as the junction temperature increases above 160 °C. When the temperature is above 175 °C, overtemperature shutdown (latch-off) occurs. This combination of features allows the device to continue operating for short periods of time (< 30 seconds) with unexpected loads, while still retaining adequate protection for both the device and the load.

### 9.2 Functional pin description

#### 9.2.1 Power ground and analog ground (PGND and AGND)

The power and analog ground pins should be connected together with a very low-impedance connection.

#### 9.2.2 Positive power supply (VPWR)

VPWR pins are the power supply inputs to the device. All VPWR pins must be connected together on the printed circuit board with traces as short as possible, offering as low-impedance as possible between pins. Transients on  $V_{PWR}$  going below the undervoltage threshold result in the protection activating. It is essential to use an input filter capacitor of sufficient size and low ESR to sustain a  $V_{PWR}$  greater than  $V_{UVLO}$  when the load is switched (see Section 12 "Typical applications").

#### 9.2.3 Status flag (SF)

This pin is the device fault status output. This output is an active low open drain structure requiring a pull-up resistor to  $V_{DD}$ . The maximum  $V_{DD}$  is < 7.0 V. See <u>Table 7</u> for the SF output status definition.

#### 9.2.4 Input invert (INV)

The input invert control pin sets IN1 and IN2 to low = true. This is a Schmitt trigger input with ~80  $\mu$ A sink; the default condition is non-inverted. If IN1 and IN2 are set so the current is being commanded to flow through the load attached between OUT1 and OUT2, changing the logic level at INV has the effect of reversing the direction of current commanded. Thus, the INV input may be used as a "forward/ reverse" command input. If both IN1 and IN2 are the same logic level, then changing the logic level at INV has the effect of changing the bridge's output from freewheeling high to freewheeling low or vice versa.

#### 9.2.5 Slew rate (SLEW)

The SLEW pin is the logic input selecting fast or slow slew rates. It is a Schmitt trigger input with ~80  $\mu$ A sink, so the default condition is slow. When SLEW is set to slow, PWM-ing should be limited to frequencies less than 11 kHz to allow the internal high-side driver circuitry time to fully enhance the high-side MOSFETs.

### 9.2.6 Input 1, 2 and disable input 1, 2 (IN1, IN2, and D1, $\overline{D2}$ )

These pins are input control pins used to control the outputs, and are 3.0 V/5.0 V CMOS-compatible inputs with hysteresis. IN1 and IN2 independently control OUT1 and OUT2, respectively. D1 and  $\overline{\text{D2}}$  are complementary inputs used to tri-state disable the H-bridge outputs.

When either D1 or  $\overline{D2}$  is SET (D1 = logic high or  $\overline{D2}$  = logic low) in the disable state, the outputs OUT1 and OUT2 are both tri-state disabled; however, the rest of the device circuitry is fully operational and the supply  $I_{PWR(STANDBY)}$  current is reduced to a few mA. See <u>Table 5</u>.

### 9.2.7 H-bridge output (OUT1, OUT2)

These pins are the outputs of the H-bridge with integrated freewheeling diodes. The bridge output is controlled using the IN1, IN2, D1, and  $\overline{D2}$  inputs. The outputs have PWM current limiting above the I<sub>LIM</sub> threshold. The outputs also have thermal shutdown (tri-state latch-off) with hysteresis as well as short-circuit latch-off protection. A disable timer (time t<sub>B</sub>) is incorporated to distinguish between load currents higher than the I<sub>LIM</sub> threshold and short-circuit currents. This timer is activated at each output transition.

### 9.2.8 Charge pump capacitor (CCP)

This pin is the charge pump output pin and connection for the external charge pump reservoir capacitor. The allowable value is from 30 nF to 100 nF. This capacitor must be connected from the CCP pin to the VPWR pin. The device cannot operate properly without the external reservoir capacitor.

#### 9.2.9 Enable input (EN)

The EN pin is used to place the device in a sleep mode so as to consume very low currents. When the EN pin voltage is a logic low state, the device is in sleep mode. The device is enabled and fully operational when the EN pin voltage is in logic high. An internal pull-down resistor maintains the device in sleep mode in the event EN is driven through a high-impedance I/O, or an unpowered microcontroller, or the EN input becomes disconnected.

#### 9.2.10 Feedback (FB)

The 33926 has a feedback output (FB) for "real time" monitoring of H-bridge high-side output currents to facilitate closed-loop operation for motor speed and torque control.

The FB pin provides current sensing feedback of the H-bridge high-side drivers. When running in the forward or reverse direction, a ground-referenced 0.24 % of load current is output to this pin. Through the use of an external resistor to ground, the proportional feedback current can be converted to a proportional voltage equivalent and the controlling microcontroller can "read" the current proportional voltage with its analog-to-digital converter (ADC). This is intended to provide the user with only first-order motor current feedback for motor torque control. The resistance range for the linear operation of the FB pin is 100  $\Omega < R_{FB} < 300 \Omega$ .

If PWM-ing is implemented using the disable pin inputs (either D1 or  $\overline{D2}$ ), a small filter capacitor (~1.0  $\mu$ F) may be required in parallel with the R<sub>FB</sub> resistor to ground for spike suppression.

## **10** Functional internal block description



### 10.1 Analog control and protection circuitry

The on-chip voltage regulator supplies 3.3 V to the internal logic. The charge pump provides gate drive for the H-bridge MOSFETs. The current and temperature sense circuitry provides detection and protection for the output drivers. Output undervoltage protection shuts down the MOSFETS.

### **10.2 Gate control logic**

The 33926 is a monolithic H-bridge power IC designed primarily for any low voltage DC servo motor control application within the current and voltage limits stated for the device. Two independent inputs provide polarity control of two half-bridge totem-pole outputs. Two independent disable inputs are provided to force the H-bridge outputs to tri-state (high-impedance off-state).

## 10.3 H-bridge output drivers: OUT1 and OUT2

The H-bridge is the power output stage. The current flow from OUT1 to OUT2 is reversible and under full control of the user by way of the input control logic. The output stage is designed to produce full load control under all system conditions. All protective and control features are integrated into the control and protection blocks. The sensors for current and temperature are integrated directly into the output MOSFET for maximum accuracy and dependability.

## **11** Functional device operation

## 11.1 Operational modes



### 11.2 Logic commands and registers

#### Table 7. Truth table

The tri-state conditions and the status flag are reset using D1 or  $\overline{D2}$ . The truth table uses the following notations: L = low, H = high, X = high or low, and Z = high-impedance. All output power transistors are switched off.

| Device state                        |    | Inp | out conditio | ons |     | Status | Out  | puts |
|-------------------------------------|----|-----|--------------|-----|-----|--------|------|------|
|                                     | EN | D1  | D2           | IN1 | IN2 | SF     | OUT1 | OUT2 |
| Forward                             | Н  | L   | н            | Н   | L   | Н      | Н    | L    |
| Reverse                             | Н  | L   | н            | L   | н   | н      | L    | Н    |
| Freewheeling low                    | Н  | L   | Н            | L   | L   | н      | L    | L    |
| Freewheeling high                   | Н  | L   | Н            | Н   | Н   | н      | Н    | н    |
| Disable 1 (D1)                      | Н  | Н   | Х            | х   | Х   | L      | Z    | Z    |
| Disable 2 (D2)                      | Н  | х   | L            | х   | Х   | L      | Z    | Z    |
| IN1 disconnected                    | Н  | L   | н            | Z   | Х   | н      | н    | Х    |
| IN2 disconnected                    | Н  | L   | Н            | х   | Z   | н      | Х    | н    |
| D1 disconnected                     | Н  | Z   | Х            | х   | Х   | L      | Z    | Z    |
| D2 disconnected                     | н  | х   | Z            | х   | Х   | L      | Z    | Z    |
| Undervoltage lockout <sup>[1]</sup> | Н  | х   | Х            | х   | Х   | L      | Z    | Z    |
| Overtemperature <sup>[2]</sup>      | Н  | Х   | Х            | Х   | Х   | L      | Z    | Z    |
| Short-circuit <sup>[2]</sup>        | н  | Х   | Х            | Х   | Х   | L      | Z    | Z    |
| Sleep mode EN                       | L  | х   | х            | х   | Х   | н      | Z    | Z    |
| EN disconnected                     | Z  | Х   | Х            | Х   | Х   | н      | Z    | Z    |

 In the event of an undervoltage condition, the outputs tri-state and status flag are set to logic low. Upon undervoltage recovery, status flag is reset automatically or automatically cleared and the outputs are restored to their original operating condition.

[2] When a short-circuit or overtemperature condition is detected, the power outputs are tri-state latched-off, independent of the input signals, and the status flag is latched to logic low. To reset from this condition requires the toggling of either D1, D2, EN, or V<sub>PWR</sub>.



## **11.3 Protection and diagnostic features**

#### 11.3.1 Short-circuit protection

If an output short-circuit condition is detected, the power outputs tri-state (latch-off) independent of the input (IN1 and IN2) states, and the fault status output flag ( $\overline{SF}$ ) is set to a logic low. If the D1 input changes from a logic high to logic low, or if the D2 input changes from a logic low to logic high, the output bridge becomes operational again, and the fault status flag resets (cleared) to a logic high state. The output stage always

switches into the mode defined by the input pins (IN1, IN2, D1, and  $\overline{D2}$ ), provided the device junction temperature is within the specified operating temperature range.

#### 11.3.2 Internal PWM current limiting

The maximum current flow under normal operating conditions should be less than 5.0 A. The instantaneous load currents are limited to  $I_{LIM}$  via the internal PWM current limiting circuitry. When the  $I_{LIM}$  threshold current value is reached, the output stages are tri-stated for a fixed time ( $T_A$ ) of 20 µs, typical. Depending on the time constant associated with the load characteristics, the output current decreases during the tri-state duration until the next output on cycle occurs.

The PWM current limit threshold value is dependent on the device junction temperature. When -40 °C < T<sub>J</sub> < 160 °C, I<sub>LIM</sub> is between the specified minimum/maximum values. When T<sub>J</sub> exceeds 160 °C, the I<sub>LIM</sub> threshold decreases to 4.2 A. Shortly above 175 °C the device overtemperature circuit detects T<sub>LIM</sub> and an overtemperature shutdown occurs. This feature implements a graceful degradation of operation before thermal shutdown occurs, thus allowing for intermittent unexpected mechanical loads on the motor's gear-reduction train to be handled.

#### Important:

Die temperature excursions above 150 °C are permitted only for non-repetitive durations < 30 seconds. Provision must be made at the system level to prevent prolonged operation in the current-foldback region.

#### 11.3.3 Overtemperature shutdown and hysteresis

If an overtemperature condition occurs, the power outputs are tri-stated (latched-off), and the fault status flag  $(\overline{SF})$  is set to a logic low.

To reset from this condition, D1 must change from a logic high to logic low, or  $\overline{D2}$  must change from a logic low to logic high. When reset, the output stage switches on again, provided the junction temperature is now below the overtemperature threshold limit minus the hysteresis.

#### Important:

Resetting from the fault condition clears the fault status flag. Powering down and powering up the device also resets the 33926 from the fault condition.

#### 11.3.4 Output avalanche protection

If VPWR becomes an open circuit, the outputs likely tri-states simultaneously due to the disable logic. This could result in an unclamped inductive discharge. The VPWR input to the 33926 should not exceed 40 V during this transient condition, to prevent electrical overstress of the output drivers. This can be accomplished with a zener clamp or MOV, and/or an appropriately valued input capacitor with sufficiently low ESR (see Figure 14).

5.0 A throttle control H-bridge



## **12 Typical applications**

### **12.1 Introduction**

A typical application schematic is shown in <u>Figure 15</u>. For precision high current applications in harsh, noisy environments, the  $V_{PWR}$  bypass capacitor may need to be substantially larger.



MC33926 Data sheet: technical data

## 13 Packaging

## 13.1 Package mechanical dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <u>www.nxp.com</u> and perform a keyword search for the drawing's document number.

#### Table 8. Package outline

| Package      | Suffix | Package outline drawing number |
|--------------|--------|--------------------------------|
| 32-pin PQFN  | PNB    | 98ARL10579D                    |
| 28-pin HVQFN | ES     | 98ASA00993D                    |

5.0 A throttle control H-bridge



5.0 A throttle control H-bridge



### **NXP Semiconductors**

## MC33926

5.0 A throttle control H-bridge

| NOTES:                                                                                 |                               |                 |             |
|----------------------------------------------------------------------------------------|-------------------------------|-----------------|-------------|
| 1. ALL DIMENSIONS ARE IN MILLIMETERS.                                                  |                               |                 |             |
| 2. DIMENSIONING AND TOLERANCING PER ASME                                               | V14 5M 1004                   |                 |             |
| 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS                                              |                               |                 |             |
| 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS $4$ . COPLANARITY APPLIES TO LEADS AND CORNE |                               | -PQPP-N.        |             |
|                                                                                        | K LEAUS.                      |                 |             |
| 5. MINIMUM METAL GAP SHOULD BE 0.25MM.                                                 |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
|                                                                                        |                               |                 |             |
| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                                | LOUTLINE                      | PRINT VERSION N | OT TO SCALE |
| TITLE: POWER QUAD FLAT                                                                 | DOCUMENT NO                   | : 98ARL10579D   | REV: C      |
| NON-LEADED PACKAGE (PWR QFN),                                                          | CASE NUMBER                   | : 1536-04       | 31 OCT 200  |
| 32 TERMINAL, 0.8 PITCH(8X8X2.1)                                                        | STANDARD: JEDEC MO-251A ADDB- |                 |             |

Data sheet: technical data

MC33926

© NXP B.V. 2020. All rights reserved.

#### 5.0 A throttle control H-bridge



MC33926 Data sheet: technical data

### **NXP Semiconductors**

## MC33926

#### 5.0 A throttle control H-bridge



#### 5.0 A throttle control H-bridge



MC33926 Data sheet: technical data

#### 5.0 A throttle control H-bridge



MC33926 Data sheet: technical data

### 5.0 A throttle control H-bridge



5.0 A throttle control H-bridge

H-PQFN-28 I/O 0.125 DIMPLE WETTABLE FLANK 6 X 6 X 0.85 PKG, 0.65 PITCH

SOT788-3(DD)

NOTES:

1. ALL DIMENSIONS ARE IN MILLIMETERS.

2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

 $\sqrt{3}$  PIN 1 FEATURE, SHAPE, SIZE AND LOCATION MAY VARY.

4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH PAD.

5. MIN. METAL GAP FOR LEAD TO EXPOSED PAD SHALL BE 0.2 MM.

6. ANCHORING PADS.



| MECHANICAL OUTLINE         Standard:         Drawing number:         Revision:         Page:           PRINT VERSION NOT TO SCALE         NON JEDEC         98ASA00993D         C         6 | © NXP B.V.                 | ALL RIGHTS RESERVED |                 | DATE: 1   | 5 JAN 2020 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|-----------------|-----------|------------|
| PRINT VERSION NOT TO SCALE NON JEDEC 98ASA00993D C 6                                                                                                                                        | MECHANICAL OUTLINE         | STANDARD:           | DRAWING NUMBER: | REVISION: | PAGE:      |
|                                                                                                                                                                                             | PRINT VERSION NOT TO SCALE | NON JEDEC           | 98ASA00993D     | С         | 6          |

Figure 24. Package outline notes for 28-pin HVQFN

## **14 Additional documentation**

### 14.1 Thermal addendum 32 PQFN only (Rev. 2.0)

#### 14.1.1 Introduction

This thermal addendum is provided as a supplement to the 33926 technical data sheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application, and packaging information is provided in the data sheet.

#### 14.1.2 Packaging and thermal considerations

The 33926 is offered in a 32-pin PQFN, single die package. There is a single heat source (P), a single junction temperature (T<sub>J</sub>), and thermal resistance ( $R_{\theta JA}$ ).

 ${T_J} = [R_{\theta JA}] . {P}$ 

The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to, and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed in <u>Section 14.1.3 "Standards"</u>.

#### 14.1.3 Standards

#### Table 9. Thermal performance comparison

| Thermal resistance                 | [°C/W] |
|------------------------------------|--------|
| R <sub>0JA</sub> <sup>[1][2]</sup> | 28     |
| R <sub>6JB</sub> <sup>[2][3]</sup> | 12     |
| R <sub>0JA</sub> <sup>[1][4]</sup> | 80     |
| R <sub>0JC</sub> <sup>[5]</sup>    | 1.0    |

Per JEDEC JESD51-2 at natural convection, still air condition.
 2s2p thermal test board per JEDEC JESD51-5 and JESD51-7.

[2] 2s2p thermal test board per JEDEC JESD51-5 and JESD51-7.
 [3] Per JEDEC JESD51-8, with the board temperature on the center trace near the center lead.

[4] Single layer thermal test board per JEDEC JESD51-3 and JESD51-5.

[5] Thermal resistance between the die junction and the exposed pad surface; cold plate attached to the package bottom side, remaining surfaces insulated.

#### 5.0 A throttle control H-bridge



#### 14.1.4 Device on thermal test board

| Material:           | single layer printed circuit board                                      |
|---------------------|-------------------------------------------------------------------------|
|                     | FR4, 1.6 mm thickness                                                   |
|                     | Cu traces, 0.07 mm thickness                                            |
| Outline:            | 80 mm x 100 mm board area, including edge connector for thermal testing |
| Area A:             | Cu heat-spreading areas on board surface                                |
| Ambient conditions: | natural convection, still air                                           |

All information provided in this document is subject to legal disclaimers.

MC33926

29/35

© NXP B.V. 2020. All rights reserved.

| Table 10. Thermal resistance performance |                         |
|------------------------------------------|-------------------------|
| A [mm <sup>2</sup> ]                     | R <sub>θJA</sub> [°C/W] |
| 0                                        | 81                      |
| 300                                      | 49                      |
| 600                                      | 40                      |

#### Table 10. Thermal resistance performance

 $R_{\theta JA}$  is the thermal resistance between die junction and ambient air.



## 15 Revision history

| Revision | Date    | Description of changes                                                                                                                                                                                                                           |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 3/2006  | Updated formatting and technical content throughout entire document                                                                                                                                                                              |
| 2.0      | 6/2007  | Updated formatting and technical content throughout entire document                                                                                                                                                                              |
| 3.0      | 10/2006 | Updated formatting and technical content throughout entire document                                                                                                                                                                              |
| 4.0      | 12/2006 | Updated formatting and technical content throughout entire document                                                                                                                                                                              |
| 5.0      | 2/2007  | Updated formatting and technical content throughout entire document                                                                                                                                                                              |
| 6.0      | 3/2007  | <ul> <li>Changed Human Body Model, Charge Pump Voltage (CP Capacitor = 33 nF), No PWM and<br/>PWM = 20kHz, Slew Rate = Fast, Output Rise and Fall Time</li> </ul>                                                                                |
|          |         | <ul> <li>Added second paragraph to <u>Section 9.2.2 "Positive power supply (VPWR)"</u></li> <li>Added "Low ESR" to 100 µF in <u>Figure 15</u></li> </ul>                                                                                         |
| 7.0      | 6/2007  | Changed status to Advance Information                                                                                                                                                                                                            |
| 8.0      | 4/2009  | Minor corrections and clarifications                                                                                                                                                                                                             |
| 9.0      | 12/2009 | Changed minimum operating voltage range from 8.0 to 5.0                                                                                                                                                                                          |
| 10       | 8/2014  | <ul> <li>Updated the overall format to new standards with no change to document content</li> <li>Added SMARTMOS to the page 1 description. Added application. Moved the ordering information to page 2</li> <li>Updated the back page</li> </ul> |
| 11       | 10/2017 | <ul> <li>Updated document format</li> <li>Added PC33926ES to ordering information table</li> <li>Added pinout diagram for 28-pin HVQFN and updated pin definitions table</li> <li>Added package drawing for 28-pin HVQFN</li> </ul>              |
| 12       | 6/2018  | <ul> <li>Deleted thermal ratings from <u>Table 3</u></li> <li>Added <u>Section 8.2</u></li> </ul>                                                                                                                                                |
| 13       | 8/2018  | Added AEC-Q100 grade 1 qualified to <u>Section 1</u> and <u>Section 3</u>                                                                                                                                                                        |
| 14       | 10/2019 | <ul> <li><u>Section 7.1</u>: updated <u>Figure 4</u></li> <li><u>Table 4</u>: updated max value for T<sub>PPRT</sub> (replaced 250 by 260)</li> <li><u>Section 13.1</u>: updated package outline drawing (98ASA00993D)</li> </ul>                |
| 15       | 10/2019 | <ul> <li><u>Table 1</u>: replaced PC33926ES by MC33926AES</li> <li><u>Table 4</u>: updated Ψ<sub>JT</sub> value for MC33926AES (replaced 0.83 by 2.1)</li> </ul>                                                                                 |
| 16       | 2/2020  | <ul> <li>Updated as per CIN 2020020251</li> <li>Figure 4: updated 28-pin HVQFN pin configuration to indicate four corner pads as AGND</li> <li>Section 13.1: added 28-pin HVQFN solder mask information</li> </ul>                               |

## **16 Legal information**

### 16.1 Data sheet status

| Document status <sup>[1][2]</sup>       | Product status <sup>[3]</sup> | Definition                                                                                                                                                                                           |
|-----------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [short] Data sheet: product preview     | Development                   | This document contains certain information on a product under development. NXP reserves the right to change or discontinue this product without notice.                                              |
| [short] Data sheet: advance information | Qualification                 | This document contains information on a new product. Specifications and information herein are subject to change without notice.                                                                     |
| [short] Data sheet: technical data      | Production                    | This document contains the product specification. NXP Semiconductors reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a technical data data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the technical data data sheet.

## 16.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

MC33926 Data sheet: technical data © NXP B.V. 2020. All rights reserved.

### **NXP Semiconductors**

# MC33926

#### 5.0 A throttle control H-bridge

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### **16.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — is a trademark of NXP B.V. SMARTMOS — is a trademark of NXP B.V.

## **Tables**

| Tab. 1. | Orderable parts                   | 2 |
|---------|-----------------------------------|---|
| Tab. 2. | Pin description                   | 4 |
|         | Maximum ratings                   |   |
| Tab. 4. | Thermal ratings                   | 6 |
|         | Static electrical characteristics |   |

| Tab. 6.  | Dynamic electrical characteristics |
|----------|------------------------------------|
| Tab. 7.  | Truth table15                      |
| Tab. 8.  | Package outline18                  |
| Tab. 9.  | Thermal performance comparison     |
| Tab. 10. | Thermal resistance performance     |

## **Figures**

| Fig. 1.  | Simplified application diagram1                 |
|----------|-------------------------------------------------|
| Fig. 2.  | Internal block diagram3                         |
| Fig. 3.  | Pin configuration for 32-pin PQFN               |
| Fig. 4.  | Pin configuration for 28-pin HVQFN4             |
| Fig. 5.  | Output delay time9                              |
| Fig. 6.  | Disable delay time9                             |
| Fig. 7.  | Output switching time9                          |
| Fig. 8.  | Current limit blanking time and constant-off    |
|          | time9                                           |
| Fig. 9.  | Short-circuit detection turn-off time tFAULT 10 |
| Fig. 10. | Output current limiting foldback region10       |
| Fig. 11. | Functional internal block diagram13             |
| Fig. 12. | Operating states14                              |
| Fig. 13. | Power stage operation15                         |
| Fig. 14. | Avalanche protection17                          |
| Fig. 15. | Typical application schematic17                 |
| Fig. 16. | Package outline for 32-pin PQFN 19              |

| Fig. 17. | Package outline detail for 32-pin PQFN      |
|----------|---------------------------------------------|
| Fig. 18. | Package outline notes for 32-pin PQFN21     |
| Fig. 19. | Package outline for 28-pin HVQFN22          |
| Fig. 20. | Package outline detail for 28-pin HVQFN23   |
| Fig. 21. | Solder mask pattern for 28-pin HVQFN24      |
| Fig. 22. | I/O pads and solderable areas for 28-pin    |
| -        | HVQFN                                       |
| Fig. 23. | Solder paste stencil for 28-pin HVQFN       |
| Fig. 24. | Package outline notes for 28-pin HVQFN 27   |
| Fig. 25. | Surface mount for power PQFN with           |
|          | exposed pad29                               |
| Fig. 26. | Thermal test board                          |
| Fig. 27. | Device on thermal test board RθJA 30        |
| Fig. 28. | Transient thermal resistance RθJA,1.0 W     |
| U        | step response, device on thermal test board |
|          | area A = 600 (mm2) 30                       |
|          |                                             |