## 1 General description

The MC33HB2002 is a SMARTMOS monolithic H-Bridge Power IC, enhanced with SPI configurability and diagnostic capabilities. It is designed primarily for DC motor or servo motor control applications within the specified current and voltage limits.

The MC33HB2002 is similar to the MC33HB2000 device with higher overtemperature setting and the use of current foldback for current limiting to extend fault operation range.

The MC33HB2002 is able to control inductive loads with peak currents greater than 10 A. The nominal continuous average load current is 3.0 A. A current mirror output provides an analog feedback signal proportional to the load current.

This part is designed to specifically address the ISO 26262 safety requirements. It meets the stringent requirements of automotive applications and is fully AEC-Q100 grade 1 qualified.

## 2 Simplified application diagram



### 3 Features and benefits

- Advanced diagnostic reporting via a serial peripheral interface (SPI): charge pump undervoltage, overvoltage, and undervoltage on VPWR, short to ground and short to VPWR for each output, open load, temperature warning and overtemperature shutdown
- Thermal management: Excellent thermal resistance of <1.0 °C/W between junction and case (exposed pad)



- Eight selectable slew rates via the SPI: 0.25 V/μs to more than 16 V/μs for EMI and thermal performance optimization
- Four selectable current limits via the SPI: 5.4/7.0/8.8/10.7 A covering a wide range of applications
- Extended high temperature operating range with current foldback while limiting the current
- Small footprint HVQFN 6x6mm package
- Can be operated without SPI with default slew rate of 2.0 V/μs and a 7.0 A current limit threshold
- Highly accurate real-time current feedback through a current mirror output signal with less than 5.0 % error
- Drives inductive loads in a full H-bridge or Half-bridge configuration
- Overvoltage protection places the load in high-side recirculation (braking) mode with notification in H-bridge mode
- Wide operating range: 5.0 V to 28 V operation
- Low R<sub>DS(on)</sub> integrated MOSFETs: Maximum of 235 m $\Omega$  (T<sub>J</sub> = 150 °C) for each MOSFET
- Internal protection for overtemperature, undervoltage, and short-circuit by signaling the error condition and disabling the outputs
- I/O pins can withstand up to 36 V
- · AEC-Q100 grade 1 qualified

## 4 Applications

- Electronic throttle control
- Exhaust gas recirculation control (EGR)
- · Turbo, swirl and whirl and waste flap control
- · Electric pumps, motor control and auxiliaries

# 5 Ordering information

#### Table 1. Orderable parts

| Part number [1] | Operating temperature                                                                                                          | Package                  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| MC33HB2002ES    | $T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}$<br>$T_J = -40 ^{\circ}\text{C} \text{ to } 150 ^{\circ}\text{C}$ | 28-pin HVQFN exposed pad |

<sup>[1]</sup> To order parts in tape and reel, add the R2 suffix to the part number.

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.nxp.com">http://www.nxp.com</a> and perform a part number search.

# 6 Internal block diagram



# 7 Pinning information

## 7.1 Pinning



## 7.2 Pin description

For functional description of each pin see Section 7.3 "Functional pin description".

Table 2. Pin description

| Symbol | 28-pin HVQFN       | Pin function | Definition                                                                                                                                                 |
|--------|--------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND   | 5, 21              | GND          | Ground for analog <sup>[1]</sup>                                                                                                                           |
| ENBL   | 6                  | D_ln         | When ENBL is logic HIGH, the H-bridge is operational. When ENBL is logic LOW, the H-bridge outputs are tri-stated and placed in Sleep mode.                |
| DIS    | 7                  | D_In         | When DIS is logic HIGH, both OUT1 and OUT2 are tri-stated                                                                                                  |
| IN2    | 8                  | D_ln         | Logic input control of OUT2                                                                                                                                |
| IN1    | 9                  | D_ln         | Logic input control of OUT1                                                                                                                                |
| CFB    | 10                 | A_Out        | The load current feedback output provides ground referenced 0.25 % of the high-side output current.                                                        |
| FS_B   | 15                 | D_Out        | Open drain active LOW status flag output                                                                                                                   |
| VPWR   | 11, 12, 24, 25     | Supply       | These pins must be connected together physically as close as possible and directly soldered down to a wide, thick, low resistance supply plane on the PCB. |
| OUT1   | 13, 14             | A_Out        | Source of HS1 and drain of LS1                                                                                                                             |
| NC     | _                  | NC           | No connection to die or substrate                                                                                                                          |
| PGND   | 16, 17, 18, 19, 20 | GND          | Power ground for OUT1 and OUT2 <sup>[1]</sup>                                                                                                              |

MC33HB2002

All information provided in this document is subject to legal disclaimers.

| Symbol | 28-pin HVQFN | Pin function | Definition                                                                              |
|--------|--------------|--------------|-----------------------------------------------------------------------------------------|
| OUT2   | 22, 23       | A_Out        | Source of HS2 and drain of LS2                                                          |
| CCP    | 26           | A_Out        | External reservoir capacitor connection for the internal charge pump; connected to VPWR |
| CS_B   | 27           | D_ln         | SPI control chip select bar input pin                                                   |
| VDDQ   | 28           | Supply       | Logic level bias                                                                        |
| MISO   | 1            | D_Out        | Provides digital data from HB2002 to the MCU                                            |
| SCLK   | 2            | D_In         | SPI control clock input pin                                                             |
| MOSI   | 3            | D_In         | SPI control data input pin from MCU                                                     |
| DGND   | 4            | GND          | Ground for logic <sup>[1]</sup>                                                         |
| EP     | EP           | GND          | Thermal exposed pad – connected to substrate <sup>[1]</sup>                             |

<sup>[1]</sup> All PGND, AGND, DGND and EP pins must be connected together with very low-impedance on the PCB.

## 7.3 Functional pin description

#### 7.3.1 Logic bias input (VDDQ)

VDDQ supplies a level shifted bias voltage for the logic level outputs designed to be read by the microprocessor/microcontroller. This pin applies the logic supply voltage to MISO making the output logic levels compliant to logic systems from 3.3 V to 5.0 V. See Section 10.3 "VDDQ digital output supply voltage" for more details.

## 7.3.2 Supply voltage (VPWR)

VPWR is the power supply input for the H-bridge. The input voltage range with full performance is from 5.0 V to 28 V. In either case, the maximum allowable transient voltage during the event such as load dump is 40 V. Exceeding this limit could result in an avalanche breakdown, as discussed in <a href="Section 11.3">Section 11.3</a> "Output avalanche protection". A Zener clamp and/or an appropriately valued capacitor are common methods of limiting the transient. This pin must be externally protected against application of a reverse voltage through an external inverted N-channel MOSFET, diode or switched relay.

## 7.3.3 Outputs (OUT1 and OUT2)

The OUT1 and OUT2 outputs drive the bi-directional DC motor. Each output has two internal N-channel MOSFETs connected in a Half-bridge configuration between VPWR and ground. Only one internal MOSFET is ON at one time for each output. The turn ON/OFF slew times are determined by the selected SPI slew time register contents.

## 7.3.4 Inputs (IN1 and IN2)

The IN1 and IN2 inputs determine the direction of current flow in the H-Bridge by directing the PWM input to one of the low-side MOSFETs (see <u>Table 21</u>). When a change in the current direction is commanded via the microprocessor/microcontroller, the PWM switches from one low-side MOSFET to the other without shoot-through current in the H-Bridge. Both MOSFETs cannot be turned ON simultaneously in the same Half-bridge.

## 7.3.5 Enable inputs (ENBL)

The ENBL pin at logic [0] disables all four of the output drivers (outputs tri-stated) and the part goes into Sleep mode. The ENBL pin at logic [1] enables the part functionality.

#### 7.3.6 Disable inputs (DIS)

The DIS pin at logic [1] disables all four of the output drivers (outputs tri-stated) and the part goes into Standby mode. However, it does not put the part in Sleep mode. The DIS pin is at logic [0] does not inhibit the output.

### 7.3.7 Current recopy (CFB)

High-side FETs have a current recopy feature through an internal current-mirror which supplies 1/400th of the load current. The current recopy has better than 5.0 % accuracy for load currents between 2.0 A and 10 A. An external resistor may be connected to the CFB pin ( $R_{CFB}$ ), which sets current to voltage gain. The circuit operates properly in the presence of high-frequency noise. An external capacitor is used to provide filtering. Tie to GND through a resistor if not used.

$$V_{CFB} = \frac{I_{OUT}}{400} \times R_{CFB}$$

## 7.3.8 Charge pump capacitor (CCP)

This pin is the charge pump output pin for connecting the external charge pump reservoir capacitor. A typical value is 100 nF. The capacitor must be connected from the CCP pin to the VPWR pin. The part does not operate properly without the external reservoir capacitor.

#### 7.3.9 Serial peripheral interface (SPI)

The MC33HB2002 has a serial peripheral interface consisting of Chip Select (CS\_B), Serial Clock (SCLK), Master IN Slave Out (MISO), and Master Out Slave In (MOSI). This device is configured as a SPI slave and is daisy-chainable (single CS\_B for multiple SPI slaves). See Section 9.6 "16-bit SPI interface" for detailed information on the SPI.

#### 7.3.9.1 Serial clock (SCLK)

The SCLK input is the clock signal input for synchronization of serial data transfer. This pin has TTL/CMOS level compatible input voltages, which allows proper operation with microprocessors using a 3.3 V to 5.0 V supply. When CS\_B is asserted low, the MOSI data reads on the SCLK falling edge and the MISO data is updated on the SCLK rising edge.

## 7.3.9.2 Serial data output (MISO)

The MISO is the SPI data out pin. When CS\_B is asserted (low), the MSB is the first bit of the word transmitted on MISO and the LSB is the last bit of the word transmitted on MISO. After all 16 bits of the fault register are transmitted, the MISO output sequentially transmits the digital data received on the MOSI pin. This allows the microprocessor to distinguish a shorted MOSI pin condition. The MISO output continues to transmit the

MC33HB2002

All information provided in this document is subject to legal disclaimers.

### 10 A H-bridge, SPI programmable brushed DC motor driver

input data from the MOSI input until CS\_B eventually transitions from a logic [0] to a logic [1]. The MISO output pin is in a high-impedance condition unless CS\_B is low. When active, the output is "rail to rail", depending on the voltage at the VDDQ pin.

#### 7.3.9.3 Serial data input (MOSI)

The MOSI input takes data from the microprocessor while CS\_B is asserted (low). The MSB is the first bit of each word received on MOSI and the LSB is the last bit of each word received on MOSI. The MC33HB2002 serially wraps around the MOSI input bits to the MISO output after the MISO output transmits its fault flag bits. This pin has TTL/CMOS level compatible input voltages, allowing proper operation with microprocessors using a 3.3 V to 5.0 V supply.

## 7.3.9.4 Chip select (CS\_B)

The CS\_B input selects this device for serial transfers. The SPI applies the contents of the I/O register when CS\_B rises. When CS\_B falls, the I/O register is loaded with the contents of the previously addressed register. This pin has TTL/CMOS level compatible input voltages, which allows proper operation with microprocessors using a 3.3 V to 5.0 V supply.

## 7.3.10 Status fault (FS\_B)

This pin is the device fault status output which signals the MCU of any fault. The fault status pin goes low to report system status according to the bits selected in the Fault Status Mask register as explained in <u>Table 15</u>. This output is active LOW open drain structure, which requires a pull-up resistor to VDD. For more details on this pin, see <u>Table 21</u>.

## 8 General product characteristics

### 8.1 Maximum ratings

#### Table 3. Maximum ratings

All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol            | Description (Rating)      | Min. | Max.                  | Unit |
|-------------------|---------------------------|------|-----------------------|------|
| SUPPLY            |                           | '    |                       |      |
| V <sub>PWR</sub>  | Supply voltage (VPWR)     | -0.3 | 40                    | V    |
| $V_{DDQ}$         | Logic bias input (VDDQ)   | -0.3 | 36                    | V    |
| V <sub>AGND</sub> | Analog ground (AGND)      | -0.3 | 0.3                   | V    |
| $V_{DGND}$        | Digital ground (DGND)     | -0.3 | 0.3                   | V    |
| $V_{PGND}$        | Power ground (PGND)       | -0.3 | 0.3                   | V    |
| CHARGE F          | PUMP                      |      |                       |      |
| V <sub>CCP</sub>  | Charge pump (CCP) voltage | -0.3 | V <sub>PWR</sub> + 12 | V    |
| DIGITAL I/0       | 0                         |      |                       |      |
| V <sub>IN1</sub>  | Input 1 (IN1) voltage     | -0.3 | 36                    | V    |
| V <sub>IN2</sub>  | Input 2 (IN2) voltage     | -0.3 | 36                    | V    |
| $V_{DIS}$         | Disable (DIS) voltage     | -0.3 | 36                    | V    |

MC33HB2002

All information provided in this document is subject to legal disclaimers.

| Symbol              | Description (Rating)                                 | Min.    | Max.                   | Unit |
|---------------------|------------------------------------------------------|---------|------------------------|------|
| V <sub>ENBL</sub>   | Enable (ENBL) voltage                                | -0.3    | 36                     | V    |
| V <sub>FS_B</sub>   | Status flag (FS_B) voltage                           | -0.3    | 36                     | V    |
| SPI                 |                                                      | -       |                        |      |
| V <sub>MISO</sub>   | Serial data output (MISO) voltage                    | -0.3    | V <sub>DDQ</sub> + 0.3 | V    |
| V <sub>MOSI</sub>   | Serial data input (MOSI) voltage                     | -0.3    | 36                     | V    |
| V <sub>CSB</sub>    | Chip select (CS_B) voltage                           | -0.3    | 36                     | V    |
| V <sub>SCLK</sub>   | Serial clock (SCLK)                                  | -0.3    | 36                     | V    |
| OUTPUTS             | •                                                    | 1       | 1                      |      |
| V <sub>OUTX</sub>   | OUT1 and OUT2 voltage                                | -0.3    | V <sub>PWR</sub> + 2.0 | V    |
| V <sub>CFB</sub>    | Current recopy (CFB)                                 | -0.3    | 30                     | V    |
| CURRENTS            | S                                                    | -       |                        |      |
| I <sub>POUTX</sub>  | OUTx peak current                                    |         |                        |      |
|                     | Transient current (< 5.0 ms) T <sub>J</sub> ≤ 150 °C | _       | 16                     | Α    |
| I <sub>CLAMP</sub>  | Digital pin current in clamping mode                 |         |                        |      |
|                     | ENBL, DIS, MOSI, CS_B, SCLK, IN1, IN2                | -3.0    | 3.0                    | mA   |
| ESD PROT            | ECTION                                               |         |                        |      |
|                     | ESD Voltage                                          | [1] [2] |                        |      |
|                     | Human Body Model (HBM)                               |         |                        |      |
| V <sub>ESD_A1</sub> | Local pins, all pins except VPWR, OUT1, OUT2         | _       | ±2000                  | V    |
| $V_{ESD\_G1}$       | Global pins: VPWR, OUT1, OUT2                        | _       | ±4000                  |      |
|                     | Charge Device Model (CDM)                            |         |                        |      |
| V <sub>ESD A2</sub> | All pins                                             | _       | ±500                   |      |
| V <sub>ESD_C2</sub> | Corners pins                                         | _       | ±750                   |      |
| V <sub>ESD_C2</sub> | Machine Model                                        |         |                        |      |
| * E2D_C2            |                                                      |         |                        |      |

<sup>[1]</sup> Human body model: AEC-Q100

## 8.2 Thermal characteristics

Table 4. Thermal ratings

| <u> </u>                                                                 | _                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                      |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description (Rating)                                                     | Min.                                                                                                                                                                                                                                                                                                                                                                               | Max.                                                                                                                                                                                                                                                                                                                                                                                                                  | Unit                                                                                                                                                 |
| ATINGS                                                                   |                                                                                                                                                                                                                                                                                                                                                                                    | ,                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                      |
| Operational junction temperature                                         |                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                      |
| Continuous                                                               | -40                                                                                                                                                                                                                                                                                                                                                                                | 150                                                                                                                                                                                                                                                                                                                                                                                                                   | °C                                                                                                                                                   |
| Transient                                                                | -40                                                                                                                                                                                                                                                                                                                                                                                | 195                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                      |
| Operational ambient temperature [1]                                      | -40                                                                                                                                                                                                                                                                                                                                                                                | 125                                                                                                                                                                                                                                                                                                                                                                                                                   | °C                                                                                                                                                   |
| Storage temperature                                                      | -65                                                                                                                                                                                                                                                                                                                                                                                | 150                                                                                                                                                                                                                                                                                                                                                                                                                   | °C                                                                                                                                                   |
| Peak package reflow temperature during reflow [2] [3]                    | _                                                                                                                                                                                                                                                                                                                                                                                  | 260                                                                                                                                                                                                                                                                                                                                                                                                                   | °C                                                                                                                                                   |
| PES THERMAL RESISTANCE AND PACKAGE DISSIPATION RATINGS                   |                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                      |
| Junction to ambient natural convection – single layer board (1s) [4] [5] | _                                                                                                                                                                                                                                                                                                                                                                                  | 88.5                                                                                                                                                                                                                                                                                                                                                                                                                  | °C/W                                                                                                                                                 |
| Junction to ambient natural convection – four layer board (2s2p) [4] [5] | _                                                                                                                                                                                                                                                                                                                                                                                  | 31.3                                                                                                                                                                                                                                                                                                                                                                                                                  | °C/W                                                                                                                                                 |
| Junction to board [6]                                                    | _                                                                                                                                                                                                                                                                                                                                                                                  | 11.3                                                                                                                                                                                                                                                                                                                                                                                                                  | °C/W                                                                                                                                                 |
| Junction to case (bottom) [7]                                            | _                                                                                                                                                                                                                                                                                                                                                                                  | 0.39                                                                                                                                                                                                                                                                                                                                                                                                                  | °C/W                                                                                                                                                 |
|                                                                          | ATINGS  Operational junction temperature Continuous Transient  Operational ambient temperature  Storage temperature  Peak package reflow temperature during reflow  Pess THERMAL RESISTANCE AND PACKAGE DISSIPATION RATINGS  Junction to ambient natural convection – single layer board (1s)  Junction to ambient natural convection – four layer board (2s2p)  Junction to board | Operational junction temperature Continuous Transient Operational ambient temperature  Continuous Transient Operational ambient temperature  Storage temperature  Peak package reflow temperature during reflow  Peak package reflow temperature during reflow  Dunction to ambient natural convection – single layer board (1s)  Junction to ambient natural convection – four layer board (2s2p)  Junction to board | Operational junction temperature Continuous Transient Operational ambient temperature  Continuous Transient Operational ambient temperature  [1] -40 |

MC33HB2002

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> Charged Device model and Machine model: AEC-Q100 Rev H

| Symbol      | Description (Rating)                             | Min. | Max. | Unit |
|-------------|--------------------------------------------------|------|------|------|
| $\Psi_{JT}$ | Junction to package top – natural convection [8] | _    | 1.45 | °C/W |

- The circuit specification describes IC operation within the parametric operating range defined in the electrical characteristic table.
- [1] [2] Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to nxp.com, search by part number. Remove prefixes/suffixes and enter the core ID to view all orderable parts (for MC33xxxD enter 33xxx), and review parametrics.
- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient [4] temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- Per JEDEC JESD51-2 with natural convection for horizontally oriented board. Board meets JESD51-9 specification for 1s or 2s2p board, respectively.
- Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board [6] near the package.
- Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored. [7]
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters (ψ) are not available, the thermal characterization parameter is written as Psi-JT. [8]

## 8.3 Operating conditions

This section describes the operating conditions of the device. Conditions apply to the following data, unless otherwise noted.

#### Table 5. Nominal operation

Within the range of functionality, all functionalities have to be guaranteed. All voltages refer to GND. Currents are positive into and negative out of the specified pin.  $T_J = -40$  °C to 150 °C, unless otherwise specified.

| Symbol           | Description (Rating)                           | Min. | Max. | Unit |
|------------------|------------------------------------------------|------|------|------|
| SUPPLY VOI       | TAGE                                           |      |      |      |
| $V_{PWR}$        | Functional operating supply voltage range—VPWR | 5.0  | 28   | V    |
| SPI              |                                                |      |      |      |
| f <sub>SPI</sub> | SPI frequency range                            | 0.5  | 10   | MHz  |

#### Table 6. Supply current consumption

 $V_{PWR}$  = 5.0 V to 28 V,  $T_J$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol                   | Description (Rating)                                                                                | Min.    | Max. | Unit |
|--------------------------|-----------------------------------------------------------------------------------------------------|---------|------|------|
| VPWR SUPP                | LY CURRENT CONSUMPTIONS                                                                             |         |      |      |
| I <sub>VPWR</sub>        | Operating mode—V <sub>PWR</sub> [1]                                                                 | _       | 20   | mA   |
| I <sub>VPWR(SLEEP)</sub> | Sleep mode, measured at V <sub>PWR</sub> = 12 V [2]                                                 | _       | 50   | μΑ   |
| LEAKAGE CI               | URRENTS FOR THE FUNCTIONS CONNECTED TO VPWR                                                         |         |      |      |
| Ioutleak                 | Output leakage current, outputs off, VPWR = 28 V  V <sub>OUTx</sub> = VPWR  V <sub>OUTx</sub> = GND | <br>-60 | 100  | μΑ   |

## 8.3.1 Reverse battery

To protect against a reverse battery condition, a dedicated device to block reverse current must be populated in the application, as shown in Figure 20 (with a diode).

Some applications require operation at very low battery voltages (start-stop applications), and many systems have multiple H-bridges in parallel, which require high current reverse battery protection with very low voltage drops during the operation. In such applications,

MC33HB2002

All information provided in this document is subject to legal disclaimers.

ENBL = Logic [1], I<sub>OUT</sub> = 0 A ENBL = Logic[0], DIS = Logic[1] and I<sub>OUT</sub> = 0 A

an external, reverse-polarity, FET may be used instead of the reverse protection diode, to lower the voltage drop from battery to VPWR pins. The CCP pin can be used to bias the gate of an N-channel FET, provided the bias current requirement is less than 20  $\mu$ A. In Figure 21, the NPN transistor is used for fast response of the N-Channel FET during turnoff.

### 8.3.2 Digital I/Os characteristics

Table 7. Digital I/Os characteristics

 $V_{PWR}$  = 5.0 V to 28 V,  $T_J$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol               | Parameter                                             | Min.                 | Max. | Unit |
|----------------------|-------------------------------------------------------|----------------------|------|------|
| DIGITAL IN           | PUTS                                                  |                      |      |      |
| V <sub>IH_X</sub>    | Input high-voltage                                    | 2.0                  | _    | V    |
| $V_{IL_X}$           | Input low-voltage                                     | _                    | 0.8  | V    |
| V <sub>HYS_X</sub>   | Input voltage threshold hysteresis                    | 100                  | _    | mV   |
| R <sub>PD_X</sub>    | Input pull-down resistance—MOSI, SCLK, ENBL, IN1, IN2 | 40                   | 175  | kΩ   |
| R <sub>PU_X</sub>    | DIS, CS_B Input pull-up resistance to 5.0 V           | 40                   | 175  | kΩ   |
| C <sub>IN</sub>      | Input capacitance                                     | _                    | 12   | pF   |
| DIGITAL O            | JTPUTS                                                | ,                    |      |      |
| V <sub>OH_X</sub>    | MISO output high-voltage, with −1.0 mA                | $0.8 \times V_{DDQ}$ | _    | V    |
| V <sub>OL_X</sub>    | MISO output low-voltage, with 1.0 mA                  | _                    | 0.4  | V    |
| I <sub>MISO_LK</sub> | MISO tri-state leakage current                        | -10                  | 10   | μA   |
| V <sub>OL_FS_B</sub> | FS_B low-voltage, with 1.0 mA                         | _                    | 0.4  | V    |
| R <sub>PU_FS_B</sub> | FS_B output pull-up resistance to 5.0 V               | 100                  | 500  | kΩ   |

## 9 General IC functional description and application information

#### 9.1 Introduction

The MC33HB2002 is a programmable H-bridge, power integrated circuit (IC) designed to drive DC motors or bi-directional solenoid controlled actuators, such as throttle control or exhaust gas recirculation actuators. It is particularly well suited for the harsh environment found in automotive power train systems. The MC33HB2002 is designed to specifically address the ISO 26262 safety standard requirements. The key characteristic of this versatile driver is configurability. The selectable slew rate permits the customer to choose the slew rate needed for performance and noise suppression. The Serial Peripheral Interface (SPI) allows the system microprocessor to clear the fault register, select a programmable current limit, and select the slew rate.

The MC33HB2002 is designed to drive a bi-directional DC motor using pulse-width modulation (PWM) for speed and torque control. A current mirror output provides an analog feedback signal proportional to the load current. SPI diagnostic reporting includes, open load, short-to-battery, short-to-ground, die temperature range, overvoltage, and undervoltage.

## 9.2 Features

- · Advanced diagnostic reporting via the serial peripheral interface (SPI)
  - Charge pump undervoltage

MC33HB2002

All information provided in this document is subject to legal disclaimers.

- Overvoltage and undervoltage on VPWR
- Short to ground as well as short to VPWR for each output
- Open load
- Temperature warning
- Overtemperature shutdown
- Excellent thermal resistance of <1.0 °C/W between junction and case (exposed pad)</li>
- Eight selectable slew rates via the SPI from 0.25 V/µs to more than 16 V/µs, giving the user flexibility to perform trade-offs between low EMI and better thermal performance
- Active current limiting with four selectable current limits via the SPI: 5.4/7.0/8.8/10.7 A covering a wide range of applications
- Can be operated without SPI with default slew rate of 2.0 V/µs and a 7.0 A current limit threshold. See Figure 20 for operation without SPI.
- Efficient thermal management scheme by reducing conduction losses to ensure continuous operation and availability of the part under hash operating conditions
- Accurate real-time current feedback through a current mirror output signal with less than 5.0 % error
- Configurable for full H-bridge or Half-bridge operation through the SPI
- Overvoltage protection places the load in high-side recirculation (braking) mode and signal the error condition in H-bridge mode
- Wide operating range: 5.0 V to 28 V operation
- Internal protection for short-circuit, overtemperature, and undervoltage by signaling the error condition and disabling the outputs
- I/O pins can withstand up to 36 V

## 9.3 Functional block diagram



### 9.4 Functional description

## 9.4.1 H-bridge output drivers (OUT1 and OUT2)

The MC33HB2002 power IC provides the means to efficiently drive a DC motor in both forward and reverse shaft rotation via a monolithic H-bridge comprising low R<sub>DS(on)</sub> N-channel MOSFETs and integrated control circuitry. The switching action of the H-bridge can be pulse-width modulated to obtain both torque and speed control, with slew rates selectable from 0.25 V/µs to 16 V/µs in eight steps, giving the user flexibility to perform

MC33HB2002

All information provided in this document is subject to legal disclaimers.

trade offs between meeting the EMI requirements and minimize switching losses. The outputs comprise four power MOSFETs configured as a standard H-bridge, controlled by the IN1 and IN2 inputs.

#### 9.4.2 Analog control, protection, and diagnostics

The MC33HB2002 has integrated voltage regulators supplying the logic and protection functions internally. This reduces the requirements for external supplies and insures the device is safely controlled at all times when battery voltage is applied. An integrated charge pump provides the required bias levels to insure the output MOSFETs turn fully ON when commanded. Each MOSFET provides feedback to the protection circuitry by way of a current sensor. Each sense signal is compared with programmable overcurrent levels and produces an immediate shutdown in case of a high current short-circuit. The high-side current sense is also used for producing a current limiting PWM to reduce overload conditions as determined by the programmable limits. The high-side current sense is available to the MCU as an analog current proportional to the load current.

Each MOSFET has overtemperature protection circuitry disabling the device. A thermal warning sets a flag in the SPI register when the device is approaching a protection limit. A thermal management scheme decreases the conduction losses by dropping the current to half the value of selected limit threshold when  $T_J > OT_W$ .

The MC33HB2002 consists of advanced diagnostics and protection features such as open load detection, overvoltage sense and protection, undervoltage protection, or charge pump undervoltage detection.

#### 9.4.3 MCU interface and output control

The SPI and control logic signals are compatible with both 5.0 V and 3.3 V logic systems. The SPI provides an easy to configure interface for the MCU through programmable control of output slew rates, current limits, enabling/disabling of outputs, SPI equivalent of inputs (VIN1 and VIN2), and mode of operation (H-bridge/half-bridge). The status register makes detailed diagnostics available for protective and warning functions. The output drivers are controlled by the input signals ENBL, DIS, IN1, and IN2 using the parallel inputs and VIN1, VIN2, as well as EN using the SPI control.

## 9.5 Modes of operation

#### 9.5.1 Description

The operating modes are:

#### Sleep mode

All MC33HB2002 functions are disabled. The current consumption does not exceed the sleep-state current specification.

## Standby mode

All MC33HB2002 logic are fully operational with the outputs in a high-impedance state.

#### Normal mode

All MC33HB2002 functions are fully operational. Any detected faults transition the device to Fault mode.

#### • Fault mode

Certain of functions are forced off and FS\_B signal is latched to logic [0] indicating a fault.

MC33HB2002

All information provided in this document is subject to legal disclaimers.



The MC33HB2002 wakes up by EN going to a logic high state. If a valid wake-up event occurs while the  $V_{PWR}$  voltage level is above the specified threshold, the regulators power-up sequence is initiated as illustrated in Figure 6.

## 10 A H-bridge, SPI programmable brushed DC motor driver



On Power-up, Fault Status (FS\_B) activates after the internal supplies reach their operating threshold. All regulators acquire their steady-state by the turn-on delay time ( $t_{TURN-ON}$ ). On power-up, FS\_B is active for at least  $t_{PO}$ , and then deactivates after  $V_{CP}$  is greater than the undervoltage threshold ( $V_{CP\_UV}$ ) and all faults are clear. When ENBL transitions to logic LOW, the outputs turn off (high-impedance state) and FS\_B goes low. Power-down starts  $t_{PD\_DLY}$  after ENBL goes low. DIS must also be low for FS\_B to deactivate. On Power-down, FS\_B is activated until the internal supplies are disabled.

## 9.5.2 Electrical characteristics

Table 8. Electrical characteristics

 $V_{PWR}$  = 5.0 V to 28 V,  $T_J$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol               | Characteristic                                                       | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------------------------|------|------|------|------|
| Wake-up              |                                                                      |      |      |      |      |
| t <sub>TURN-ON</sub> | Turn-on delay time. Time from ENBL going high to FS_B returning high | _    | _    | 1.0  | ms   |
| t <sub>PO</sub>      | Turn-on Status time. Minimum pulse width on FS_B during power up     | 1.0  | _    | 2.0  | μs   |
| t <sub>PD_DLY</sub>  | Turn-off delay time. ENBL going low until FS_B is allowed to go high | 8.0  | _    | 11   | μs   |

[1] ENBL is a digital input and has the characteristics defined in <u>Table 7</u>.

### 9.6 16-bit SPI interface

## 9.6.1 Description

The Serial Peripheral Interface (SPI) has the following features:

- Full duplex, 4-wire synchronous communication
- Slave mode operation only
- · Fixed SCLK polarity and phase requirements
- Fixed 16-bit command word
- · SCLK operation up to 10 MHz

The SPI communication works as follows:



SPI communication is "MSB first" and is composed of 16 SCLK cycles. The MOSI data is read on SCLK falling edge and the MISO data is updated on SCLK rising edge. The daisy-chain feature passes data in excess of 16 bits to the next device in line. If the number of clock pulses within CS\_B low is not more than 0 and an integer multiple of 16, the current SPI communication is ignored and a framing error is recorded in the status register. Both the serial input and the serial output data are valid on the SCLK falling edge, and transitions on the rising edge of SCLK.

The content reported by the MC33HB2002 is the previous selected register address at the time CS\_B goes low. On the first SPI communication after enable goes high, the first register sent on the MISO line is the status register. When addressing a READ register, the content bits are ignored. See <u>Table 9</u> for detail on timing parameters.

#### Note:

It is recommended to use good programming practices incorporating writes to SPI registers, immediately verified by reads to the registers. This ensures a reliable communication between MCU and the device. MCU is responsible for detecting any malfunction in the communication that may come up due to hardware or software failure.

MC33HB2002

#### 9.6.2 Electrical characteristics

Table 9. Electrical characteristics

 $V_{DDQ}$  = 3.13 V to 5.25 V,  $T_J$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol                  | Characteristic                                                                                                     | Min. | Тур.                | Max. | Unit |
|-------------------------|--------------------------------------------------------------------------------------------------------------------|------|---------------------|------|------|
| SPI INTERF              | ACE TIMING                                                                                                         | '    |                     | 1    |      |
| f <sub>SPI</sub>        | Recommended frequency of SPI operation, t <sub>SPI</sub> = 1/f <sub>SPI</sub>                                      | 0.5  | _                   | 10   | MHz  |
| t <sub>LEAD</sub>       | Falling edge of CS_B to rising edge of SCLK (required setup time)                                                  | 30   | _                   | _    | ns   |
| t <sub>LAG</sub>        | Falling edge of SCLK to rising edge of CS_B (required setup time)                                                  | 30   | _                   | _    | ns   |
| t <sub>XFER_DELAY</sub> | No data time between SPI commands                                                                                  | 300  | _                   | _    | ns   |
| t <sub>WH</sub>         | High time of SCLK                                                                                                  | 45   | t <sub>SPI/</sub> 2 | _    | ns   |
| t <sub>WL</sub>         | Low time of SCLK                                                                                                   | 45   | t <sub>SPI/</sub> 2 | _    | ns   |
| t <sub>SU</sub>         | SCLK rising edge to MOSI (required setup time)                                                                     | 15   | _                   | _    | ns   |
| t <sub>SO(EN)</sub>     | Time from falling edge of CS_B to MISO low-impedance                                                               | _    | _                   | 30   | ns   |
| t <sub>SO(DIS)</sub>    | Time from rising edge of CS_B to MISO high-impedance                                                               | _    | _                   | 30   | ns   |
| t <sub>VALID</sub>      | Time from falling edge of SCLK to MISO data valid, $V_{DDQ}$ = 5.0 V, 1.0 V ≤ MISO ≤ 4.0 V, CL = 50 pF             | _    | _                   | 30   | ns   |
| t <sub>VALID</sub>      | Time from falling edge of SCLK to MISO data valid, $V_{DDQ}$ = 3.3 V, 0.66 V $\leq$ MISO $\leq$ 2.64 V, CL = 50 pF | _    | _                   | 45   | ns   |
| t <sub>H</sub>          | Data hold time                                                                                                     | 30   | _                   | _    | ns   |

## 9.6.3 SPI fault reporting

The MC33HB2002 has an advanced SPI fault reporting and error detection feature. The fault status register latches a fault at the time a fault is detected.

## 9.6.3.1 Clearing the fault status

The fault status is cleared when the fault is no longer present and one of three events occurs, this is referred to as "clr\_flt" throughout this document.

Table 10. Timing parameters for clearing fault status

| Symbol                | Characteristic                                                                                                                   | Min. | Тур. | Max. | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>DIS_MIN</sub>  | The falling edge of a logic signal on DIS clears non-<br>active faults. Minimum pulse width to ensure the faults<br>are cleared. | _    | _    | 1.0  | μs   |
| t <sub>ENBL_MIN</sub> | The rising edge of a logic signal on ENBL clears non-<br>active faults. Minimum pulse width to ensure the faults<br>are cleared. | _    | _    | 1.0  | μs   |
|                       | A write to the status register selectively clears fault status with a '1' in this bit location.                                  |      |      |      |      |

## 9.6.3.2 SPI framing error detection

A SPI Framing error is recorded if either of the following two conditions are met:

MC33HB2002

**Product data sheet** 

All information provided in this document is subject to legal disclaimers.

- The number of clock pulses within CS\_B low is not more than 0 and an integer multiple of 16
- Register 00 is addressed for a Write operation

## 9.6.4 SPI mapping

Bit 15 is 1 for a Write operation and 0 for a Read operation. A write to the status register selectively clears the fault status with a '1' in this bit location, unless the fault is still present.

Table 11. SPI register selection

| 14 | 13 | Register                         |
|----|----|----------------------------------|
| 0  | 0  | Device Identification (Reserved) |
| 0  | 1  | Status                           |
| 1  | 0  | Fault Status Mask                |
| 1  | 1  | Configuration and Control        |

Table 12. Device identification (Reserved)

|   | Bit  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|---|------|----|----|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|
| F | Read | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 1 | RV3 | RV2 | RV1 | RV0 |

RV0-RV3 reserved bits. Bit 4 is the device identifier.

Table 13. Status

| 1 4 5 1 5 1 5 1     | 4140 |    |    |    |     |      |    |    |      |      |      |      |    |    |    |    |
|---------------------|------|----|----|----|-----|------|----|----|------|------|------|------|----|----|----|----|
| Bit                 | 15   | 14 | 13 | 12 | 11  | 10   | 9  | 8  | 7    | 6    | 5    | 4    | 3  | 2  | 1  | 0  |
| Name                | _    | _  | _  | _  | FRM | CP_U | UV | OV | SCP2 | SCP1 | SCG2 | SCG1 | OL | ОС | TW | ОТ |
| Read <sup>[1]</sup> | 0    | 0  | 1  | 0  | 0   | 0    | 0  | 0  | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0  |
| Write               | 1    | 0  | 1  | 0  | Х   | Х    | Х  | Х  | Х    | Х    | Х    | Х    | Х  | Х  | Х  | Х  |

<sup>[1]</sup> The default value for all bits (bit 0 to bit 11) in status register is 0 if no fault is detected in the device.

Table 14. Status bits description

| Bit | Bit name    | Description                      |
|-----|-------------|----------------------------------|
| 15  | <del></del> | _                                |
| 14  | _           | _                                |
| 13  | _           | _                                |
| 12  | _           | _                                |
| 11  | FRM         | SPI framing error                |
| 10  | CP_U        | Charge pump undervoltage         |
| 9   | UV          | VPWR undervoltage                |
| 8   | OV          | VPWR overvoltage                 |
| 7   | SCP2        | Short-circuit to power output 2  |
| 6   | SCP1        | Short-circuit to power output 1  |
| 5   | SCG2        | Short-circuit to ground output 2 |

MC33HB2002

All information provided in this document is subject to legal disclaimers.

| Bit | Bit name | Description                                    |
|-----|----------|------------------------------------------------|
| 4   | SCG1     | Short-circuit to ground output 1               |
| 3   | OL       | Open load                                      |
| 2   | OC       | Overcurrent - current limit has been activated |
| 1   | TW       | Thermal warning                                |
| 0   | ОТ       | Overtemperature shutdown                       |

Table 15. Fault status mask

| Bit                 | 15 | 14 | 13 | 12  | 11  | 10   | 9  | 8  | 7    | 6    | 5    | 4    | 3  | 2  | 1  | 0  |
|---------------------|----|----|----|-----|-----|------|----|----|------|------|------|------|----|----|----|----|
| Name                | _  | _  | _  | DOV | FRM | CP_U | UV | ov | SCP2 | SCP1 | SCG2 | SCG1 | OL | ос | TW | ОТ |
| Read <sup>[1]</sup> | 0  | 1  | 0  | 0   | 0   | 1    | 1  | 0  | 1    | 1    | 1    | 1    | 0  | 0  | 0  | 1  |
| Write               | 1  | 1  | 0  | 0   | Х   | Х    | Х  | Х  | Х    | Х    | Х    | Х    | Х  | Х  | Х  | Х  |

[1] The SPI bits in "Read" section show the default values.

The mask bits are in the same order as the Status bits. A '1' causes the FS\_B to become active when this fault is active.

Bit 12 (DOV - Disable overvoltage) configures the response to an overvoltage condition:

- 1 = Disable overvoltage protection (OV bit is warning only)
- 0 = Enable overvoltage protection in Full Bridge mode

Table 16. Configuration and control

| Bit                 | 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8    | 7   | 6   | 5   | 4  | 3    | 2     | 1    | 0    |
|---------------------|----|----|----|----|----|----|------|------|-----|-----|-----|----|------|-------|------|------|
| Name                | _  | _  | _  | CL | TM | AL | ILM1 | ILM0 | SR2 | SR1 | SR0 | EN | MODE | INPUT | VIN2 | VIN1 |
| Read <sup>[1]</sup> | 0  | 1  | 1  | 0  | 1  | 1  | 0    | 1    | 1   | 0   | 0   | 1  | 1    | 0     | 0    | 0    |
| Write               | 1  | 1  | 1  | Х  | Х  | Х  | Х    | Х    | Х   | Х   | Х   | Х  | Х    | Х     | Х    | Х    |

<sup>[1]</sup> The SPI bits in "Read" section show the default values.

Table 17. Configuration and control bits description

| Bit | Bit name | Description                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | _        | -                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 14  | _        | _                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13  | _        | _                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12  | CL       | <ul> <li>Check for open load (in Full Bridge Standby mode)</li> <li>1 = Enabled on transition from Standby to Normal mode. Execute test in Standby on transition to 1</li> <li>0 = Disable test</li> </ul>                                                                                                                                                                                                              |
| 11  | ТМ       | <ul> <li>Thermal Management mode</li> <li>1 = Enable current limiting with t<sub>B</sub>= 32 μs at the selected current limit threshold (ILIM) and derate to ILIM/2 when in OT<sub>W</sub> state</li> <li>0 = Disable switching of current limit threshold from ILIM to ILIM/2. The current limit threshold is set to ILIM/2 from the beginning which scales up and down according to selected ILIM setting.</li> </ul> |

| Bit | Bit name | Description                                                                                                                                                                                                                                    |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | AL       | Active Current Limit mode  • 1 = Enable active current limit when overcurrent ILIM threshold has been exceeded  • 0 = Disable active current limit. Exceeding overcurrent ILIM threshold set OC flag but does not control outputs              |
| 9   | ILIM1    | ILIM Bit 1                                                                                                                                                                                                                                     |
| 8   | ILIM0    | ILIM Bit 0                                                                                                                                                                                                                                     |
| 7   | SR2      | Slew Rate Bit 2                                                                                                                                                                                                                                |
| 6   | SR1      | Slew Rate Bit 1                                                                                                                                                                                                                                |
| 5   | SR0      | Slew Rate Bit 0                                                                                                                                                                                                                                |
| 4   | EN       | Disable Outputs  • 1 = ENABLE output control when ENBL pin is high and DIS pin is low  • 0 = DISABLE output control and tri-state outputs                                                                                                      |
| 3   | MODE     | Input Control mode <sup>[1]</sup> • 1 = H-bridge control mode • 0 = Half-bridge control mode                                                                                                                                                   |
| 2   | INPUT    | <ul> <li>Active INPUT Control mode</li> <li>1 = SPI control of outputs by way of VIN1 and VIN2, IN1 pin and IN2 pin are disabled</li> <li>0 = Parallel control of outputs by way of IN1 pin and IN2 pin, VIN1 and VIN2 are disabled</li> </ul> |
| 1   | VIN2     | <ul> <li>Virtual Input 2 (SPI equivalent of IN2)</li> <li>1 = ON equivalent to IN2 pin at logic high in parallel mode</li> <li>0 = OFF equivalent to IN2 pin at logic low in parallel mode</li> </ul>                                          |
| 0   | VIN1     | <ul> <li>Virtual Input 1 (SPI equivalent of IN1)</li> <li>1 = ON equivalent to IN1 pin at logic high in parallel mode</li> <li>0 = OFF equivalent to IN1 pin at logic low in parallel mode</li> </ul>                                          |

<sup>[1]</sup> When MODE=0 (Half-bridge mode): Active Current Limit mode is disabled, OV is a warning only, SC acts independent on each output, open load is disabled.

## 9.7 Protection and supervision

The MC33HB2002 includes supervision features which enable advanced diagnostics by monitoring the  $V_{PWR}$  undervoltage,  $V_{PWR}$  overvoltage and die temperature.

## 9.7.1 V<sub>PWR</sub> undervoltage detection

### 9.7.1.1 Description

When VPWR is less than  $V_{PWR\_FUV}$  longer than  $t_{VPWR}$  all output transistors turn off and remain off until VPWR increases above the  $V_{PWR\_FUV}$  threshold by  $V_{PWR\_UVHYS}$ . While ramping up the voltage on VPWR, when VPWR increases to a voltage greater than  $V_{PWR\_FUV}$  +  $V_{PWR\_UVHYS}$  for at least  $t_{VPWR}$ , the MC33HB2002 starts unrestricted operation.

#### 9.7.1.2 Electrical characteristics

## Table 18. V<sub>PWR\_UV</sub> electrical characterization

 $T_J = -40$  °C to 150 °C, unless otherwise specified.

| Symbol                 | Characteristic                                           | Min. | Тур. | Max. | Unit |
|------------------------|----------------------------------------------------------|------|------|------|------|
| V <sub>PWR</sub> UNDER | VOLTAGE                                                  |      |      | ·    |      |
| V <sub>PWR_FUV</sub>   | Undervoltage threshold to disable outputs (falling edge) | 3.55 | _    | 4.0  | V    |
| V <sub>PWR_UVHYS</sub> | Undervoltage hysteresis                                  | 250  | _    | 450  | mV   |
| t <sub>VPWR</sub>      | Undervoltage detection filter time                       | _    | _    | 10   | μs   |
| V <sub>PWR_POR</sub>   | Power On Reset with VPWR falling                         | 2.3  | _    | 3.1  | V    |

## 9.7.2 V<sub>PWR</sub> overvoltage detection

If VPWR voltage is higher than  $OV_{LSD}$  threshold longer than  $t_{OV_{LSD}}$ , the OV status bit is set and the device is in an overvoltage condition. When the device is in an overvoltage condition and is also in H-bridge mode (MODE bit =1), both OUT1 and OUT2 low-side switches controlling the load is turned off and both OUT1 and OUT2 high-side switches are turned on to drain the energy in the load.

When VPWR voltage drops by more than OV\_HYS below the OV\_HSD threshold, the outputs are restored to operation without an overvoltage condition. The OV status bit is not reset until clr. flt conditions are satisfied.

#### 9.7.2.1 Electrical characteristics

Table 19. V<sub>PWR OV</sub> electrical characterization

 $T_J = -40$  °C to 150 °C, unless otherwise specified.

| Symbol                  | Characteristic                    |     | Min. | Тур. | Max. | Unit |
|-------------------------|-----------------------------------|-----|------|------|------|------|
| OVERVOLTAGE             | DETECTION                         |     |      |      |      |      |
| $V_{PWR\_OV\_HSD}$      | Overvoltage detection threshold   |     | 33   | 35   | 37   | V    |
| V <sub>PWR_OV_HYS</sub> | Overvoltage detection hysteresis  |     | 2.3  | 2.45 | 2.5  | V    |
| t <sub>OV_HSD</sub>     | Overvoltage detection filter time | [1] | _    | _    | 3.0  | μs   |

<sup>[1]</sup> Measured in H-bridge mode, 1.0 A resistive load, SR = 000, measured from FS\_B low to both  $V_{OUT} \ge 10 \% V_{PWR}$ 

#### 9.7.3 Die temperature

## 9.7.3.1 Description

The MC33HB2002 has temperature sensors near the center of each power device.

The threshold of the overtemperature warning  $(OT_W)$  is approximately 175 °C on any power device. Temperature warning condition is defined as exceeding  $OT_W$ . When a temperature warning occurs, outputs are not shutdown. However, the SPI status bit shows the actual status at accessing time. This is a non-latching condition and the status clears when the temperature falls below the hysteresis threshold. Further action is taken on temperature warning as described in <u>Section 9.6.4 "SPI mapping"</u> and <u>Section 10.4.1.4 "Active current limit regulation"</u>.

When the temperature is above the overtemperature threshold (OT) for the defined filter time ( $t_{OT}$ ), the driver latches off, the SPI OT fault bit is set. This is a latching fault and

MC33HB2002

All information provided in this document is subject to legal disclaimers.

requires performing clr\_flt, as described in Section 9.6.3.1 "Clearing the fault status", after the temperature reduces  $T_{HYS}$  below the threshold.

#### 9.7.3.2 Electrical characteristics

### Table 20. OT electrical characterization

 $V_{PWR}$  = 5.0 V to 28 V, unless otherwise specified.

| Symbol           | Characteristic                              |     | Min. | Тур.  | Max. | Unit |
|------------------|---------------------------------------------|-----|------|-------|------|------|
| OVERTEM          | PERATURE/TEMPERATURE WARNING                |     |      |       |      |      |
| $OT_W$           | Overtemperature warning detection threshold | [1] | 165  | 175   | 185  | °C   |
| ОТ               | Overtemperature shutdown threshold          | [1] | 175  | 187.5 | 200  | °C   |
| T <sub>HYS</sub> | Overtemperature hysteresis                  | [1] | _    | 12    | _    | °C   |
| t <sub>OT</sub>  | Temperature warning detection filter time   |     | _    | _     | 11   | μs   |

<sup>[1]</sup> Guaranteed by characterization.

#### 9.7.4 Truth table

The following truth table summarizes the output response to input states. The tri-state conditions and the status flag are reset using DIS, ENBL, or SPI. The truth table uses the following notations: L = LOW, H = HIGH, X = HIGH or LOW, Xb is inverse of X, and Z = High-impedance.

Table 21. Truth table

| Device state                        |      | Input co           | onditions          |                    | Status              | Outputs |      |  |
|-------------------------------------|------|--------------------|--------------------|--------------------|---------------------|---------|------|--|
|                                     | ENBL | DIS <sup>[1]</sup> | IN1 <sup>[2]</sup> | IN2 <sup>[2]</sup> | FS_B <sup>[3]</sup> | OUT1    | OUT2 |  |
| HALF-BRIDGE CONTROL MODE            |      |                    |                    | '                  |                     |         | -    |  |
| Forward                             | Н    | L                  | Н                  | L                  | Н                   | Н       | L    |  |
| Reverse                             | Н    | L                  | L                  | Н                  | Н                   | L       | Н    |  |
| Freewheeling Low                    | Н    | L                  | L                  | L                  | Н                   | L       | L    |  |
| Freewheeling High                   | Н    | L                  | Н                  | Н                  | Н                   | Н       | Н    |  |
| IN1 Disconnected                    | Н    | L                  | Z                  | Х                  | Н                   | L       | Х    |  |
| IN2 Disconnected                    | Н    | L                  | Х                  | Z                  | Н                   | Х       | L    |  |
| H-BRIDGE CONTROL MODE               |      |                    |                    |                    |                     |         |      |  |
| Forward                             | Н    | L                  | Н                  | Н                  | Н                   | Н       | L    |  |
| Reverse                             | Н    | L                  | L                  | Н                  | Н                   | L       | Н    |  |
| Freewheel High                      | Н    | L                  | Х                  | L                  | Н                   | Н       | Н    |  |
| IN1 Disconnected – Reverse          | Н    | L                  | Z                  | Х                  | Н                   | Xb      | Н    |  |
| IN2 Disconnected – Freewheel High   | Н    | L                  | Х                  | Z                  | Н                   | Н       | Н    |  |
| PROTECTION                          |      |                    |                    | '                  |                     |         |      |  |
| Disable (DIS)                       | Н    | Н                  | Х                  | Х                  | L                   | Z       | Z    |  |
| DIS Disconnected                    | Н    | Z                  | Х                  | Х                  | L                   | Z       | Z    |  |
| Undervoltage Lockout <sup>[4]</sup> | Н    | Х                  | Х                  | Х                  | L                   | Z       | Z    |  |
| Overvoltage <sup>[5]</sup>          | Н    | Х                  | Х                  | Х                  | L                   | Н       | Н    |  |
| Overtemperature <sup>[6]</sup>      | Н    | Х                  | Х                  | Х                  | L                   | Z       | Z    |  |
| Short-circuit <sup>[7]</sup>        | Н    | Х                  | Х                  | Х                  | L                   | Z       | Z    |  |
| Sleep mode ENBL                     | L    | Х                  | Х                  | Х                  | Н                   | Z       | Z    |  |
| ENBL Disconnected                   | Z    | Х                  | Х                  | Х                  | Н                   | Z       | Z    |  |

- SPI bit EN=1 AND DIS=L for table entry DIS=L [1]
- When the SPI bit INPUT = 1, the SPI bit VIN1 behaves the same as IN1 and SPI bit VIN2 behaves the same as IN2.
- [2] [3] [4] Default response for FS\_B, SPI programming may change the default behavior.

  In the event of an undervoltage condition, the outputs tri-state and status flag is SET logic LOW. Upon undervoltage recovery the outputs are restored to
- their original operating condition, FS\_B remains low until clr\_flt clears the status register. In the event of an overvoltage condition, the outputs go to freewheeling high configuration, independent of the input signals, and the status flag is latched to a logic LOW. Upon overvoltage recovery, the outputs are restored to following the input signals but FS\_B remains low until clr\_flt clears the status [5] register. In Half-bridge mode an overvoltage event does not change the output state.
- When a short-circuit or overtemperature condition is detected, the power outputs are tri-state latched-OFF, independent of the input signals, and the [6]
- when in H-bridge control mode, short-circuit controls both OUT1 and OUT2. However, in Half-bridge mode, short-circuit only controls the output which [7] detects the short-circuit.



MC33HB2002

All information provided in this document is subject to legal disclaimers.





## 9.8 Error handling

Table 22. Error handling

| Table 22. Lifoi han        | 9                                             |                     |                                                |                                                 |
|----------------------------|-----------------------------------------------|---------------------|------------------------------------------------|-------------------------------------------------|
| Type of error              | <b>Detection condition</b>                    | Action              | Clear SPI flag                                 | Restart condition                               |
| SUPERVISION                |                                               |                     |                                                |                                                 |
| Overtemperature shutdown   | Normal mode                                   | See <u>Table 21</u> | Write Clear Fault SPI bit OT                   | Latching fault requires clr_flt                 |
| Die temperature<br>warning | All except Sleep mode                         | SPI flag only (TW)  | Non-latching auto clears when condition clears | Non-latching fault clears when condition clears |
| Overcurrent                | Normal mode                                   | SPI flag only (OC)  | Write Clear Fault SPI bit OC                   | Latching fault requires clr_flt                 |
| Open load                  | Transition to Normal mode or request from MCU | SPI flag only (OL)  | Write Clear Fault SPI bit OL                   | Information only, no restart required           |

## 10 A H-bridge, SPI programmable brushed DC motor driver

| Type of error                       | <b>Detection condition</b> | Action                                                                          | Clear SPI flag                                  | Restart condition                               |
|-------------------------------------|----------------------------|---------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|
| Short-circuit to Ground<br>Output 1 | Normal mode                | See <u>Table 21</u>                                                             | Write Clear Fault SPI bit SCG1                  | Latching fault requires clr_flt                 |
| Short-circuit to Ground<br>Output 2 | Normal mode                | See <u>Table 21</u>                                                             | Write Clear Fault SPI<br>bit SCG2               | Latching fault requires clr_flt                 |
| Short-circuit to VPWR Output 1      | Normal mode                | See <u>Table 21</u>                                                             | Write Clear Fault SPI<br>bit SCP1               | Latching fault requires clr_flt                 |
| Short-circuit to VPWR Output 2      | Normal mode                | See <u>Table 21</u>                                                             | Write Clear Fault SPI bit SCP2                  | Latching fault requires clr_flt                 |
| VPWR Overvoltage                    | All except Sleep mode      | See <u>Table 21</u>                                                             | Write Clear Fault SPI<br>bit OV                 | Non-latching fault clears when condition clears |
| VPWR Undervoltage                   | All except Sleep mode      | See <u>Table 21</u>                                                             | Write Clear Fault SPI<br>bit UV                 | Non-latching fault clears when condition clears |
| CP Undervoltage                     | All except Sleep mode      | SPI flag only (CP_<br>UV). No action, except<br>if micro requests a<br>shutdown | Non-latching fault clears when condition clears | Non-latching fault clears when condition clears |
| SPI failure                         | All except Sleep mode      | SPI flag only (FRM)                                                             | Write Clear Fault SPI<br>bit FRM                | A valid SPI communication                       |

## 10 Functional block description

## 10.1 Oscillator

A single clock module is used for all systems and filter timing.

### 10.1.1 Frequency modulation

The clock is frequency modulated to spread the oscillator's energy over a wide frequency band. This spreading decreases the peak electromagnetic radiation level and improves electromagnetic compatibility (EMC) performance.

## Table 23. Frequency electrical characteristics

 $V_{PWR}$  = 5.0 V to 28 V,  $T_J$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol           | Parameter            | Min.  | Тур. | Max.   | Unit |
|------------------|----------------------|-------|------|--------|------|
| Oscillator       |                      |       |      |        |      |
| f <sub>OSC</sub> | Oscillator frequency | 8.277 | 9.3  | 10.323 | MHz  |

### 10.2 Charge pump

### 10.2.1 Description

The charge pump generates a voltage of 9.5 V nominal/12 V maximum above the  $V_{PWR}$  supply. The maximum external load which can be connected to the CCP pin is 20  $\mu A.$  The charge pump requires an external 20 V capacitor for energy storage and to cover

transients. A SPI flag error is reported when  $V_{CP} \le V_{CP\_UV}$ . The charge pump frequency is modulated by means of the spread spectrum modulation of the main clock.

Table 24. Charge pump electrical characteristics

 $V_{PWR}$  = 5.0 V to 28 V,  $T_{cl}$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol               | Parameter                                              | Min.               | Тур. | Max.                             | Unit |
|----------------------|--------------------------------------------------------|--------------------|------|----------------------------------|------|
| Charge p             | ump                                                    |                    | '    |                                  |      |
| C <sub>CP</sub>      | Charge pump external capacitor [1]                     | _                  | 100  | _                                | nF   |
| V <sub>CP</sub>      | Charge pump voltage referenced to V <sub>PWR</sub> [2] | V <sub>CP_UV</sub> | 9.5  | 12                               | V    |
| V <sub>CP</sub>      | Charge pump voltage referenced to V <sub>PWR</sub> [3] | 6.0                | _    | (2 × V <sub>PWR</sub> ) –<br>1.0 | V    |
| I <sub>CP</sub>      | Charge pump current capability                         | 1.0                | _    |                                  | mA   |
| V <sub>CP_UV</sub>   | Charge pump undervoltage threshold                     | 7.45               | 8.0  | 8.7                              | V    |
| t <sub>CP_UV_F</sub> | Charge pump undervoltage detection filter time         | _                  | 18.0 | _                                | μs   |
| f <sub>CP</sub>      | Charge pump frequency                                  | _                  | 9.3  | _                                | MHz  |

- [1] A 20 V X7R capacitor with at least ≤ ±20 % tolerance is recommended.
- [2] With 1.0 mA loading on the charge pump and 8.0 V ≤ V<sub>PWR</sub> < 28.0 V
- [3] With 1.0 mA loading on the charge pump and 5.0 V ≤ V<sub>PWR</sub> < 8.0 V

## 10.3 VDDQ digital output supply voltage

## 10.3.1 Description

The VDDQ pin supplies the digital output buffer (MISO) of the MC33HB2002, either at 5.0 V or 3.3 V, by connecting externally to the system MCU supply:



This pin has a pull-down resistor to ensure the input is low in the event it is left open. If this pin is shorted to ground or left open, the SPI MISO reports 0000h.

Table 25. VDDQ electrical characterizations

 $V_{DDQ}$  = 3.13 V to 5.25 V,  $T_{J}$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol           | Characteristic          | Min. | Тур. | Max. | Unit |
|------------------|-------------------------|------|------|------|------|
| $R_{DOWN\_VDDQ}$ | VDDQ pull-down resistor | 55   | 100  | 260  | kΩ   |

MC33HB2002

All information provided in this document is subject to legal disclaimers.

## 10.4 H-bridge and Half-bridge operation

#### 10.4.1 Description

The H-bridge output control is defined by the SPI bit.

Half-bridge control

- In parallel mode, the physical inputs IN1 and IN2 control the OUT1 and OUT2 respectively
- In SPI mode, VIN1 and VIN2 control the Half-bridge outputs similar to physical inputs H-bridge control
- In parallel mode, the physical input IN1 controls direction and IN2 controls PWM
- In SPI mode, VIN1 and VIN2 control the H-Bridge outputs similar to physical inputs

This device provides active recirculation through the opposing FET of each Half-bridge. Embedded protections avoid cross conduction. In Half-bridge mode, active current limit, overvoltage protection, and open load detection features are disabled. For overvoltage, there is OV warning only. Moreover, unlike H-bridge control mode, the short-circuit protection acts independently on each output.

A more detailed explanation of output characteristic with respect to inputs in H-bridge as well as Half-bridge mode is explained in <u>Section 9.7.4 "Truth table"</u>. The differences in fault priorities between the two modes is described in section <u>Section 10.4.1.1 "H-bridge and Half-bridge fault priority"</u>.

### 10.4.1.1 H-bridge and Half-bridge fault priority

The following tables specify which fault control dominates output control if two or more are present at one time. Note that for these tables ENBL and DIS are defined as the signal condition which disables the output. EN is the SPI control bit setting which disables the outputs.

Table 26. H-Bridge mode fault priority

|      | ОТ   | ос   | SCG1 | SCG2 | SCP1 | SCP2 | ov   | UV   | ENBL | DIS |
|------|------|------|------|------|------|------|------|------|------|-----|
| ОС   | OT   |      |      |      |      |      |      |      |      |     |
| SCG1 | SC   | SC   |      |      |      |      |      |      |      |     |
| SCG2 | SC   | SC   | SC   |      |      |      |      |      |      |     |
| SCP1 | ОТ   | SC   | SC   | SC   |      |      |      |      |      |     |
| SCP2 | OT   | SC   | SC   | SC   | SC   |      |      |      |      |     |
| ov   | ОТ   | OV   | SC   | SC   | OV   | OV   |      |      |      |     |
| UV   |      |      |     |
| ENBL |      |     |
| DIS  | OV   | DIS  | ENBL |     |
| EN   | OV   | UV   | ENBL | DIS |

Table 27. Half-bridge mode fault priority

|      | ОТ   | SCG1      | SCG2      | SCP1      | SCP2 | UV   | ENBL | DIS |
|------|------|-----------|-----------|-----------|------|------|------|-----|
| SCG1 | OT   |           |           |           |      |      |      |     |
| SCG2 | ОТ   | SC1 AND 2 |           |           |      |      |      |     |
| SCP1 | ОТ   | SC1       | SC1 AND 2 |           |      |      |      |     |
| SCP2 | ОТ   | SC1 AND 2 | SC2       | SC1 AND 2 |      |      |      |     |
| UV   | UV   | UV        | UV        | UV        | UV   |      |      |     |
| ENBL | ENBL | ENBL      | ENBL      | ENBL      | ENBL | ENBL |      |     |
| DIS  | DIS  | DIS       | DIS       | DIS       | DIS  | DIS  | ENBL |     |
| EN   | EN   | EN        | EN        | EN        | EN   | UV   | ENBL | DIS |

Table 28. Fault priority description

| Name | Description           |
|------|-----------------------|
| ОТ   | Overtemperature       |
| ОС   | Overcurrent           |
| SC   | Short-circuit         |
| SCGx | Short to ground       |
| SCPx | Short to power (VPWR) |
| OV   | Overvoltage           |
| UV   | Undervoltage          |

#### 10.4.1.2 Current recopy

High-side FETs have current recopy feature. Current recopy has less than 5 % error referred to the load, for currents between 2.0 A and 10 A. Current recopy is a ratio of 1/400 of the current through the FET. This recopy current is made available on the CFB pin.

#### 10.4.1.3 Slew rate selection

The slew rate is selectable by SPI bits from  $0.25 \text{ V/}\mu\text{s}$  to  $16 \text{ V/}\mu\text{s}$ . There is a bypass setting which switches the outputs as fast as possible.

#### 10.4.1.4 Active current limit regulation

Figure 12 presents the simplified current regulation loop.

#### 10 A H-bridge, SPI programmable brushed DC motor driver



The active current limit threshold is selectable by the SPI in four steps from 5.4 A to 10.7 A. The active current limit is initiated, and the OC SPI fault status bit is set when the current exceeds the threshold set by the current limit comparator.

A blanking time ( $t_B$ , 32  $\mu$ s) is set from the time the current limit is exceeded. If a short-circuit shutdown is not triggered before the blanking time has expired, the H-bridge switches to high-side recirculation mode for  $2 * t_A$ .  $t_A$  is determined by the time it takes for the current to decay below the current limit threshold after switching to recirculation mode.

After  $2 * t_A$ , the control of the gates releases, restoring the output to the configuration set by the inputs. If the average output FET temperature exceeds the die temperature warning threshold (OT<sub>W</sub>), the current limit threshold is set to 50 % of of its original value selected via SPI and output keeps switching with  $t_B$  set at 32  $\mu$ s with  $t_A$  as explained above and in Figure 13. The temperature dependent blanking time does not change during the blanking interval. Input control does not cause the output to switch ON while current is greater than  $t_{LIM}$ . Input control commanding the output to switch OFF immediately switches OFF the output and resets the  $t_{LIM}$  circuit.

#### Note:

Short-circuit is ignored when  $T_J > OT_W$  for an interval of  $t_B + 2^*t_A$  while current limit threshold transitions to 50 % of its set value as shown in Figure 13. Although, short-circuit is ignored for this small time interval, overtemperature protection will still be able to protect the FETs in this time interval if excessive heating happens due to a short-circuit event or high temperature transients.

### 10 A H-bridge, SPI programmable brushed DC motor driver



#### 10.4.1.5 Open load detection in standby mode

This diagnostic only operates when the device is in Standby mode (both outputs in a high-impedance state) and is configured for full H-bridge mode. It is designed for applications having less than 50 nF from OUT1 and OUT2 to GND, a load inductance less than 15 mH, and an equivalent resistance of 600  $\Omega$  (typical) as a target for open load detection.

The diagnostic can activate in one of two ways:

- 1. The device is transitioning from STBY mode to Normal mode and the CL bit is high.
- 2. The device is in STBY mode and receives a command changing the CL bit setting from low to high.

When the open load check is performed, if there is current in an inductive load at the start of the test, the results may not be valid.

The diagnostic is activated in two stages:

- 1. The circuit turns on both low-side output FETs, to discharge any residual charge on the output capacitance. During this stage, the short-circuit detection for OUT1 or OUT2 is functional and provides normal short-circuit protection and diagnostics.
- 2. In second stage, the circuit turns off the OUT1 low-side FET and applies an internal pull-up of 1.0 mA on OUT1 while maintaining the OUT2 low-side driver on. If the voltage on OUT1 is greater than the open load threshold after the defined filter time, an open load fault is recorded. See <a href="Figure 14">Figure 14</a> for more details. The OUT1 and OUT2 are restored to the commanded configuration after the test results are latched into the fault buffer.

#### 10 A H-bridge, SPI programmable brushed DC motor driver



### 10.4.1.6 Open load detection in active mode

Open load detection in Active mode is active when the output is configured for full H-Bridge mode and an output is being switched. Open load in Active mode is detected when the OUT1 and OUT2 voltages do not exhibit overshoot greater than the  $V_{OLATH}$  (threshold) over  $V_{PWR}$  between the time the low-side is commanded OFF and the low-side FET is turned back on during an output PWM cycle, as shown in Figure 15 and Figure 16. On the other hand, an open load is not detected if the energy stored in the inductor is high enough to cause an overshoot greater than the  $V_{OLATH}$  (threshold) over  $V_{PWR}$  caused by the fly-back current flowing through the body diode, as shown in antishoot through phase of Figure 15.





During normal operation, the result of the open load detection window is held until the end of the next detection window. Open load detected in the active mode is a dynamic status which is only cleared by detecting the load is not open or leaving Normal mode.

#### 10.4.1.7 Short-circuit detection

The short-circuit detection circuit monitors both high-side and low-side FETs continuously. When the current is above the short-circuit threshold (SC) for the defined filter time ( $t_{SC}$ ), the driver is switched off, and the SPI fault bit is set. The driver can be restored to normal operation by clearing the fault status by performing clr\_flt, as described in Section 9.6.3.1 "Clearing the fault status".

## 10.4.2 Electrical characteristics

Table 29. H-bridge electrical characterization

 $V_{PWR}$  = 5.0 V to 28 V,  $T_J$  = -40 °C to 150 °C, unless otherwise specified.

| Symbol                                | Parameter                                                                                                                                                                            |         | Min. | Тур. | Max.     | Unit     |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|----------|----------|
| OUTPUT                                |                                                                                                                                                                                      |         |      |      | <u> </u> | <u> </u> |
| R <sub>DS(ON_LSD)</sub>               | LSDx on-state resistance, I <sub>LDS</sub> = 3.0 A, T <sub>J</sub> = 150 °C                                                                                                          | [1]     | _    | _    | 235      | mΩ       |
| R <sub>DS(ON_LSD)</sub>               | LSDx on-state resistance, I <sub>LDS</sub> = 3.0 A, T <sub>J</sub> = -40 °C                                                                                                          | [1] [2] | _    | _    | 125      | mΩ       |
| R <sub>DS(ON_HSD)</sub>               | HSDx on-state resistance, I <sub>LDS</sub> = 3.0 A, T <sub>J</sub> = 150 °C                                                                                                          | [1]     | _    | _    | 235      | mΩ       |
| R <sub>DS(ON_HSD)</sub>               | HSDx on-state resistance, I <sub>LDS</sub> = 3.0 A, T <sub>J</sub> = −40 °C                                                                                                          | [1] [2] | _    | _    | 125      | mΩ       |
| V <sub>F</sub>                        | Output MOSFET body diode forward voltage drop with I <sub>LDS</sub> = 3.0 A                                                                                                          |         | _    | _    | 2.0      | V        |
| t <sub>DON</sub><br>t <sub>DOFF</sub> | OUTx turn-on and turn-off delay times Digital signal to 10 % or 90 % I <sub>LOAD</sub> = 1.0 A, V <sub>PWR</sub> = 14 V, SR = "000", resistive load                                  |         | _    | _    | 3.0      | μs       |
| t <sub>DDISABLE</sub>                 | OUTx disable delay time                                                                                                                                                              |         | _    | _    | 3.0      | μs       |
| t <sub>RDISABLE_1</sub>               | OUTx disable recovery delay time Open load detection disabled, DIS recovery after 1.0 $\mu$ s high or ENBL recovery after 5.0 $\mu$ s low, SR = "000", resistive load < 400 $\Omega$ |         | _    | _    | 8.0      | μs       |
| t <sub>RDISABLE_2</sub>               | OUTx disable recovery delay time Open load detection enabled, DIS recovery after 1.0 $\mu$ s high or ENBL recovery after 5.0 $\mu$ s low, SR = "000", resistive load < 400 $\Omega$  |         | _    | _    | 128      | μs       |

| Symbol                | Parameter                                                                         |     | Min.                      | Тур.   | Max.                      | Unit |
|-----------------------|-----------------------------------------------------------------------------------|-----|---------------------------|--------|---------------------------|------|
| SR                    | OUTx rising and falling slew rate, from 10 % to 90 % of V <sub>PWR</sub> ,        |     |                           |        |                           |      |
|                       | measured with 1.0 A resistive load at VPWR = 14 V                                 |     |                           |        |                           |      |
|                       | SPI SR = 000                                                                      |     | _                         | bypass | _                         | V/µs |
|                       | SPI SR = 001                                                                      |     | 11.2                      | 16     | 20.8                      |      |
|                       | SPI SR = 010                                                                      |     | 5.6                       | 8.0    | 10.4                      |      |
|                       | SPI SR = 011                                                                      |     | 2.8                       | 4.0    | 5.2                       |      |
|                       | SPI SR = 100 (default)                                                            |     | 1.4                       | 2.0    | 2.6                       |      |
|                       | SPI SR = 101                                                                      |     | 0.7                       | 1.0    | 1.3                       |      |
|                       | SPI SR = 110                                                                      |     | 0.35                      | 0.5    | 0.65                      |      |
|                       | SPI SR = 111                                                                      |     | 0.15                      | 0.25   | 0.35                      |      |
| CURRENT S             | ENSE                                                                              |     | ı                         | 1      |                           |      |
|                       | Current recopy ratio (per 1.0 A of load current)                                  |     |                           |        |                           |      |
| I <sub>RATIO</sub>    | I <sub>LOAD</sub> < 2.0 A                                                         |     | _                         | 2.5    | _                         | mA   |
|                       | 2.0 A ≤ I <sub>LOAD</sub> < 10 A                                                  |     | _                         | 2.5    | _                         |      |
| ERROR                 | Load current error, I <sub>LOAD</sub> < 2.0 A                                     |     | -0.100                    | _      | 0.100                     | Α    |
| ERROR                 | Load current error, 2.0 A ≤ I <sub>LOAD</sub> < 10 A                              |     | -5.0                      | _      | 5.0                       | %    |
| dI/dt                 | Load current slew rate                                                            |     | 0.5                       | _      | _                         | A/µs |
| FAULT DET             | ECTION AND CURRENT LIMIT REGULATION                                               |     |                           |        |                           |      |
|                       | Current limit threshold current (T <sub>J</sub> ≤ OT <sub>W</sub> )               |     |                           |        |                           |      |
|                       | SPI ILIM = 00                                                                     |     | 4.0                       | 5.4    | 6.8                       | Α    |
| I <sub>LIM</sub>      | SPI ILIM = 01 (default)                                                           |     | 6.0                       | 7.0    | 8.0                       |      |
|                       | SPI ILIM = 10                                                                     |     | 7.3                       | 8.8    | 10.3                      |      |
|                       | SPI ILIM = 11                                                                     |     | 9.0                       | 10.7   | 12.5                      |      |
|                       | Current limit threshold current (T <sub>J</sub> > OT <sub>W</sub> )               | [3] |                           |        |                           |      |
|                       | SPI ILIM = 00                                                                     |     | _                         | 2.7    | _                         | Α    |
| L <sub>IM</sub> /2    | SPI ILIM = 01 (default)                                                           |     | _                         | 3.5    | _                         |      |
| LIM                   | SPI ILIM = 10                                                                     |     | _                         | 4.4    | _                         |      |
|                       | SPI ILIM = 11                                                                     |     | _                         | 5.4    | _                         |      |
| t <sub>B</sub>        | Blanking time $(T_J \le OT_W)$ and $(T_J > OT_W)$                                 |     | _                         | 32     | _                         | μs   |
|                       | CUIT SHUTDOWN (T <sub>J</sub> ≤ OT <sub>W</sub> )                                 |     |                           |        |                           | •    |
| sc_Ls                 | Low-side short-circuit detection threshold current                                |     | I <sub>LIM</sub> + 3.0    | _      | I <sub>LIM</sub> + 8.0    | Α    |
| sc_Hs                 | High-side short-circuit detection threshold current                               |     | I <sub>LIM</sub> + 4.0    | _      | I <sub>LIM</sub> + 9.0    | Α    |
| t <sub>sc</sub>       | Short-circuit detection filter time $(T_{.I} \le OT_{W})$ and $(T_{.I} > OT_{W})$ |     | 5.0                       | _      | 10                        | μs   |
|                       | CUIT SHUTDOWN (T <sub>J</sub> > OT <sub>W</sub> )                                 |     |                           |        |                           | '    |
| I <sub>SC LS</sub> /2 | Low-side short-circuit detection threshold current                                | [3] | I <sub>LIM</sub> /2 + 1.5 | _      | I <sub>LIM</sub> /2 + 4.0 | Α    |
| lsc Hs/2              | High-side short-circuit detection threshold current                               | [3] | I <sub>LIM</sub> /2 + 2.0 |        |                           | Α    |
|                       | DETECTION                                                                         |     | ILIIVI/ Z · Z.O           |        | ILIMP 2 110               | , ,  |
| V <sub>OP</sub>       | Open load detection voltage threshold                                             |     | 0.6                       |        | 0.8                       | V    |
|                       | <u> </u>                                                                          |     |                           |        |                           |      |
| OL                    | Out1 pull-up current                                                              |     | 0.8                       | _      | 1.3                       | mA   |
| t <sub>OP_LSD</sub>   | Open load detection filter time                                                   |     | 93                        | _      | 118                       | μs   |
| $V_{OLATH}$           | Open load active mode threshold $V_{OLA} = V_{OUTx} - V_{PWR}$                    |     | 160                       |        | 360                       | mV   |

In an application, R<sub>DS(on)</sub> depends on charge pump loading and timing limitations, including slew rate and duty cycle. These factors determine the enhancement level of the device's integrated high-side FETs during switching. Guaranteed by characterization Guaranteed by design [1]

## 10 A H-bridge, SPI programmable brushed DC motor driver







## 11 Applications

### 11.1 Introduction

The MC33HB2002 is a programmable and configurable H-bridge, power integrated circuit (IC) designed to drive DC motors or bi-directional solenoid controlled actuators, such as throttle control or exhaust gas recirculation actuators, with continuous average current of

MC33HB2002

All information provided in this document is subject to legal disclaimers.

## 10 A H-bridge, SPI programmable brushed DC motor driver

3.0 A and peaks over 10.0 A. Figure 20 shows a typical simplified minimum application schematic without SPI interface to MCU and reverse battery protection through a diode. Figure 21 shows a typical simplified application diagram with reverse battery protection using an external N-channel FET driven by the CCP pin. This is useful for low battery voltage applications where diode drops could be significant. See Section 8.3.1 "Reverse battery" for details on reverse battery protection.

The value of C1 is determined based on the maximum current in the load, and the maximum system voltage. C1 should be able to absorb this energy without exceeding 40 V, otherwise a clamp is required, as explained in <a href="Section 11.3" Output avalanche protection"</a>. If ENBL is high and the part is in H-bridge mode, the OV protection protects against this condition.

## 11.2 Application diagram



Figure 20. Simplified minimum application schematic (Reverse battery protection using a diode and operation without SPI)

#### 10 A H-bridge, SPI programmable brushed DC motor driver



Figure 21. Simplified typical application schematic (Reverse battery protection with an external inverted N-channel MOSFET and operation with SPI)

## 11.3 Output avalanche protection

The MC33HB2002 has in-built overvoltage protection, preventing output avalanche breakdown when configured for operation in H-bridge mode (default operation mode) by setting the bit MODE (bit number 3) to 1 in the Configuration and Control SPI register. As long as the part is enabled, the entire energy in the inductor is dissipated in the high-side recirculation loop, as explained in Section 9.7.2 "VPWR overvoltage detection". However, when the DOV bit (bit number 12) is set to 1, which disables the overvoltage protection and only gives an overvoltage warning, or while operating the part in Half-Bridge mode by setting the bit MODE (bit number 3) to 0 in the Configuration and Control SPI register, it is important to implement output avalanche protection, as shown in Figure 22. If VPWR were to become an open circuit, the outputs would likely tri-state simultaneously due to the disable logic. This could result in an unclamped inductive discharge.

The VPWR input to the MC33HB2002 should not exceed 40 V during this transient condition, to prevent electrical overstress of the output drivers. This can be accomplished with a zener clamp or MOV, and/or an appropriately valued input capacitor with sufficiently low ESR as shown in <a href="Figure 22">Figure 22</a>. If ENBL is at logic [1] and the part is in H-bridge mode, this problem is mitigated by internal overvoltage protection.

## 10 A H-bridge, SPI programmable brushed DC motor driver



## 12 Packaging

## 12.1 Package mechanical dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <a href="https://www.nxp.com">www.nxp.com</a> and perform a keyword search for the drawing's document number.

Table 30. Package outline

| Package      | Suffix | Package outline drawing number |
|--------------|--------|--------------------------------|
| 28-pin HVQFN | ES     | 98ASA00993D                    |







igure 25. Colder mask pattern for 20-pin mvQr N



Figure 26. I/O pads and solderable areas for 28-pin HVQFN

NON JEDEC

98ASA00993D

С



PCB DESIGN GUIDELINES - SOLDER PASTE STENCIL

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.



| © NXP B.V. ALL RIGHTS RESERVED |           |                 |           | 5 JAN 2020 |
|--------------------------------|-----------|-----------------|-----------|------------|
| MECHANICAL OUTLINE             | STANDARD: | DRAWING NUMBER: | REVISION: | PAGE:      |
| PRINT VERSION NOT TO SCALE     | NON JEDEC | 98ASA00993D     | С         | 5          |

Figure 27. Solder paste stencil for 28-pin HVQFN

H-PQFN-28 I/O 0.125 DIMPLE WETTABLE FLANK 6 X 6 X 0.85 PKG, 0.65 PITCH

SOT788-3(DD)

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

 $\sqrt{3.}$ PIN 1 FEATURE, SHAPE, SIZE AND LOCATION MAY VARY.

4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH PAD.

5. MIN. METAL GAP FOR LEAD TO EXPOSED PAD SHALL BE 0.2 MM.

6. ANCHORING PADS.



| © NXP B.V. ALL RIGHTS RESERVED DATE: 15 JAN 2020 |           |                 |           |       |
|--------------------------------------------------|-----------|-----------------|-----------|-------|
| MECHANICAL OUTLINE                               | STANDARD: | DRAWING NUMBER: | REVISION: | PAGE: |
| PRINT VERSION NOT TO SCALE                       | NON JEDEC | 98ASA00993D     | С         | 6     |

Figure 28. Package outline notes for 28-pin HVQFN

# 13 Revision history

| Document ID      | Release date                                                                          | Data sheet status                                                                                                                                                                                                                                                                                  | Change notice           | Supersedes                   |  |
|------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------|--|
| MC33HB2002 v.5.0 | 20200417                                                                              | Product data sheet                                                                                                                                                                                                                                                                                 | _                       | MC33HB2002 v.4.0             |  |
| Modifications    | products and cor • Section 7.1: dele • Table 2: deleted                               | MC33HB2002EK and MC33H<br>ffigurations, drawings<br>ted 32-pin PQFN and 32-pin 3<br>32-pin PQFN and 32-pin SOI<br>eted 32-pin PQFN and 32-pin                                                                                                                                                      | SOICW pin configuration | ons                          |  |
| MC33HB2002 v.4.0 | 20200406                                                                              | Product data sheet                                                                                                                                                                                                                                                                                 | _                       | MC33HB2002 v.3.0             |  |
| Modifications    | <ul><li><u>Table 1</u>: replaced</li><li><u>Figure 3</u>: updated</li></ul>           | <ul> <li>Global: changed document status from Advance Information to Product</li> <li>Table 1: replaced PC parts by MC</li> <li>Figure 3: updated 28-pin HVQFN pin configuration to indicate four corner pads as AGND</li> <li>Section 12.1: added 28-pin HVQFN solder mask information</li> </ul> |                         |                              |  |
| MC33HB2002 v.3.0 | 20191018                                                                              | Data sheet: advance information                                                                                                                                                                                                                                                                    | _                       | MC33HB2002 v.2.0             |  |
| Modifications    | <ul><li>Section 7.1: upda</li><li>Table 4: added m</li><li>Table 4: updated</li></ul> |                                                                                                                                                                                                                                                                                                    | age dissipation ratings | for MC33HB2002ES             |  |
| MC33HB2002 v.2.0 | 20180604                                                                              | Data sheet: advance information                                                                                                                                                                                                                                                                    | _                       | MC33HB2002 v.1.0             |  |
| Modifications    | Updated MC33H                                                                         | B2002ES thermal resistance                                                                                                                                                                                                                                                                         | and package dissipation | on ratings in <u>Table 4</u> |  |
| MC33HB2002 v.1.0 | 20171009                                                                              | Data sheet: product preview                                                                                                                                                                                                                                                                        | _                       | _                            |  |

## 14 Legal information

#### 14.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] [3] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 14.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

 $\ensuremath{\mathbf{Applications}}$  — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this

Limiting values - Stress above one or more limiting values (as defined inthe Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected

MC33HB2002

All information provided in this document is subject to legal disclaimers.

to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**SafeAssure** — is a trademark of NXP B.V. **SMARTMOS** — is a trademark of NXP B.V.

**NXP Semiconductors** 

# MC33HB2002

## 10 A H-bridge, SPI programmable brushed DC motor driver

## **Tables**

| Tab. 1.         Orderable parts         2         Tab. 16.         Configuration and control bits description         18           Tab. 2.         Pin description         4         Tab. 17.         Configuration and control bits description         18           Tab. 3.         Maximum ratings         7         Tab. 18.         VPWR_UV electrical characterization         20           Tab. 5.         Nominal operation         9         Tab. 20.         OT electrical characterization         20           Tab. 6.         Supply current consumption         9         Tab. 20.         OT electrical characterization         21           Tab. 7.         Digital I/Os characteristics         10         Tab. 22.         Error handling         23           Tab. 8.         Electrical characteristics         14         Tab. 22.         Error handling         23           Tab. 9.         Electrical characteristics         14         Tab. 22.         Error handling         23           Tab. 10.         Timing parameters for clearing fault status         16         Tab. 22.         Error handling         23           Tab. 11.         SPI register selection         17         Tab. 25.         VDDQ electrical characterization         25           Tab. 13.         Statu         Tab. 24.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                                               |          |                                            |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------|----------|--------------------------------------------|----|
| Tab. 3.         Maximum ratings         7         Tab. 18.         VPWR_UV electrical characterization         20           Tab. 4.         Thermal ratings         8         Tab. 19.         VPWR_OV electrical characterization         20           Tab. 5.         Nominal operation         9         Tab. 20.         OT electrical characterization         21           Tab. 6.         Supply current consumption         9         Tab. 20.         OT electrical characterization         21           Tab. 7.         Digital I/Os characteristics         10         Tab. 22.         Error handling         23           Tab. 8.         Electrical characteristics         14         Tab. 23.         Frequency electrical characteristics         24           Tab. 9.         Electrical characteristics         16         Tab. 24.         Charge pump electrical characteristics         25           Tab. 10.         Timing parameters for clearing fault status         16         Tab. 25.         VDDQ electrical characterizations         25           Tab. 10.         Timing parameters for clearing fault status         16         Tab. 25.         H-Bridge mode fault priority         26           Tab. 13.         Status         17         Tab. 28.         Fault priority description         27           Tab. 14.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Orderable parts2                              | Tab. 16. | Configuration and control                  | 18 |
| Tab. 4.         Thermal ratings         8         Tab. 19.         VPWR_OV electrical characterization         20           Tab. 5.         Nominal operation         9         Tab. 20.         OT electrical characterization         21           Tab. 6.         Supply current consumption         9         Tab. 21.         Truth table         22           Tab. 7.         Digital I/Os characteristics         10         Tab. 22.         Error handling         23           Tab. 8.         Electrical characteristics         14         Tab. 22.         Error handling         23           Tab. 9.         Electrical characteristics         24         Charge pump electrical characteristics         25           Tab. 10.         Timing parameters for clearing fault status         16         Tab. 24         Charge pump electrical characteristics         25           Tab. 10.         Device identification (Reserved)         17         Tab. 25         VDDQ electrical characteristics         25           Tab. 13.         Status bits description         17         Tab. 27         Half-bridge mode fault priority         27           Tab. 13.         Status bits description         17         Tab. 27         Half-bridge mode fault priority         27           Tab. 14.         Status bits description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Tab. 2.  | Pin description4                              | Tab. 17. | Configuration and control bits description | 18 |
| Tab. 5. Nominal operation 9 Tab. 20. OT electrical characterization 21 Tab. 6. Supply current consumption 9 Tab. 21. Truth tabbe 22 Tab. 7. Digital I/Os characteristics 10 Tab. 22. Error handling 23 Frequency electrical characteristics 24 Tab. 9. Electrical characteristics 16 Tab. 24. Charge pump electrical characteristics 25 Tab. 10. Truing parameters for clearing fault status 16 Tab. 25. VDDQ electrical characteristics 25 Tab. 11. SPI register selection 17 Tab. 26. H-Bridge mode fault priority 26 Tab. 12. Device identification (Reserved) 17 Tab. 27. Hab-bridge mode fault priority 27 Tab. 13. Status 17 Tab. 28. Fault briority description 27 Tab. 14. Status bits description 17 Tab. 29. H-bridge electrical characterization 31 Tab. 15. Fault status mask 18 Tab. 30. Package outline 36 Package outline 36 Package outline 36 Package outline 37 Sew rate 38 Fig. 1. Simplified application diagram 11 Fig. 20. Internal block diagram 33 Fig. 3. Pin configuration for 28-pin HVQFN 4 Fig. 20. Simplified minimum application schematic (Reverse battery protection using a diode and operation without SPI) 34 Septiment of 28-pin HVQFN 37 Fig. 29. Simplified turner regulated loop for ILIM 28 Fig. 20. Output avalanche protection 37 Fig. 24. Package outline for 28-pin HVQFN 38 Fig. 25. Solder mask pattern for 28-pin HVQFN 39 Fig. 21. Simplified current regulated loop for ILIM 28 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 14. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stenci | Tab. 3.  | Maximum ratings7                              | Tab. 18. | VPWR_UV electrical characterization        | 20 |
| Tab. 6. Supply current consumption 9 Tab. 21. Truth table 22 Tab. 7. Digital I/Os characteristics 10 Tab. 22. Error handling 23 Tab. 8. Electrical characteristics 14 Tab. 23. Frequency electrical characteristics 24 Tab. 9. Electrical characteristics 16 Tab. 24. Charge pump electrical characteristics 25 Tab. 10. Timing parameters for clearing fault status 16 Tab. 25. VDDQ electrical characteristics 25 Tab. 10. Timing parameters for clearing fault status 16 Tab. 26. H-Bridge mode fault priority 26 Tab. 12. Device identification (Reserved) 17 Tab. 26. H-Bridge mode fault priority 27 Tab. 13. Status 17 Tab. 27. Half-bridge mode fault priority 27 Tab. 14. Status bits description 17 Tab. 28. Fault priority description 27 Tab. 15. Fault status mask 18 Tab. 30. Package outline 36 Package outline 36 Package outline 37 Package outline 38 Package outline 39 Package outline 59 Package outline 50 Package outline 59 Package outline 50 Package o | Tab. 4.  | Thermal ratings8                              | Tab. 19. | VPWR_OV electrical characterization        | 20 |
| Tab. 7. Digital I/Os characteristics 10 Tab. 22. Error handling 23 Tab. 8. Electrical characteristics 14 Tab. 23. Frequency electrical characteristics 24 Tab. 9. Electrical characteristics 16 Tab. 24. Charge pump electrical characteristics 25 Tab. 10. Timing parameters for clearing fault status 16 Tab. 25. VDDQ electrical characteristics 25 Tab. 11. SPI register selection 17 Tab. 26. H-Bridge mode fault priority 26 Tab. 12. Device identification (Reserved) 17 Tab. 27. Half-bridge mode fault priority 27 Tab. 13. Status 17 Tab. 28. Fault priority description 27 Tab. 14. Status bits description 17 Tab. 28. Fault priority description 27 Tab. 15. Fault status mask 18 Tab. 30. Package outline 36  Fig. 1. Simplified application diagram 18 Fig. 17. Disable delay timing 33 Fig. 2. Internal block diagram 37 Fig. 3. Pin configuration for 28-pin HVQFN 45 Fig. 4. Functional block diagram 13 Fig. 5. Operating mode state diagram 13 Fig. 6. Regulators power-up and power-down sequences 14 Fig. 7. SPI dynamic diagram 15 Fig. 8. Output operating configurations 22 Fig. 9. H-bridge operation with ENBL = 1 and DIS 20 Fig. 10. Half-bridge operation with ENBL = 1 and DIS 25 Fig. 11. Digital output buffer supply 25 Fig. 12. Simplified current regulated loop for ILIM 28 Fig. 13. ILIM timing and thermal response 29 Fig. 14. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 30 Fig. 14. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 14. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 41 Fig. 28. Fig. 27. Solder paste stencil for 28-pin HVQFN 41 Fig. 29. Simplified current regulated loop for ILIM 28 Fig. 21. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 41                                                                                                                                                                                                                                                                        | Tab. 5.  | Nominal operation9                            | Tab. 20. | OT electrical characterization             | 21 |
| Tab. 7. Digital I/Os characteristics 10 Tab. 22. Error handling 23 Tab. 8. Electrical characteristics 14 Tab. 23. Frequency electrical characteristics 24 Tab. 9. Electrical characteristics 16 Tab. 24. Charge pump electrical characteristics 25 Tab. 10. Timing parameters for clearing fault status 16 Tab. 25. VDDQ electrical characteristics 25 Tab. 11. SPI register selection 17 Tab. 26. H-Bridge mode fault priority 26 Tab. 12. Device identification (Reserved) 17 Tab. 27. Half-bridge mode fault priority 27 Tab. 13. Status 17 Tab. 28. Fault priority description 27 Tab. 14. Status bits description 17 Tab. 28. Fault priority description 27 Tab. 15. Fault status mask 18 Tab. 30. Package outline 36  Fig. 1. Simplified application diagram 18 Fig. 17. Disable delay timing 33 Fig. 2. Internal block diagram 37 Fig. 3. Pin configuration for 28-pin HVQFN 45 Fig. 4. Functional block diagram 13 Fig. 5. Operating mode state diagram 13 Fig. 6. Regulators power-up and power-down sequences 14 Fig. 7. SPI dynamic diagram 15 Fig. 8. Output operating configurations 22 Fig. 9. H-bridge operation with ENBL = 1 and DIS 20 Fig. 10. Half-bridge operation with ENBL = 1 and DIS 25 Fig. 11. Digital output buffer supply 25 Fig. 12. Simplified current regulated loop for ILIM 28 Fig. 13. ILIM timing and thermal response 29 Fig. 14. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 30 Fig. 14. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 14. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 41 Fig. 28. Fig. 27. Solder paste stencil for 28-pin HVQFN 41 Fig. 29. Simplified current regulated loop for ILIM 28 Fig. 21. Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 41                                                                                                                                                                                                                                                                        | Tab. 6.  | Supply current consumption9                   | Tab. 21. | Truth table                                | 22 |
| Tab. 8. Electrical characteristics 14 Tab. 23. Frequency electrical characteristics 24 Tab. 9. Electrical characteristics 16 Tab. 24. Charge pump electrical characteristics 25 Tab. 10. Timing parameters for clearing fault status 16 Tab. 25. VDDQ electrical characteristics 25 Tab. 11. SPI register selection 17 Tab. 26. H-Bridge mode fault priority 26 Tab. 12. Device identification (Reserved) 17 Tab. 27. Half-bridge mode fault priority 27 Tab. 13. Status 17 Tab. 28. Fault priority description 27 Tab. 14. Status bits description 17 Tab. 29. H-bridge electrical characterization 31 Tab. 15. Fault status mask 18 Tab. 30. Package outline 36 Fig. 1. Simplified application diagram 18 Fig. 19. Slew rate 33 Fig. 2. Internal block diagram 37 Fig. 19. Slew rate 33 Fig. 2. Simplified minimum application schematic (Reverse battery protection using a diode and operation without SPI) 34 Fig. 21. Simplified typical application schematic (Reverse battery protection with an external inverted N-channel MOSFET and operation with SPI) 35 Fig. 21. Digital output buffer supply 25 Fig. 25. Solder mask pattern for 28-pin HVQFN 38 Fig. 12. Simplified current regulated loop for ILIM 28 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 41 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Tab. 7.  |                                               | Tab. 22. | Error handling                             | 23 |
| Tab. 9. Electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Tab. 8.  |                                               | Tab. 23. | Frequency electrical characteristics       | 24 |
| Tab. 10. Timing parameters for clearing fault status 16 Tab. 25. VDDQ electrical characterizations 25 Tab. 11. SPI register selection 17 Tab. 26. H-Bridge mode fault priority 26 Tab. 12. Device identification (Reserved) 17 Tab. 27. Half-bridge mode fault priority 27 Tab. 13. Status 17 Tab. 28. Fault priority description 27 Tab. 14. Status bits description 17 Tab. 29. H-bridge electrical characterization 31 Tab. 15. Fault status mask 18 Tab. 30. Package outline 36  Fig. 1. Simplified application diagram 1 Fig. 17. Disable delay timing 33 Fig. 2. Internal block diagram 3 Fig. 18. Output delay timing 33 Fig. 19. Slew rate 33 Fig. 19. Slew rate 33 Fig. 4. Functional block diagram 11 Fig. 20. Simplified minimum application schematic (Reverse battery protection using a diode and operation without SPI) 34 Fig. 21. Simplified typical application schematic (Reverse battery protection with an external inverted N-channel MOSFET and operation with SPI) 35 Fig. 22. Output avalanche protection 36 Fig. 23. Package outline detail for 28-pin HVQFN 37 Fig. 25. Solder mask pattern for 28-pin HVQFN 39 Fig. 26. I/O pads and solderable areas for 28-pin HVQFN 40 Open load detection circuit 30 Fig. 27. Solder paste stencil for 28-pin HVQFN 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Tab. 9.  |                                               | Tab. 24. |                                            |    |
| Tab. 11. SPI register selection 17 Tab. 26. H-Bridge mode fault priority 26 Tab. 12. Device identification (Reserved) 17 Tab. 27. Half-bridge mode fault priority 27 Tab. 13. Status 17 Tab. 28. Fault priority description 27 Tab. 14. Status bits description 17 Tab. 28. Fault priority description 27 Tab. 15. Fault status mask 18 Tab. 30. Package outline 36  Figures  Fig. 1. Simplified application diagram 1 Fig. 17. Disable delay timing 33 Fig. 2. Internal block diagram 3 Fig. 4. Functional block diagram 11 Fig. 18. Output delay timing 33 Fig. 4. Functional block diagram 11 Fig. 20. Simplified minimum application schematic (Reverse battery protection using a diode and operation without SPI) 34 Fig. 21. Simplified typical application schematic (Reverse battery protection with an external inverted N-channel MOSFET and operation with SPI) 35 Fig. 22. Output avalanche protection 36 Fig. 23. Fig. 24. Package outline for 28-pin HVQFN 38 Fig. 25. Solder mask pattern for 28-pin HVQFN 39 Fig. 25. Solder paste stencil for 28-pin HVQFN 39 Fig. 27. Solder paste stencil for 28-pin HVQFN 40 Fig. 27. Solder paste stencil for 28-pin HVQFN 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Tab. 10. | Timing parameters for clearing fault status16 | Tab. 25. |                                            |    |
| Tab. 12. Device identification (Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Tab. 11. |                                               | Tab. 26. |                                            |    |
| Tab. 13. Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Tab. 12. |                                               | Tab. 27. |                                            |    |
| Tab. 14. Status bits description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Tab. 13. | · · · · · · · · · · · · · · · · · · ·         | Tab. 28. |                                            |    |
| Fig. 1. Simplified application diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Tab. 14. | Status bits description17                     | Tab. 29. |                                            |    |
| Fig. 1. Simplified application diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Tab. 15. | •                                             | Tab. 30. |                                            |    |
| Fig. 1. Simplified application diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                                               |          |                                            |    |
| Fig. 2. Internal block diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure   | es                                            |          |                                            |    |
| Fig. 2. Internal block diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Fig. 1.  | Simplified application diagram1               | Fig. 17. | Disable delay timing                       | 33 |
| Fig. 3. Pin configuration for 28-pin HVQFN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          | · · · · · · · · · · · · · · · · · · ·         | -        |                                            |    |
| Fig. 4. Functional block diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                                               | •        |                                            |    |
| Fig. 5. Operating mode state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | •        | - · · · · · · · · · · · · · · · · · · ·       | •        |                                            |    |
| Fig. 6. Regulators power-up and power-down sequences                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | •        |                                               | 3        |                                            |    |
| sequences                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •        |                                               |          |                                            | 34 |
| Fig. 7. SPI dynamic diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5        | • • • • • • • • • • • • • • • • • • • •       | Fia. 21. |                                            |    |
| Fig. 8. Output operating configurations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Fia. 7.  | •                                             | 3        |                                            |    |
| Fig. 9. H-bridge operation with ENBL = 1 and DIS = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -        | •                                             |          |                                            |    |
| Fig. 10. Half-bridge operation with ENBL = 1 and DIS Fig. 22. Output avalanche protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •        |                                               |          |                                            | 35 |
| Fig. 10. Half-bridge operation with ENBL = 1 and DIS = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | g        |                                               | Fig. 22. | •                                          |    |
| Fig. 11. Digital output buffer supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Fig. 10. |                                               | •        | ·                                          |    |
| Fig. 11. Digital output buffer supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                                               |          | •                                          |    |
| Fig. 12. Simplified current regulated loop for ILIM28 Fig. 26. I/O pads and solderable areas for 28-pin HVQFN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Fig. 11. |                                               |          | •                                          |    |
| Fig. 13. ILIM timing and thermal response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                                               | -        |                                            |    |
| Fig. 14. Open load detection circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                                               | g. =0.   | ·                                          | 40 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •        | · · · · · · · · · · · · · · · · · · ·         | Fig. 27  |                                            |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •        |                                               | •        |                                            |    |

Fig. 16.

Open load circuit operation ......31