# **ON Semiconductor** # Is Now To learn more about onsemi™, please visit our website at www.onsemi.com onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, # **Hex D Flip-Flop with Common Clock and Reset** # **High-Performance Silicon-Gate CMOS** The MC74HC174A is identical in pinout to the LS174. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of six D flip-flops with common Clock and Reset inputs. Each flip-flop is loaded with a low-to-high transition of the Clock input. Reset is asynchronous and active-low. #### **Features** - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1.0 μA - In Compliance with the Requirements Defined by JEDEC Standard No. 7 A - Chip Complexity: 162 FETs or 40.5 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant ## ON Semiconductor® http://onsemi.com ### **MARKING DIAGRAMS** PDIP-16 **N SUFFIX CASE 648** SOIC-16 **D SUFFIX CASE 751B** TSSOP-16 **DT SUFFIX CASE 948F** MC74HC174A/D = Assembly Location L. WL = Wafer Lot = Year W, WW = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. Figure 1. Pin Assignment Figure 2. Logic Diagram ### **FUNCTION TABLE** | | Output | | | |-------|--------|---|-----------| | Reset | Clock | D | Q | | L | Х | Х | L | | Н | | Н | Н | | Н | | L | L | | Н | L | Х | No Change | | Н | ~ | Х | No Change | ### **DESIGN/VALUE TABLE** | Design Criteria | Value | Units | |---------------------------------|--------|-------| | Internal Gate Count* | 40.5 | ea. | | Internal Gate Propagation Delay | 1.5 | ns | | Internal Gate Power Dissipation | 5.0 | μW | | Speed Power Product | 0.0075 | рЈ | <sup>\*</sup>Equivalent to a two-input NAND gate. ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------------|------------------------|-----------------------| | MC74HC174ANG | PDIP-16<br>(Pb-Free) | 500 Units / Rail | | MC74HC174ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC74HC174ADR2G | SOIC-16 (Pb-Free) 2500 | | | MC74HC174ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel | | NLV74HC174ADG* | SOIC-16<br>(Pb-Free) | 55 Units / Rail | | NLV74HC174ADR2G* | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | NLV74HC174ADTR2G* | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel | | NLV74HC174ANG* | PDIP-16<br>(Pb-Free) | 25 Units / Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable ### **MAXIMUM RATINGS** | Symbol | Parameter | | Value | Unit | |----------------------|-------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | (Referenced to GND) | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | (Referenced to GND) | -1.5 to V <sub>CC</sub> +1.5 | V | | V <sub>OUT</sub> | DC Output Voltage | (Referenced to GND) (Note 1) | $-0.5$ to $V_{CC}+0.5$ | V | | I <sub>IN</sub> | DC Input Current, per Pin | | ±20 | mA | | I <sub>OUT</sub> | DC Output Current, per Pin | | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds | PDIP, SOIC, TSSOP | 260 | °C | | TJ | Junction Temperature Under Bias | | + 150 | °C | | θ <sub>JA</sub> | Thermal Resistance | PDIP<br>SOIC<br>TSSOP | 78<br>112<br>148 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 85°C | PDIP<br>SOIC<br>TSSOP | 750<br>500<br>450 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 30% – 35% | UL 94 V-0 @ 0.125 in. | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | >2000<br>>100<br>>500 | V | | I <sub>LATCHUP</sub> | Latchup Performance Above V <sub>CC</sub> | and Below GND at 85°C (Note 5) | ±300 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Stresses exceeding Maximum Hatings may damage the device. Maximum Hatings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Io absolute maximum rating must be observed. 2. Tested to EIA/JESD22-A114-A. 3. Tested to EIA/JESD22-A115-A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. ### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | | |---------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------|---------------------------|----| | V <sub>CC</sub> | DC Supply Voltage | (Referenced to GND) | 2.0 | 6.0 | V | | V <sub>IN</sub> ,<br>V <sub>OUT</sub> | DC Input Voltage, Output Voltage | (Referenced to GND) (Note 6) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | | <b>- 55</b> | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | CLOCK Input Rise and Fall Time (Figure 4) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 3.3 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>700<br>500<br>400 | ns | 6. Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level. # DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | Guaran | teed Limi | t | | |-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V | -55°C to 25°C | ≤ <b>85°C</b> | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | $V_{OUT}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{OUT} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | ٧ | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | $V_{OUT}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{OUT} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | ٧ | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT} \le 4.0 \text{ mA}$<br>$ I_{OUT} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.7<br>5.2 | | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | ٧ | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT} \le 4.0 \text{ mA}$<br>$ I_{OUT} \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.4<br>0.4 | | | I <sub>IN</sub> | Maximum Input Leakage Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.1 | ±1.0 | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$ | 6.0 | 4.0 | 40 | 160 | μΑ | # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6.0 \text{ ns}$ ) | | | V <sub>CC</sub> | Guaranteed Limit | | | | |--------------------------------------|--------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|------| | Symbol | Parameter | v | -55°C to 25°C | ≤ <b>85°C</b> | ≤125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 4 and 7) | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q (Figures 5 and 7) | 2.0<br>4.5<br>6.0 | 110<br>22<br>19 | 140<br>28<br>24 | 165<br>33<br>28 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Maximum Propagation Delay, Reset to Q (Figures 2 and 7) | 2.0<br>4.5<br>6.0 | 110<br>21<br>19 | 140<br>28<br>24 | 160<br>32<br>27 | ns | | t <sub>TLH</sub><br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 4 and 7) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | | 10 | 10 | 10 | pF | | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|---------------------------------------------------|----------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance, per Enabled Output | (Note 7) | 62 | pF | <sup>7.</sup> Used to determine the no–load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . **TIMING REQUIREMENTS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6.0 \text{ ns}$ ) | | | | | | G | uarante | ed Limit | | | | |---------------------------------|---------------------------------------------------|--------|-------------------|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|------| | | | | $v_{cc}$ | −55°C | to 25°C | ≤8 | 5°C | ≤12 | 5°C | | | Symbol | Parameter | Figure | V | Min | Max | Min | Max | Min | Max | Unit | | t <sub>su</sub> | Minimum Setup Time, Data to Clock | 6 | 2.0<br>4.5<br>6.0 | 50<br>10<br>9.0 | | 65<br>13<br>11 | | 75<br>15<br>13 | | ns | | t <sub>h</sub> | Minimum Hold Time, Clock to Data | 6 | 2.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0 | | ns | | t <sub>rec</sub> | Minimum Recovery Time,<br>Reset Inactive to Clock | 5 | 2.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0 | | ns | | t <sub>w</sub> | Minimum Pulse Width, Clock | 4 | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | | 95<br>19<br>16 | | 110<br>22<br>19 | | ns | | t <sub>w</sub> | Minimum Pulse Width, Reset | 5 | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | | 95<br>19<br>16 | | 110<br>22<br>19 | | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 4 | 2.0<br>4.5<br>6.0 | | 1000<br>500<br>400 | | 1000<br>500<br>400 | | 1000<br>500<br>400 | ns | Figure 3. Expanded Logic Diagram Figure 4. Switching Waveform Figure 5. Switching Waveform Figure 6. Switching Waveform \*Includes all probe and jig capacitance Figure 7. Test Circuit # **PACKAGE DIMENSIONS** PDIP-16 CASE 648-08 **ISSUE T** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIM | IETERS | |-----|-------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | C | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.70 | 1.02 | 1.77 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.050 | BSC | 1.27 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | М | 0° | 10 ° | 0 ° | 10 ° | | S | 0.020 | 0.040 | 0.51 | 1.01 | ### **PACKAGE DIMENSIONS** SOIC-16 CASE 751B-05 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 | BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0 ° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | ### **SOLDERING FOOTPRINT\*** **DIMENSIONS: MILLIMETERS** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### PACKAGE DIMENSIONS ### TSSOP-16 CASE 948F-01 **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. - FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K - (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | C | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 BSC | | 0.026 | BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | Κ | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | BSC | 0.252 BSC | | | | М | 0° | 8° | 0 ° | 8° | | ### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.