# Octal 3-State Non-Inverting D Flip-Flop

# High–Performance Silicon–Gate CMOS

The MC74HC374A is identical in pinout to the LS374. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

Data meeting the setup time is clocked to the outputs with the rising edge of the clock. The Output Enable input does not affect the states of the flip–flops, but when Output Enable is high, the outputs are forced to the high–impedance state; thus, data may be stored even when the outputs are not enabled.

The HC374A is identical in function to the HC574A which has the input pins on the opposite side of the package from the output. This device is similar in function to the HC534A which has inverting outputs.

#### Features

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 266 FETs or 66.5 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant





# **ON Semiconductor®**

www.onsemi.com



#### **PIN ASSIGNMENT**

| OUTPUT   |    |    |                   |
|----------|----|----|-------------------|
| ENABLE C | 1• | 20 | □ V <sub>CC</sub> |
| Q0 [     | 2  | 19 | D Q7              |
| D0 [     | 3  | 18 | D7 🛛              |
| D1 [     | 4  | 17 | D6 🛛              |
| Q1 [     | 5  | 16 | D Q6              |
| Q2 [     | 6  | 15 | D Q5              |
| D2 [     | 7  | 14 | D D5              |
| D3 [     | 8  | 13 | D D4              |
| Q3 [     | 9  | 12 | D Q4              |
| GND G    | 10 | 11 | D CLOCK           |

### MARKING DIAGRAMS



(Note: Microdot may be in either location)





Z = high impedance

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

### MAXIMUM RATINGS

| Symbol           | Parameter                                                                        | Value                         | Unit |
|------------------|----------------------------------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                            | -0.5 to +7.0                  | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                             | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                            | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                        | ±20                           | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                                                       | ±35                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, $V_{CC}$ and GND Pins                                         | ±75                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package†<br>TSSOP Package†                  | 500<br>450                    | mW   |
| T <sub>stg</sub> | Storage Temperature                                                              | -65 to +150                   | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(SOIC, SSOP or TSSOP Package) | 260                           | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  V<sub>CC</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: -7 mW/°C from 65° to 125°C

TSSOP Package: -6.1 mW/°C from 65° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                                                              | Min | Max                | Unit |
|------------------------------------|----------------------------------------------------------------------------------------|-----|--------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                                                  | 2.0 | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND)                                   | 0   | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types                                               | -55 | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time $V_{CC} = 2.0$<br>(Figure 1) $V_{CC} = 4.5$<br>$V_{CC} = 6.0$ | V 0 | 1000<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                      |                                                                                                                                                                                                                   |                          | Guaranteed Limit             |                              |                              |      |
|-----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|
| Symbol          | Parameter                            | Test Conditions                                                                                                                                                                                                   | V <sub>CC</sub><br>V     | –55 to<br>25°C               | ≤ 85°C                       | ≤ 125°C                      | Unit |
| V <sub>IH</sub> | Minimum High–Level Input Voltage     | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                                                           | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input Voltage      | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                                                           | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V    |
| V <sub>OH</sub> | Minimum High–Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                                                                                                | 2.0<br>4.5<br>6.0        | 1.90<br>4.40<br>5.90         | 1.90<br>4.40<br>5.90         | 1.90<br>4.40<br>5.90         | V    |
|                 |                                      | $ \begin{aligned} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} &   I_{\text{out}}  \leq 2.4 \text{ mA} \\  I_{\text{out}}  \leq 6.0 \text{ mA} \\  I_{\text{out}}  \leq 7.8 \text{ mA} \end{aligned} $ | 3.0<br>4.5<br>6.0        | 2.48<br>2.98<br>5.48         | 2.34<br>3.84<br>5.34         | 2.20<br>3.70<br>5.20         | V    |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                                                                                                | 2.0<br>4.5<br>6.0        | 0.10<br>0.10<br>0.10         | 0.10<br>0.10<br>0.10         | 0.10<br>0.10<br>0.10         | V    |
|                 |                                      | $ \begin{array}{ll} V_{in} = V_{IH} \text{ or } V_{IL} &  \left  I_{out} \right  \leq 2.4 \text{ mA} \\ \left  I_{out} \right  \leq 6.0 \text{ mA} \\ \left  I_{out} \right  \leq 7.8 \text{ mA} \end{array} $    | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26         | 0.33<br>0.33<br>0.33         | 0.40<br>0.40<br>0.40         | V    |
| l <sub>in</sub> | Maximum Input Leakage Current        | $V_{in} = V_{CC}$ or GND                                                                                                                                                                                          | 6.0                      | ±0.1                         | ±1.0                         | ±1.0                         | μA   |

# MC74HC374A

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) (continued)

|                 |                                                   |                                                                                                                                                                                                               |                      | Guaranteed Limit |                |         |      |
|-----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------|---------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                                               | V <sub>CC</sub><br>V | –55 to<br>25°C   | ≤ <b>85</b> °C | ≤ 125°C | Unit |
| I <sub>OZ</sub> | Maximum Three-State<br>Leakage Current            | $ \begin{array}{l} \text{Output in High-Impedance State} \\ \text{V}_{\text{in}} = \text{V}_{\text{IL}} \text{ or V}_{\text{IH}} \\ \text{V}_{\text{out}} = \text{V}_{\text{CC}} \text{ or GND} \end{array} $ | 6.0                  | ±0.5             | ±5.0           | ±10     | μΑ   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or GND}$<br>$I_{out} = 0 \ \mu A$                                                                                                                                                     | 6.0                  | 4                | 40             | 160     | μA   |

# **AC ELECTRICAL CHARACTERISTICS** ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                      |                                                                            |                          | Gu                                      | aranteed Li            | mit                    |      |
|--------------------------------------|----------------------------------------------------------------------------|--------------------------|-----------------------------------------|------------------------|------------------------|------|
| Symbol                               | Parameter                                                                  | V <sub>CC</sub><br>V     | –55 to<br>25°C                          | ≤ 85°C                 | ≤ 125°C                | Unit |
| f <sub>max</sub>                     | Maximum Clock Frequency (50% Duty Cycle)                                   | 2.0<br>3.0<br>4.5<br>6.0 | 6<br>15<br>30<br>35                     | 5<br>10<br>24<br>28    | 4<br>8<br>20<br>24     | MHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Maximum Propagation Delay, Input Clock to Q<br>(Figures 1 and 5)           | 2.0<br>3.0<br>4.5<br>6.0 | 125<br>80<br>25<br>21                   | 155<br>110<br>31<br>26 | 190<br>130<br>38<br>32 | ns   |
| t <sub>PLZ</sub><br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q<br>(Figures 3 and 6)         | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26                  | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| t <sub>PZL</sub><br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q<br>(Figures 3 and 6)         | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26                  | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| t <sub>TLH</sub><br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 1 and 5)            | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13                    | 95<br>32<br>19<br>16   | 110<br>36<br>22<br>19  | ns   |
| C <sub>in</sub>                      | Maximum Input Capacitance                                                  |                          | 10                                      | 10                     | 10                     | pF   |
| C <sub>out</sub>                     | Maximum Three–State Output Capacitance<br>(Output in High–Impedance State) |                          | 15                                      | 15                     | 15                     | pF   |
|                                      |                                                                            |                          | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |                        |                        |      |
| C <sub>PD</sub>                      | Power Dissipation Capacitance (Per Enabled Output)*                        |                          |                                         | 34                     |                        | pF   |

\* Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# MC74HC374A

### **TIMING REQUIREMENTS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                   |                    |                          | Guaranteed Limit         |                           |                                                     |                           |                          |                           |      |  |
|---------------------------------|-----------------------------------|--------------------|--------------------------|--------------------------|---------------------------|-----------------------------------------------------|---------------------------|--------------------------|---------------------------|------|--|
|                                 |                                   | _55 to 25°C ≤ 85°C |                          | –55 to 25°C              |                           | $-55 \text{ to } 25^{\circ}\text{C} \leq 8^{\circ}$ |                           | ≤ 125°C                  |                           | 1    |  |
| Symbol                          | Parameter                         | Figure             | V <sub>CC</sub><br>Volts | Min                      | Max                       | Min                                                 | Max                       | Min                      | Max                       | Unit |  |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock | 3                  | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9      |                           | 65<br>50<br>13<br>11                                |                           | 75<br>60<br>15<br>13     |                           | ns   |  |
| t <sub>h</sub>                  | Minimum Hold Time, Clock to Data  | 3                  | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5 0<br>5.0<br>5.0                            |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | ns   |  |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock        | 1                  | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10     |                           | 75<br>27<br>15<br>13                                |                           | 90<br>32<br>18<br>15     |                           | ns   |  |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 1                  | 2.0<br>3.0<br>4.5<br>6.0 |                          | 1000<br>800<br>500<br>400 |                                                     | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 | ns   |  |

## SWITCHING WAVEFORMS











# **MC74HC374A**

# **TEST CIRCUITS**



\*Includes all probe and jig capacitance

Figure 4.

\*Includes all probe and jig capacitance





Figure 6. Expanded Logic Diagram

#### **ORDERING INFORMATION**

| Device            | Package                   | Shipping <sup>†</sup> |
|-------------------|---------------------------|-----------------------|
| MC74HC374ADWG     | SOIC-20 WIDE<br>(Pb-Free) | 38 Units / Rail       |
| NLV74HC374ADWG*   | SOIC-20 WIDE<br>(Pb-Free) | 38 Units / Rail       |
| MC74HC374ADWR2G   | SOIC-20 WIDE<br>(Pb-Free) | 1000 Tape & Reel      |
| NLV74HC374ADWR2G* | SOIC-20 WIDE<br>(Pb-Free) | 1000 Tape & Reel      |
| MC74HC374ADTG     | TSSOP-20<br>(Pb-Free)     | 75 Units / Rail       |
| MC74HC374ADTR2G   | TSSOP-20<br>(Pb-Free)     | 2500 Tape & Reel      |
| NLV74HC374ADTR2G* | TSSOP-20<br>(Pb-Free)     | 2500 Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable.

т





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DESCRIPTION: SOIC-20 WB PAGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                                                                                                                                                                                   |  |  |  |  |
| ON Semiconductor and I are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the<br>rights of others. |             |                                                                                                                                                                                   |  |  |  |  |





| DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TSSOP-20 WB |                                                                                                                                                                                   | PAGE 1 OF 1 |  |  |
|                  |             |                                                                                                                                                                                   |             |  |  |

ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.