# Octal 3-State Noninverting Buffer/Line Driver/ Line Receiver with LSTTL-Compatible Inputs

## High-Performance Silicon-Gate CMOS

The MC74HCT241A is identical in pinout to the LS241. This device may be used as a level converter for interfacing TTL or NMOS outputs to High–Speed CMOS inputs. The HCT241A is an octal noninverting buffer/line driver/line receiver designed to be used with 3–state memory address drivers, clock drivers, and other bus–oriented systems. The device has non–inverted outputs and two output enables. Enable A is active–low and Enable B is active–high.

The HCT241A is similar in function to the HCT244. See also HCT240.

#### Features

- Output Drive Capability: 15 LSTTL Loads
- TTL/NMOS Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 4.5 to 5.5 V
- Low Input Current: 1.0 µA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 118 FETs or 29.5 Equivalent Gates
- Pb-Free Packages are Available\*



### **ON Semiconductor®**

http://onsemi.com



#### **ORDERING INFORMATION**

See detailed ordering, shipping information, and marking information in the package dimensions section on page 6 of this data sheet.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### LOGIC DIAGRAM A1 \_2 <u>-18</u> YA1 <u>16</u> YA2 A2 <u>4</u> A3 <u>6</u> 14 YA3 A4 <u>8</u> <u>12</u> YA4 NONINVERTING DATA INPUTS B1 <u>11</u> <u>9</u> YB1 OUTPUTS B2 13 7 YB2 B3 <u>15</u> 5 YB3 B4 <u>17</u> 3 YB4 PIN 20 = V<sub>CC</sub> PIN 10 = GND OUTPUT ENABLE A 1 ENABLES ENABLE B 19

#### **PIN ASSIGNMENT**

| ENABLE A | 1● | 20 | □ v <sub>cc</sub> |
|----------|----|----|-------------------|
| A1 [     | 2  | 19 | ENABLE B          |
| YB4 [    | 3  | 18 | ] YA1             |
| A2 [     | 4  | 17 | ] B4              |
| ҮВЗ [    | 5  | 16 | ] YA2             |
| A3 [     | 6  | 15 | ] вз              |
| YB2      | 7  | 14 | ] YA3             |
| A4 [     | 8  | 13 | ] B2              |
| YB1      | 9  | 12 | ] YA4             |
| GND [    | 10 | 11 | ] B1              |
|          |    |    |                   |

#### **FUNCTION TABLE**

| Inpu     | Output |    |
|----------|--------|----|
| Enable A | Α      | YA |
| L        | L      | L  |
| L        | н      | н  |
| н        | X      | Z  |

| Inpu       | Output |    |
|------------|--------|----|
| Enable B B |        | YB |
| Н          | L      | L  |
| н          | н      | Н  |
| L          | Х      | Z  |

Z = high impedance X = don't care

#### MAXIMUM RATINGS\*

| Symbol           | Parameter                                                                                         | Value                     | Unit |
|------------------|---------------------------------------------------------------------------------------------------|---------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                             | – 0.5 to + 7.0            | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                              | $-$ 0.5 to $V_{CC}$ + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                             | $-$ 0.5 to $V_{CC}$ + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                         | ± 20                      | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                                                                        | ± 35                      | mA   |
| I <sub>CC</sub>  | DC Supply Current, $V_{CC}$ and GND Pins                                                          | ± 75                      | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†                          | 750<br>500                | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                               | – 65 to + 150             | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package)<br>(Ceramic DIP) | 260<br>300                | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C Ceramic DIP: – 10 mW/°C from 100° to 125°C SOIC Package: – 7 mW/°C from 65° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                            | Min  | Max             | Unit |
|------------------------------------|------------------------------------------------------|------|-----------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                | 4.5  | 5.5             | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0    | V <sub>CC</sub> | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | - 55 | + 125           | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 1)                  | 0    | 500             | ns   |

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                  |                                                   |                                                                                                                                    |                      | Gu              | aranteed Li    | imit       |      |
|------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|----------------|------------|------|
| Symbol           | Parameter                                         | Test Conditions                                                                                                                    | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C    | Unit |
| V <sub>IH</sub>  | Minimum High-Level Input<br>Voltage               | $\begin{array}{l} V_{out} = 0.1 \ V \ or \ V_{CC} - 0.1 \ V \\ \left I_{out}\right   \leq  20 \ \mu A \end{array}$                 | 4.5<br>5.5           | 2<br>2          | 2<br>2         | 2<br>2     | V    |
| V <sub>IL</sub>  | Maximum Low-Level Input<br>Voltage                | $\begin{array}{l} V_{out} = 0.1 \ V \ or \ V_{CC} - 0.1 \ V \\ \left I_{out}\right   \leq  20 \ \mu A \end{array} \label{eq:Vout}$ | 4.5<br>5.5           | 0.8<br>0.8      | 0.8<br>0.8     | 0 8<br>0.8 | V    |
| V <sub>OH</sub>  | Minimum High–Level Output<br>Voltage              | $ V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                | 4.5<br>5.5           | 4.4<br>5.4      | 4.4<br>5.4     | 4.4<br>5.4 | V    |
|                  |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 6 \text{ mA}$                                                               | 4.5                  | 3.98            | 3.84           | 3.7        |      |
| V <sub>OL</sub>  | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                             | 4.5<br>5.5           | 0.1<br>0.1      | 0.1<br>0.1     | 0.1<br>0.1 | V    |
|                  |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 6 \text{ mA}$                                                               | 4.5                  | 0.26            | 0.33           | 0.4        |      |
| l <sub>in</sub>  | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                           | 5.5                  | ± 0.1           | ± 1.0          | ± 1.0      | μΑ   |
| I <sub>OZ</sub>  | Maximum Three-State<br>Leakage Current            | Output in High–Impedance State<br>$V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or GND}$                        | 5.5                  | ± 0.5           | ± 5.0          | ± 10       | μA   |
| I <sub>CC</sub>  | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or } GND$<br>$I_{out} = 0 \ \mu A$                                                                         | 5.5                  | 4               | 40             | 160        | μA   |
| ΔI <sub>CC</sub> | Additional Quiescent Supply<br>Current            | $V_{in}$ = 2.4 V, Any One Input<br>$V_{in}$ = V <sub>CC</sub> or GND, Other Inputs                                                 |                      | ≥ <b>-55</b> °  | C 25°          | C to 125°C |      |
|                  |                                                   | $I_{out} = 0 \mu A$                                                                                                                | 5.5                  | 2.9             |                | 2.4        | mA   |

1. Total Supply Current =  $I_{CC} + \Sigma \Delta I_{CC}$ .

|                                        |                                                                         | G               | Guaranteed Limit        |           |     |
|----------------------------------------|-------------------------------------------------------------------------|-----------------|-------------------------|-----------|-----|
| Symbol                                 | Parameter                                                               | – 55 to<br>25°C | ≤ <b>85</b> °C          | ≤ 125°C   | Uni |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, A to YA or B to YB<br>(Figures 1 and 3)      | 23              | 29                      | 35        | ns  |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4)  | 30              | 38                      | 45        | ns  |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4)  | 26              | 33                      | 39        | ns  |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 1 and 3)         | 12              | 15                      | 18        | ns  |
| C <sub>in</sub>                        | Maximum Input Capacitance                                               | 10              | 10                      | 10        | pF  |
| C <sub>out</sub>                       | Maximum Three-State Output Capacitance (Output in High-Impedance State) | 15              | 15                      | 15        | pF  |
|                                        |                                                                         | Typica          | l@25°C, V <sub>CC</sub> | ; = 5.0 V |     |
| C <sub>PD</sub>                        | Power Dissipation Capacitance (Per Enabled Output)*                     |                 | 55                      |           | pF  |

#### AC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 5.0 V ± 10%, $C_L$ = 50 pF, Input t<sub>r</sub> = t<sub>f</sub> = 6 ns)

\* Used to determine the no-load dynamic power consumption:  $P_D = \overline{C_{PD} V_{CC}^2 f} + I_{CC} V_{CC}$ .

#### SWITCHING WAVEFORMS







\*Includes all probe and jig capacitance









\*Includes all probe and jig capacitance

Figure 4. Test Circuit

#### LOGIC DETAIL



#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup> |
|------------------|----------------------|-----------------------|
| MC74HCT241ANG    | PDIP-20<br>(Pb-Free) | 18 Units / Rail       |
| MC74HCT241ADWG   | SOIC-20<br>(Pb-Free) | 38 Units / Rail       |
| MC74HCT241ADWR2G | SOIC-20<br>(Pb-Free) | 1000 / Tape & Reel    |
| MC74HCT241ADTG   | TSSOP-20*            | 75 Units / Rail       |
| MC74HCT241ADTR2G | TSSOP-20*            | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*These packages are inherently Pb-Free.

#### MARKING DIAGRAMS

PDIP-20

Ο

1

MC74HCT241AN

AWLYYWWG

<del>~~~~~~~~~~~</del>

SOIC-20W



TSSOP-20



A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or = Pb-Free Package (Note: Microdot may be in either location)

> http://onsemi.com 6

т





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DESCRIPTION: SOIC-20 WB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             | PAGE 1 OF 1                                                                                                                                                                        |  |  |  |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |             |                                                                                                                                                                                    |  |  |  |





| DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DESCRIPTION:     | TSSOP-20 WB | PAGE 1 OF                                                                                                                                                                          |  |  |
|                  |             |                                                                                                                                                                                    |  |  |

ON Semiconductor and use trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the right or others.