# Analog Multiplexer/ Demultiplexer

# High-Performance Silicon-Gate CMOS

The MC74LVXT4051 utilizes silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low leakage currents. This analog multiplexer/demultiplexer controls analog voltages that may vary across the complete power supply range (from  $V_{CC}$  to  $V_{EE}$ ).

The LVXT4051 is similar in pinout to the LVX8051, the HC4051A, and the metal–gate MC14051B. The Channel–Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off.

The Channel–Select and Enable inputs are compatible with standard TTL levels. These inputs are over–voltage tolerant (OVT) for level translation from 6.0 V down to 3.0 V.

This device has been designed so the ON resistance  $(R_{ON})$  is more linear over input voltage than the  $R_{ON}$  of metal–gate CMOS analog switches and High–Speed CMOS analog switches.

### Features

- Select Pins Compatible with TTL Levels
- Fast Switching and Propagation Speeds
- Low Crosstalk Between Switches
- Analog Power Supply Range  $(V_{CC} V_{EE}) = -3.0 \text{ V to } +3.0 \text{ V}$
- Digital (Control) Power Supply Range  $(V_{CC} GND) = 2.5$  to 6.0 V
- Improved Linearity and Lower ON Resistance Than Metal–Gate, HSL, or VHC Counterparts
- Low Noise
- Designed to Operate on a Single Supply with  $V_{EE}$  = GND, or Using Split Supplies up to ±3.0 V
- Break–Before–Make Circuitry
- These Devices are Pb-Free and are RoHS Compliant



## **ON Semiconductor®**

http://onsemi.com



PIN ASSIGNMENT



#### MARKING DIAGRAMS



LVXT4051= Specific Device CodeA= Assembly LocationWL, L= Wafer LotY= YearWW, W= Work WeekG or •= Pb-Free Package

(Note: Microdot may be in either location)

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

#### **FUNCTION TABLE**

| Contr  | rol Inp |        |   |             |
|--------|---------|--------|---|-------------|
|        |         | Select | t |             |
| Enable | С       | В      | Α | ON Channels |
| L      | L       | L      | L | X0          |
| L      | L       | L      | Н | X1          |
| L      | L       | Н      | L | X2          |
| L      | L       | Н      | Н | X3          |
| L      | Н       | L      | L | X4          |
| L      | Н       | L      | Н | X5          |
| L      | Н       | Н      | L | X6          |
| L      | Н       | Н      | Н | Х7          |
| Н      | Х       | Х      | Х | NONE        |

X = Don't Care



Figure 1. Logic Diagram Single–Pole, 8–Position Plus Common Off

#### **ORDERING INFORMATION**

| Device            | Package               | Shipping <sup>†</sup> |
|-------------------|-----------------------|-----------------------|
| MC74LVXT4051DG    | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74LVXT4051DR2G  | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74LVXT4051DTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Rail       |
| MC74LVXT4051DTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### MAXIMUM RATINGS

| Symbol           |                                      | Parameter                                                                            | Value                            | Unit |
|------------------|--------------------------------------|--------------------------------------------------------------------------------------|----------------------------------|------|
| V <sub>EE</sub>  | Negative DC Supply Voltage           | (Referenced to GND)                                                                  | -7.0 to +0.5                     | V    |
| V <sub>CC</sub>  | Positive DC Supply Voltage           | (Referenced to GND)<br>(Referenced to V <sub>EE</sub> )                              | -0.5 to +7.0<br>-0.5 to +7.0     | V    |
| V <sub>IS</sub>  | Analog Input Voltage                 |                                                                                      | $V_{EE}$ – 0.5 to $V_{CC}$ + 0.5 | V    |
| V <sub>IN</sub>  | Digital Input Voltage                | (Referenced to GND)                                                                  | -0.5 to 7.0                      | V    |
| I                | DC Current, Into or Out of Any Pin   |                                                                                      | ±20                              | mA   |
| T <sub>STG</sub> | Storage Temperature Range            |                                                                                      | -65 to +150                      | °C   |
| ΤL               | Lead Temperature, 1 mm from Case for | or 10 Seconds                                                                        | 260                              | °C   |
| TJ               | Junction Temperature under Bias      |                                                                                      | +150                             | °C   |
| $\theta_{JA}$    | Thermal Resistance                   | SOIC<br>TSSOP                                                                        | 143<br>164                       | °C/W |
| P <sub>D</sub>   | Power Dissipation in Still Air,      | SOIC<br>TSSOP                                                                        | 500<br>450                       | mW   |
| MSL              | Moisture Sensitivity                 |                                                                                      | Level 1                          |      |
| F <sub>R</sub>   | Flammability Rating                  | Oxygen Index: 30% – 35%                                                              | UL 94–V0 @ 0.125 in              |      |
| V <sub>ESD</sub> | ESD Withstand Voltage                | Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | >2000<br>>200<br>>1000           | V    |
| ILATCHUP         | Latchup Performance                  | Above $V_{CC}$ and Below GND at 125°C (Note 4)                                       | ±300                             | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Tested to EIA/JESD22-A114-A.

2. Tested to EIA/JESD22-A115-A.

3. Tested to JESD22-C101-A.

4. Tested to EIA/JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                                 |                                                                                                                                     |            | Max             | Unit |
|---------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|------|
| $V_{EE}$                        | Negative DC Supply Voltage                                | (Referenced to GND)                                                                                                                 | -6.0       | GND             | V    |
| V <sub>CC</sub>                 | Positive DC Supply Voltage                                | (Referenced to GND) (Referenced to $V_{EE}$ )                                                                                       | 2.5<br>2.5 | 6.0<br>6.0      | V    |
| V <sub>IS</sub>                 | Analog Input Voltage                                      |                                                                                                                                     | $V_{EE}$   | V <sub>CC</sub> | V    |
| V <sub>IN</sub>                 | Digital Input Voltage                                     | (Note 5) (Referenced to GND)                                                                                                        | 0          | 6.0             | V    |
| T <sub>A</sub>                  | Operating Temperature Range, All Package Types            |                                                                                                                                     | -55        | 125             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time<br>(Channel Select or Enable Inputs) | $\begin{array}{c} {\sf V}_{CC} = 3.0 \; {\sf V} \pm 0.3 \; {\sf V} \\ {\sf V}_{CC} = 5.0 \; {\sf V} \pm 0.5 \; {\sf V} \end{array}$ | 0<br>0     | 100<br>20       | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

5. Unused inputs may not be left open. All inputs must be tied to a high-logic voltage level or a low-logic input voltage level.

# DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES

| Junction<br>Temperature °C | Time, Hours | Time, Years |
|----------------------------|-------------|-------------|
| 80                         | 1,032,200   | 117.8       |
| 90                         | 419,300     | 47.9        |
| 100                        | 178,700     | 20.4        |
| 110                        | 79,600      | 9.4         |
| 120                        | 37,000      | 4.2         |
| 130                        | 17,800      | 2.0         |
| 140                        | 8,900       | 1.0         |





## DC CHARACTERISTICS - Digital Section (Voltages Referenced to GND)

|                 |                                                                         |                                                     | V <sub>CC</sub>   | Guara             | inteed Lin        | nit               |      |
|-----------------|-------------------------------------------------------------------------|-----------------------------------------------------|-------------------|-------------------|-------------------|-------------------|------|
| Symbol          | Parameter                                                               | Condition                                           | V                 | –55 to 25°C       | ≤85°C             | ≤125°C            | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage,<br>Channel-Select or Enable Inputs |                                                     | 3.0<br>4.5<br>5.5 | 2.0<br>2.0<br>2.0 | 2.0<br>2.0<br>2.0 | 2.0<br>2.0<br>2.0 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage,<br>Channel–Select or Enable Inputs  |                                                     | 3.0<br>4.5<br>5.5 | 0.5<br>0.8<br>0.8 | 0.5<br>0.8<br>0.8 | 0.5<br>0.8<br>0.8 | V    |
| I <sub>IN</sub> | Maximum Input Leakage Current,<br>Channel–Select or Enable Inputs       | V <sub>IN</sub> = 6.0 or GND                        | 0 V to 6.0 V      | ±0.1              | ±1.0              | ±1.0              | μΑ   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package)                       | Channel Select, Enable and $V_{IS} = V_{CC}$ or GND | 6.0               | 4.0               | 40                | 80                | μΑ   |

## DC ELECTRICAL CHARACTERISTICS – Analog Section

|                  |                                                                                            |                                                                                                                         | Vcc               | V <sub>EE</sub> | Guara          | nteed Lim       | nit             |      |
|------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------|-----------------|-----------------|------|
| Symbol           | Parameter                                                                                  | Test Conditions                                                                                                         | v                 | V               | –55 to 25°C    | ≤85°C           | ≤125°C          | Unit |
| R <sub>ON</sub>  | Maximum "ON" Resistance                                                                    | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$V_{IS} = \frac{1}{2} (V_{CC} - V_{EE})$<br>$ I_S  = 2.0 \text{ mA (Figure 3)}$ | 3.0<br>4.5<br>3.0 | 0<br>0<br>-3.0  | 86<br>37<br>26 | 108<br>46<br>33 | 120<br>55<br>37 | Ω    |
| ΔR <sub>ON</sub> | Maximum Difference in "ON" Res-<br>istance Between Any Two<br>Channels in the Same Package | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$V_{IS} = \frac{1}{2} (V_{CC} - V_{EE})$<br>$ I_S  = 2.0 \text{ mA}$            | 3.0<br>4.5<br>3.0 | 0<br>0<br>-3.0  | 15<br>13<br>10 | 20<br>18<br>15  | 20<br>18<br>15  | Ω    |
| l <sub>off</sub> | Maximum Off–Channel Leakage<br>Current, Any One Channel                                    |                                                                                                                         | 5.5<br>+3.0       | 0<br>-3.0       | 0.1<br>0.1     | 0.5<br>0.5      | 1.0<br>1.0      | μΑ   |
|                  | Maximum Off–Channel<br>Leakage Current,<br>Common Channel                                  | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>$V_{IO} = V_{CC} \text{ or } GND;$<br>Switch Off (Figure 4)                    | 5.5<br>+3.0       | 0<br>-3.0       | 0.2<br>0.2     | 2.0<br>2.0      | 4.0<br>4.0      |      |
| I <sub>on</sub>  | Maximum On–Channel<br>Leakage Current,<br>Channel–to–Channel                               | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>Switch-to-Switch =<br>$V_{CC}$ or GND; (Figure 5)                              | 5.5<br>+3.0       | 0<br>-3.0       | 0.2<br>0.2     | 2.0<br>2.0      | 4.0<br>4.0      | μΑ   |

### **AC CHARACTERISTICS** (Input $t_r = t_f = 3 \text{ ns}$ )

|                  |                                   |                                                                                                                                                                |                   |                    | Guara             |                   | nteed Lim   | nit    |      |
|------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|-------------------|-------------------|-------------|--------|------|
|                  |                                   |                                                                                                                                                                | v <sub>cc</sub>   | V <sub>EE</sub>    | -55 to            | 25°C              |             |        |      |
| Symbol           | Parameter                         | Test Conditions                                                                                                                                                | V                 | V                  | Min               | Тур*              | ≤85°C       | ≤125°C | Unit |
| t <sub>BBM</sub> | Minimum Break–Before–Make<br>Time | $ \begin{array}{l} V_{IN} = V_{IL} \mbox{ or } V_{IH} \\ V_{IS} = V_{CC} \\ R_L = \ 300 \ \Omega, \ C_L = \ 35 \ pF \\ (Figures \ 11 \ and \ 12) \end{array} $ | 3.0<br>4.5<br>3.0 | 0.0<br>0.0<br>-3.0 | 1.0<br>1.0<br>1.0 | 6.5<br>5.0<br>3.5 | -<br>-<br>- | -<br>- | ns   |

\*Typical Characteristics are at 25°C.

### AC CHARACTERISTICS (CL = 50 pF, Input $t_r = t_f = 3 \text{ ns}$ )

|                                        |                                                                                |                          |                     | Guaranteed Limit |          |                      |     |                      |     |                      |      |
|----------------------------------------|--------------------------------------------------------------------------------|--------------------------|---------------------|------------------|----------|----------------------|-----|----------------------|-----|----------------------|------|
|                                        |                                                                                | Vcc                      | V <sub>EE</sub>     | -5               | 55 to 25 | °C                   | ≤8  | 5°C                  | ≤12 | 25°C                 |      |
| Symbol                                 | Parameter                                                                      | V                        | VEE                 | Min              | Тур      | Max                  | Min | Max                  | Min | Max                  | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Channel–Select to Analog Output (Figures 15 and 16) | 2.5<br>3.0<br>4.5<br>3.0 | 0<br>0<br>0<br>-3.0 |                  |          | 40<br>28<br>23<br>23 |     | 45<br>30<br>25<br>25 |     | 50<br>35<br>30<br>28 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Enable to Analog<br>Output (Figures 13 and 14)      | 2.5<br>3.0<br>4.5<br>3.0 | 0<br>0<br>0<br>-3.0 |                  |          | 40<br>28<br>23<br>23 |     | 45<br>30<br>25<br>25 |     | 50<br>35<br>30<br>28 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Enable to Analog<br>Output (Figures 13 and 14)      | 2.5<br>3.0<br>4.5<br>3.0 | 0<br>0<br>0<br>-3.0 |                  |          | 40<br>28<br>23<br>23 |     | 45<br>30<br>25<br>25 |     | 50<br>35<br>30<br>28 | ns   |

|                  |                                                                              | Typical @ 25°C, $V_{CC}$ = 5.0 V, $V_{EE}$ = 0 V |    |
|------------------|------------------------------------------------------------------------------|--------------------------------------------------|----|
| C <sub>PD</sub>  | Power Dissipation Capacitance (Figure 17) (Note 6)                           | 45                                               | pF |
| C <sub>IN</sub>  | Maximum Input Capacitance, Channel-Select or Enable Inputs                   | 10                                               | pF |
| C <sub>I/O</sub> | Maximum Capacitance Analog I/O   (All Switches Off) Common O/I   Feedthrough | 10                                               | pF |

6. Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

## ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V)

|                  |                                                               |                                                                                                                                                                                                                                            | v <sub>cc</sub>          | V <sub>EE</sub>           | Тур                      |      |
|------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|--------------------------|------|
| Symbol           | Parameter                                                     | Condition                                                                                                                                                                                                                                  | v                        | v                         | 25°C                     | Unit |
| BW               | Maximum On–Channel Bandwidth or<br>Minimum Frequency Response | $V_{IS} = \frac{1}{2} (V_{CC} - V_{EE})$<br>Ref and Test Attn = 10 dB<br>Source Amplitude = 0 dB<br>(Figure 6)                                                                                                                             | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>-3.0 | 80<br>80<br>80<br>80     | MHz  |
| V <sub>ISO</sub> | Off–Channel Feedthrough Isolation                             | f = 1 MHz; $V_{IS} = \frac{1}{2} (V_{CC} - V_{EE})$<br>Adjust Network Analyzer output to 10 dBm<br>on each output from the power splitter.<br>(Figures 7 and 8)                                                                            | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>-3.0 | -70<br>-70<br>-70<br>-70 | dB   |
| V <sub>ONL</sub> | Maximum Feedthrough On Loss                                   | $V_{IS} = \frac{1}{2} (V_{CC} - V_{EE})$<br>Adjust Network Analyzer output to 10 dBm on<br>each output from the power splitter.<br>(Figure 10)                                                                                             | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>-3.0 | -2<br>-2<br>-2<br>-2     | dB   |
| Q                | Charge Injection                                              |                                                                                                                                                                                                                                            | 5.0<br>3.0               | 0.0<br>-3.0               | 9.0<br>12                | рС   |
| THD              | Total Harmonic Distortion THD + Noise                         | $      f_{IS} = 1 \ \text{MHz}, \ \text{R}_L = 10 \ \text{K}\Omega, \ \text{C}_L = 50 \ \text{pF}, \\      V_{IS} = 5.0 \ \text{V}_{PP} \ \text{sine wave} \\      V_{IS} = 6.0 \ \text{V}_{PP} \ \text{sine wave} \\      (Figure \ 18) $ | 6.0<br>3.0               | 0.0<br>-3.0               | 0.10<br>0.05             | %    |



Figure 3. On Resistance, Test Set-Up







Figure 5. Maximum On Channel Leakage Current, Channel to Channel, Test Set–Up



Figure 6. Maximum On Channel Bandwidth, Test Set-Up







Figure 8. Maximum Common-Channel Feedthrough Isolation, Test Set-Up



\*Includes all probe and jig capacitance.







Figure 10. Maximum On Channel Feedthrough On Loss, Test Set-Up



Figure 11. Break–Before–Make, Test Set–Up





# Figure 13. Propagation Delays, Channel Select to Analog Out







\*Includes all probe and jig capacitance.

#### Figure 14. Propagation Delay, Test Set–Up Channel Select to Analog Out







Figure 17. Power Dissipation Capacitance, Test Set–Up



Figure 18. Total Harmonic Distortion, Test Set-Up

#### **APPLICATIONS INFORMATION**

The Channel Select and Enable control pins should be at  $V_{CC}$  or GND logic levels.  $V_{CC}$  being recognized as a logic high and GND being recognized as a logic low. In this example:

$$V_{CC} = +5 V = logic high$$
  
GND = 0 V = logic low

The maximum analog voltage swing is determined by the supply voltages  $V_{CC}$  and  $V_{EE}$ . The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below  $V_{EE}$ . In this example, the difference between  $V_{CC}$  and  $V_{EE}$  is five volts. Therefore, using the configuration of Figure 20, a maximum analog signal of five volts peak–to–peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). However, tying unused analog inputs and

outputs to  $V_{CC}$  or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch.

Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that:

$$\begin{split} V_{EE} &- GND = 0 \text{ to } -6 \text{ volts} \\ V_{CC} &- GND = 2.5 \text{ to } 6 \text{ volts} \\ V_{CC} &- V_{EE} = 2.5 \text{ to } 6 \text{ volts} \\ \text{and } V_{EE} \leq GND \end{split}$$

When voltage transients above  $V_{CC}$  and/or below  $V_{EE}$  are anticipated on the analog channels, external Germanium or Schottky diodes ( $D_x$ ) are recommended as shown in Figure 21. These diodes should be able to absorb the maximum anticipated current surges during clipping.



Figure 19. Application Example



Figure 20. Application Example



Figure 21. External Germanium or Schottky Clipping Diodes



Figure 22. Function Diagram, LVXT4051





DIMENSIONS: MILLIMETERS

| DOCUMENT NUMBER:                                                         | 98ASB42566B                                                                               | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                                                   |  |  |  |  |  |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|--|--|--|
| DESCRIPTION:                                                             | SOIC-16                                                                                   |                                                                                                                                                                                    | PAGE 1 OF 1                                       |  |  |  |  |  |
| ON Semiconductor and ()) are trac<br>ON Semiconductor reserves the right | demarks of Semiconductor Components Indu:<br>to make changes without further notice to an | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation                                 | and/or other countries.<br>or guarantee regarding |  |  |  |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





| DOCUMENT NUMBER:                                                                                                                                                        | 98ASH70247A | ASH70247A Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:                                                                                                                                                            | TSSOP-16    |                                                                                                                                                                                               | PAGE 1 OF 1 |
| ON Semiconductor and 🔟 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. |             |                                                                                                                                                                                               |             |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.