# **MIC2550A**



#### **Universal Serial Bus Transceiver**

## **General Description**

The MIC2550A is a single-chip transceiver that complies with the physical layer specifications for Universal Serial Bus (USB).

The MIC2550A supports full-speed (12Mbps) and low-speed (1.5Mbps) operation and introduces superior edge rate control to produce crisper eye diagrams. As a result, the task of passing USB compliance testing is made easier.

A unique, patented, dual supply voltage operation allows the MIC2550A to reference the system I/F I/O signals to a supply voltage down to 2.5V while independently powered by the USB  $V_{BUS}$ . This allows the system interface to operate at its core voltage without addition of buffering logic and also reduce system operating current.

#### **Features**

- Compliant to USB Specification Revision 2.0 for low-speed (1.5Mbps) and full-speed (12Mbps) operation
- Compliant to IEC-61000-4.2 (Level 2)
- Operation down to 2.5V
- Dual supply voltage operation
- · Integrated speed-select termination supply
- Very low power consumption meets USB suspendcurrent requirements
- Small 14-pin TSSOP and 16-pin MLF™ packages

## **Applications**

- · Personal digital assistants (PDA)
- · Palmtop computers
- · Cellular telephones

## **Ordering Information**

| Part Nur    |             |              |  |  |
|-------------|-------------|--------------|--|--|
| Standard    | Pb-Free     | Package      |  |  |
| MIC2550ABTS | MIC2550AYTS | 14-Pin TSSOP |  |  |
| MIC2550ABML | MIC2550AYML | 16-Pin MLF™  |  |  |

# **System Diagram**



MicroLeadFrame and MLF are trademarks of Amkor Technology. SurgX is a registered trademark of Cooper Electronics Technologies.

# **Pin Configuration**





# **Pin Description**

| Pin Name | Pin Number  | Pin Number  | Pin Function                                                                                                                                                                                                       |
|----------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | MIC2550ABTS | MIC2550ABML |                                                                                                                                                                                                                    |
| VIF      | 1           | 15          | System Interface Supply Voltage (Input): Determines logic voltage levels for system interface signaling to logic controller.                                                                                       |
| SPD      | 2           | 1           | Speed (Input): Edge rate control. Logic high selects full-speed edge rates.  Logic low selects low-speed edge rates.                                                                                               |
| RCV      | 3           | 2           | Receive Data (Output): System interface receive data interface to logic controller.                                                                                                                                |
| VP       | 4           | 3           | Plus (Input/Output): System interface signal to logic controller. If OE# is logic 1, VP is a receiver output (+); If OE# is logic 0, VP is a driver input (+).                                                     |
| VM       | 5           | 4           | Minus (Input/Output): System interface signal to logic controller. If OE# is logic 1, VM is a receiver output (–); If OE# is logic 0, VM is a driver input (–).                                                    |
| NC       | 6, 13       | 5, 8, 13 16 | Not internally connected                                                                                                                                                                                           |
| GND      | 7           | 6           | Ground: Power supply return and signal reference.                                                                                                                                                                  |
| SUS      | 8           | 7           | Suspend (Input): Logic high turns off internal circuits to reduce supply current.                                                                                                                                  |
| OE#      | 9           | 9           | Output Enable (Input): Active low system interface input signal from logic controller. Logic low causes transceiver to transmit data onto the bus. Logic high causes the transceiver to receive data from the bus. |
| D-       | 10          | 10          | USB Differential Data Line – (Input/Output)                                                                                                                                                                        |
| D+       | 11          | 11          | USB Differential Data Line + (Input/Output)                                                                                                                                                                        |
| VTRM     | 12          | 12          | Termination Supply (Output): 3.3V speed termination resistor supply output.                                                                                                                                        |
| VBUS     | 14          | 14          | USB Supply Voltage (Input): Transceiver supply.                                                                                                                                                                    |

### **Absolute Maximum Ratings (Note 1)**

## 

All other pins ......±2kV

## **Operating Ratings (Note 2)**

| Supply Voltage (V <sub>BUS</sub> )     | 4.0V to 5.25V |
|----------------------------------------|---------------|
| Temperature Range (T <sub>A</sub> )    | 40°C to +85°C |
| Junction Temperature (T <sub>J</sub> ) | 160°C         |
| Package Thermal Resistance             |               |
| TSSOP (θ <sub>JA</sub> )               | 100°C/W       |

## **Electrical Characteristics** (Note 8)

 $T_A$  = 25°C, **bold** values indicate -40°C  $\leq$   $T_A$   $\leq$  +85°C; typical values at  $V_{BUS}$  = 5.0V,  $V_{IF}$  = 3.0V; minimum and maximum values at  $V_{BUS}$  = 4.0V to 5.25V,  $V_{IF}$  = 2.5V to 3.6V; unless noted.

| Symbol                             | Parameter               |                          | Condition |                     |              | Min                                           | Тур                 | Max  | Units               |       |
|------------------------------------|-------------------------|--------------------------|-----------|---------------------|--------------|-----------------------------------------------|---------------------|------|---------------------|-------|
| System and                         | USB Interface DC Chara  | cteristi                 | cs        |                     |              |                                               |                     |      |                     |       |
| $V_{BUS}$                          | USB Supply Voltage      |                          |           |                     |              |                                               | 4.0                 |      | 5.25                | V     |
| $V_{IF}$                           | System I/F Supply Volta | age                      |           |                     |              |                                               | 2.5                 |      | 5.25                | V     |
| $\overline{V_{IL}}$                | Low-Level Input Voltage | e, Note                  | e, Note 4 |                     |              |                                               |                     |      | 0.15V <sub>IF</sub> | V     |
| $V_{IH}$                           | High-Level Input Voltag | e, Note                  | 4         |                     |              |                                               | 0.85V <sub>IF</sub> |      |                     | V     |
| $V_{OH}$                           | High-Level Output Volta | ge, <b>Not</b>           | e 4       | I <sub>OH</sub> = 2 | 0μΑ          | 0.9V <sub>IF</sub>                            |                     |      | V                   |       |
| $V_{OL}$                           | Low-Level Output Volta  | ge, <b>Not</b>           | e 4       | I <sub>OL</sub> = 2 | 0μΑ          |                                               |                     | 0.1  | V                   |       |
| I <sub>IL</sub>                    | Input Leakage Current,  | Note 4                   |           |                     |              |                                               |                     | ±5   | μА                  |       |
| Symbol                             | Parameter               |                          |           | Conditions          |              |                                               | Min                 | Тур  | Max                 | Units |
|                                    |                         | SPD                      | sus       | OE#                 | Voltage      | Load                                          |                     |      |                     |       |
|                                    |                         | 1                        | 0         | 1                   |              |                                               |                     | 1    | 5                   | μА    |
|                                    |                         | 1                        | 0         | 0                   |              |                                               |                     | 1    | 5                   | μА    |
|                                    |                         | 0                        | 0         | 1                   |              |                                               |                     | 1    | 5                   | μΑ    |
| I <sub>IF</sub>                    | VIF Supply Current      | 0                        | 0         | 0                   | VBUS = 5.25V |                                               |                     | 1    | 5                   | μΑ    |
|                                    |                         | 0                        | 1         | 0                   | VIF = 3.6V   |                                               |                     | 1    | 5                   | μΑ    |
|                                    |                         | 1                        | 0         | 0                   |              | f = 6MHz CLOAD<br>= 50 pF, <b>Note 7</b>      |                     | 325  | 650                 | μΑ    |
|                                    |                         | 0                        | 0         | 0                   |              | f = 750kHz<br>CLOAD = 600 pF<br><b>Note 7</b> |                     | 40   | 75                  | μΑ    |
|                                    |                         | 1                        | 0         | 1                   |              |                                               |                     | 800  | 1100                | μА    |
|                                    |                         | 1                        | 0         | 0                   |              |                                               |                     | 3000 | 5000                | μΑ    |
|                                    |                         | 0                        | 0         | 1                   |              |                                               |                     | 230  | 350                 | μΑ    |
|                                    |                         | 0                        | 0         | 0                   |              |                                               |                     | 400  | 700                 | μΑ    |
| I <sub>VBUS</sub>                  | VBUS Supply Current     | 0                        | 1         | 0                   | VBUS = 5.25V |                                               |                     | 130  | 200                 | μΑ    |
|                                    |                         | 1                        | 0         | 0                   | VIF = 3.6V   | f = 6MHz CLOAD<br>= 50 pF, <b>Note 7</b>      |                     | 7.3  | 10                  | mA    |
|                                    |                         | 0                        | 0         | 0                   |              | f = 750kHz<br>CLOAD = 600 pF<br><b>Note 7</b> |                     | 3.6  | 5                   | mA    |
| $V_{TRM}$                          | Termination Voltage     | I <sub>TRM</sub> = 2.5mA |           |                     |              | 3.0                                           |                     | 3.6  | V                   |       |
| ESD Protecti                       | on                      |                          |           |                     |              |                                               |                     |      |                     |       |
| IEC-1000-4-2                       | Air Discharge           |                          |           | 10 puls             | es           |                                               |                     | ±6   |                     | kV    |
| (D+, D–,<br>V <sub>BUS</sub> only) | Contact Discharge       | 10 pulses                |           |                     |              |                                               | ±6                  |      | kV                  |       |

| Symbol                         | Parameter                              | Condition                                         | Min | Тур | Max    | Units    |
|--------------------------------|----------------------------------------|---------------------------------------------------|-----|-----|--------|----------|
| Transceive                     | er DC Characteristics                  |                                                   |     |     |        |          |
| I <sub>LO</sub>                | Hi-Z State Data Line Leakage           | $0V < V_{BUS} < 3.3V$ , D+, D-, OE# = 1 pins only | -10 |     | +10    | μΑ       |
| $\overline{V_{DI}}$            | Differential Input Sensitivity         | I(D+) - (D-)I, V <sub>IN</sub> = 0.8V - 2.5V      | 0.2 |     |        | V        |
| $V_{CM}$                       | Differential Common-Mode Range         | Includes V <sub>DI</sub> range                    | 0.8 |     | 2.5    | V        |
| $V_{SE}$                       | Single-Ended Receiver Threshold        |                                                   | 8.0 |     | 2.0    | V        |
|                                | Receiver Hysteresis, Note 6            |                                                   |     | 200 |        | mV       |
| $V_{OL}$                       | Static Output Low, Note 5              | OE# = 0, $R_L$ = 1.5kΩ to 3.6V                    |     |     | 0.3    | V        |
| $V_{OH}$                       | Static Output High, Note 5             | OE# = 0, $R_L$ = 15k $\Omega$ to GND              | 2.8 |     | 3.6    | V        |
| V <sub>CRS</sub>               | Output Signal Crossover Voltage Note 6 |                                                   | 1.3 |     | 2.0    | V        |
| C <sub>IN</sub>                | Transceiver Capacitance, Note 6        | Pin to GND                                        |     |     | 20     | pF       |
| Z <sub>DRV</sub>               | Driver Output Resistance               | Steady state drive, <b>Note 6</b>                 | 6   |     | 18     | Ω        |
| Low-Speed                      | Driver Characteristics, Note 7         |                                                   |     |     |        |          |
| t <sub>R</sub>                 | Transition Rise Time                   | $C_L = 50pF$<br>$C_L = 600pF$                     | 75  |     | 300    | ns<br>ns |
| t <sub>F</sub>                 | Transition Fall Time                   | $C_L = 50pF$<br>$C_L = 600pF$                     | 75  |     | 300    | ns<br>ns |
| t <sub>R</sub> /t <sub>F</sub> | Rise and Fall Time Matching            | T <sub>R</sub> ÷ T <sub>F</sub>                   | 80  |     | 125    | %        |
| V <sub>CRS</sub>               | Output Signal Crossover Voltage        |                                                   | 1.3 |     | 2.0    | V        |
| Full-Speed                     | Driver Characteristics, Note 7         |                                                   |     | •   |        |          |
| t <sub>R</sub>                 | Transition Rise Time                   | C <sub>L</sub> = 50pF                             | 4   |     | 20     | ns       |
| t <sub>F</sub>                 | Transition Fall Time                   | C <sub>L</sub> = 50pF                             | 4   |     | 20     | ns       |
| t <sub>R</sub> /t <sub>F</sub> | Rise and Fall Time Matching            | T <sub>R</sub> ÷ T <sub>F</sub>                   | 90  |     | 111.11 | %        |
| V <sub>CRS</sub>               | Output Signal Crossover Voltage        |                                                   | 1.3 |     | 2.0    | V        |
| Transceive                     | er Timing, Note 7                      |                                                   |     |     |        |          |
| t <sub>PVZ</sub>               | OE# to RCVR Tri-state Delay            | Figure 1                                          |     |     | 15     | ns       |
| t <sub>PZD</sub>               | Receiver Tri-state to Transmit Delay   | Figure 1                                          | 15  |     |        | ns       |
| t <sub>PDZ</sub>               | OE# to DRVR Tri-state Delay            | Figure 1                                          |     |     | 15     | ns       |
| t <sub>PZV</sub>               | Driver Tri-state to Receiver Delay     | Figure 1                                          | 15  |     |        | ns       |
| t <sub>PLH</sub>               | V+/V- to D+/D- Propagation Delay       | Figure 4                                          |     |     | 15     | ns       |
| t <sub>PHL</sub>               | V+/V- to D+/D- Propagation Delay       | Figure 4                                          |     |     | 15     | ns       |
| t <sub>PLH</sub>               | D+/D- to RCV Propagation Delay         | Figure 3                                          |     |     | 15     | ns       |
| t <sub>PHL</sub>               | D+/D- to RCV Propagation Delay         | Figure 3                                          |     |     | 15     | ns       |
| t <sub>PLH</sub>               | D+/D- to V+/D- Propagation Delay       | Figure 3                                          |     |     | 8      | ns       |
| t <sub>PHL</sub>               | D+/D- to V+/D- Propagation Delay       | Figure 3                                          |     |     | 8      | ns       |

- **Note 1.** Exceeding the absolute maximum rating may damage the device.
- Note 2. The device is not guaranteed to function outside its operating rating.
- Note 3. Devices are ESD sensitive. Handling precautions recommended. Human body model, 1.5k in series with 100pF.
- Note 4. Applies to the VP, VM, RCV, OE#, SPD, and SUS pins.
- Note 5. Applies to D+, D-.
- Note 6. Not production tested. Guaranteed by design.
- $\textbf{Note 7.} \quad \text{Characterized specification(s), but not production tested.}$

# **Timing Diagrams**



Figure 1. Enable and Disable Times



Figure 2. Rise and Fall Times



Figure 3. Receiver Propagation Delay D+/D- to RCV,  $V_{\rm P}$ , and  $V_{\rm M}$ 



Figure 4. Driver Propagation Delay  $\rm V_{\rm P}$  and  $\rm V_{\rm M}$  to D+/D-

| OE# = 0 (Transmit): |      |    |    |     |           |  |
|---------------------|------|----|----|-----|-----------|--|
| Inj                 | out  |    |    |     |           |  |
| VP                  | VM   | D+ | D- | RCV | Result    |  |
| 0                   | 0    | 0  | 0  | Х   | SE0       |  |
| 0                   | 1    | 0  | 1  | 0   | Logic 0   |  |
| 1                   | 0    | 1  | 0  | 1   | Logic 1   |  |
| 1                   | 1    | 1  | 1  | Х   | Undefined |  |
| OE# = 1 (Recei      | ve): |    | -  |     |           |  |
| Inj                 | out  |    |    |     |           |  |
| D+                  | D-   | VP | VM | RCV | Result    |  |
| 0                   | 0    | 0  | 0  | Х   | SE0       |  |
| 0                   | 1    | 0  | 1  | 0   | Logic 0   |  |
| 1                   | 0    | 1  | 0  | 1   | Logic 1   |  |
| 1                   | 1    | 1  | 1  | Х   | Undefined |  |

Note. X = undefined.

Table 1. Truth Table

### **Test Circuits**



Figure 5. Load for Enable and Disable Time (D+, D-)



Figure 6.  $V_P$ ,  $V_M$  and RCV Load



Figure 7. D+ and D- Load

 $C_L$  = 50pF, full speed  $C_L$  = 50pF, low speed (minimum timing)  $C_L$  = 600pF, low speed (maximum timing) \*1.5k on D– for low speed or D+ for high speed

# **Block Diagram**



## **Applications Information**

The MIC2550A is designed to provide USB connectivity in mobile systems where system supply voltages are not available to satisfy USB requirements. The MIC2550A can operate down to supply voltages of 2.5V and still meet USB physical layer specifications. As shown in the system diagram, the MIC2550A takes advantage of USB's supply voltage,  $V_{BUS}$ , to operate the transceiver. The system voltage,  $V_{IF}$ , is used to set the reference voltage used by the digital I/O lines (VP, VM, RCV, OE#, SPD, and SUS pins) interfacing to the system. Internal circuitry provides translation between the USB and system voltage domains.  $V_{IF}$  will typically be the main supply voltage rail for the system.

In addition, a 3.3V, 10% termination supply voltage,  $V_{TRM}$ , is provided to support speed selection. A 0.47 $\mu$ F (minimum) capacitor from  $V_{TRM}$  to ground is required to ensure stability. A 1.5K resistor is required between this pin and the D+ or D—lines to respectively specify full-speed or low-speed operation.

#### **Power Supply Configurations**

### V<sub>IF</sub>/V<sub>BUS</sub> Switched

When the  $V_{BUS}$  input pin is pulled to ground a low impedance path between  $V_{IF}$  and  $V_{BUS}$  can cause a high current flow from  $V_{IF}$  to  $V_{BUS}$  thereby damaging the MIC2550A. This issue can arise in systems where  $V_{BUS}$  is driven from a power supply that can be switched off such as in the case of a desktop PC. Adding a Schottky diode, such as the ZHCS1000 by Zetex, in series with  $V_{BUS}$  will prevent any current flow during this condition. A solution is shown in Figure 8 below. If the  $V_{IF}$  source is current limited to less than 50mA, then diode D1 is not necessary.



Note: \*(Optional) See Text - Power Supply Configurations

Figure 8. Solution to V<sub>IF</sub>/V<sub>BUS</sub> Switching

## I/O Interface Using 3.3V

In systems where the I/O interface utilizes a 3.3V USB controller, an alternate solution is shown in Figure 9. This configuration has the advantage over Figure 8, in that no extra components are needed. Ensure that the load on  $V_{TRM}$  does not exceed 1mA total.



Figure 9. I/O Interface Using 3.3V

#### Internal 3.3V Source

If the device is self-powered and has 3.3V available, the circuit in Figure 10 is yet another power supply configuration option. In this configuration, the internal regulator is disabled and the 3.3V source and not  $V_{BUS}$  powers the entire chip.



Figure 10. Powering Chip from Internal 3.3V Source

#### Suspend

When the suspend pin (SUS) is high, power consumption is reduced to a minimum.  $V_{TRM}$  is not disabled. RCV,  $V_P$  and  $V_M$  are still functional to enable the device to detect USB activity. For minimal current consumption in suspend mode, it is recommended that OE# = 1, and SPD = 0.

#### **Speed**

The speed pin (SPD) sets D+/D- output edge rates by increasing or decreasing biasing current sources within the output drivers. For low speed, SPD = 0. For full speed, SPD = 1. By setting SPD = 0 during idle periods, in conjunction with suspend (SUS), the lowest quiescent current can be obtained. However, designers must provide a 300ns delay between changing SPD from 0 to 1 and transmission of data at full speed. This delay ensures the output drivers have arrived at their proper operating conditions. Failure to do so can result in leading edge distortion on the first few data bits transmitted.

#### **External ESD Protection**

The use of ESD transient protection devices is not required for operation, but is recommended. We recommend the following devices or the equivalent:

Cooper Electronics Technologies (www.cooperet.com) 41206ESDA SurgX<sup>®</sup> 0805ESDA SurgX<sup>®</sup>

Littelfuse (www.littlefuse.com) V0402MHS05 SP0503BAHT

#### Non-multiplexed Bus

To save pin count for the USB logic controller interface, the MIC2550A was designed with  $V_{\rm P}$  and  $V_{\rm M}$  as bidirectional pins. To interface the MIC2550A with a non-multiplexed data bus, resistors can be used for low cost isolation as shown in Figure 11.



Figure 11. MIC2550A Interface to Non-multiplexed Data Bus

## **PCB Layout Recommendations**

Although the USB standard and applications are not based in an impedance controlled environment, a properly designed PCB layout is recommended for optimal transceiver performance. The suggested PCB layout hints are as follows:

- Match signal line traces (VP/VM, D+, D-) to 40ps, approximately <sup>1</sup>/<sub>3</sub> inch if possible. FR-4 PCB material propagation is about 150ps/inch, so to minimize skew try to keep VP/VM, D+/Dtraces as short as possible.
- For every signal line trace width (w), separate the signal lines by 1.5–2 widths. Place all other traces at >2w from all signal line traces.
- Maintain the same number of vias on each differential trace, keeping traces approximately at same separation distance along the line.
- Control signal line impedances to ±10%.
- Keep R<sub>S</sub> as close to the IC as possible, with equal distance between R<sub>S</sub> and the IC for both D+ and D-.

# **Package Information**



**-**0.42 <sup>+0.18</sup><sub>−0.18</sub> **-**0.23<sup>+0.07</sup><sub>−0.05</sub>  $0.85^{\,+0.15}_{\,-0.65}$ - 0.01 <sup>+0.04</sup><sub>-0.01</sub>  $1.60^{\,+0.10}_{\,-0.10}$ -3.00BSC→ 0.65 +0.15 PIN 1 ID  $0.42^{+0.18}_{-0.18}$ -2.75BSC→ - 0.20 REF. 0.50 DIA 2.75BSC 3.00BSC  $1.60^{+0.10}_{-0.10}$ 12° max 0.40 +0.05 0.5 BSC  $0.42 \, \substack{+0.18 \\ -0.18}$ SEATING D PLANE **→** 1.5 REF **BOTTOM VIEW** TOP VIEW 1. DIMENSIONS ARE IN mm.□



- 2. DIE THICKNESS ALLOWABLE IS 0.305mm MAX.
- 3. PACKAGE WARPAGE MAX 0.05mm.□
- 4 THIS DIMENSION APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20mm AND 0.25mm FROM TIP. 🗆
- 5. APPLIES ONLY FOR TERMINALS

Rev. 02

16-Pin MLF™ (ML)