



24V, 6.5A, Low I<sub>Q</sub>, Synchronous Buck Converter with Forced Continuous Conduction Mode (CCM)

#### **DESCRIPTION**

The MP2329C is a fully integrated, high-frequency, synchronous, rectified, step-down, switch-mode converter. The MP2329C offers a super-compact solution that achieves 6.5A of continuous output current and 7.5A of peak output current over a wide input supply range.

The MP2329C operates at high efficiency over a wide output current load range based on MPS's proprietary switching loss reduction technique and internal low  $R_{\text{DS(ON)}}$  power MOSFETs.

Adaptive constant-on-time (COT) control mode provides fast transient response and eases loop stabilization. The DC auto-tune loop combined with the remote differential sense provides good load and line regulation.

Full protection features include over-current protection (OCP), over-voltage protection (OVP), under-voltage protection (UVP), and thermal shutdown.

The converter requires a minimal number of external components and is available in a QFN-11 (2mmx2mm) package.

#### **FEATURES**

- Wide 4.5V to 24V Operating Input Range
- 105µA Low Quiescent Current
- 6.5A Continuous Output Current
- 7.5A Peak Output Current
- Adaptive Constant-on-Time (COT) Control for Fast Transient
- DC Auto-Tune Loop
- Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- Forced PWM Operation
- Power Good (PG) Indication
- Fixed 700kHz Switching Frequency
- Stable with POSCAP and Ceramic Caps
- 1% Reference Voltage
- Internal Soft Start (SS)
- Output Discharge
- OCP, OVP, UVP, and Thermal Shutdown with Auto-Retry
- Available in a QFN-11 (2mmx2mm) Package
- The MPL-AL6050 Inductor Series Matches Best Performance

#### **APPLICATIONS**

- Security Cameras
- Portable Device, XDSL Device
- Digital Set-Top Boxes
- Flat-Panel Television and Monitors
- General Purposes

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION







#### **ORDERING INFORMATION**

| Part Number* | Package          | Top Marking | MSL Rating |  |
|--------------|------------------|-------------|------------|--|
| MP2329CGG    | QFN-11 (2mmx2mm) | See Below   | 1          |  |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g.: MP2329CGG–Z).

#### **TOP MARKING**

HBY

LLL

HB: Product code of MP2329CGG

Y: Year code LLL: Lot number

# **PACKAGE REFERENCE**





#### **PIN FUNCTIONS**

| PIN#  | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | VIN  | <b>Supply voltage.</b> VIN supplies power to the internal MOSFET and regulator. The MP2329C operates from a +4.5V to +24V input rail. An input capacitor is needed to decouple the input rail. Connect VIN with wide PCB traces and multiple vias. Apply at least two layers to this input trace.                                                                                                                  |
| 2 - 4 | PGND | Power ground. Connect PGND with wide PCB traces and multiple vias.                                                                                                                                                                                                                                                                                                                                                 |
| 5     | PG   | Power good output. The output of PG is an open drain.                                                                                                                                                                                                                                                                                                                                                              |
| 6     | SW   | <b>Switch output.</b> Connect SW to the inductor and bootstrap capacitor. SW is driven up to VIN by the high-side switch during the on time of the PWM duty cycle. The inductor current drives SW negative during the off time. The on resistance of the low-side switch and the internal diode fixes the negative voltage. Connect SW with wide and short PCB traces. Try to minimize the area of the SW pattern. |
| 7     | BST  | <b>Bootstrap.</b> Connect a capacitor between SW and BST to form a floating supply across the high-side switch driver.                                                                                                                                                                                                                                                                                             |
| 8     | VCC  | Internal 3V3 VCC LDO output. VCC powers the driver and control circuits. Decouple VCC with a minimum 1µF ceramic capacitor as close to VCC as possible. X7R or X5R grade dielectric ceramic capacitors are recommended for their stable temperature characteristics.                                                                                                                                               |
| 9     | AGND | Signal logic ground. AGND is the Kelvin connection to PGND.                                                                                                                                                                                                                                                                                                                                                        |
| 10    | FB   | <b>Feedback</b> . An external resistor divider from the output to GND tapped to FB sets the output voltage. Place the resistor divider as close to FB as possible. Avoid vias on the FB traces and $V_{\text{SEN}}$ trace. Keep the $V_{\text{SEN}}$ trace far away from the SW node.                                                                                                                              |
| 11    | EN   | <b>Buck enable pin.</b> EN is a digital input that turns the buck regulator on or off. When the power supply of the control circuit is ready, drive EN high to turn on the buck regulator. Drive EN low to turn off the buck regulator. Connect EN to VIN through a resistive voltage divider for automatic start-up. Do not make the EN voltage higher than 4.5V at any time. Do not float EN.                    |

# **ABSOLUTE MAXIMUM RATINGS (1)**

| Supply voltage (V <sub>IN</sub> ) | 26V                                         |
|-----------------------------------|---------------------------------------------|
| V <sub>SW</sub> (DC)              | 1V to V <sub>IN</sub> + 0.3V                |
| V <sub>SW</sub> (25ns)3           | 3.6V to V <sub>IN</sub> + 4V <sup>(2)</sup> |
| V <sub>BST</sub>                  |                                             |
| All other pins                    | 0.3V to + 4.5V                              |
| Continuous power dissipation      | $(T_A = +25^{\circ}C)^{(3)(5)}$             |
| QFN-11 (2mmx2mm)                  | 3.6W                                        |
| Junction temperature              | 150°C                                       |
| Lead temperature                  | 260°C                                       |
| Storage temperature               | 65°C to +150°C                              |
|                                   |                                             |

#### ESD Rating

| Human-body model (HBM)     | 1.8KV |
|----------------------------|-------|
| Charged-device model (CDM) | 2KV   |

# Recommended Operating Conditions (4)

| Supply voltage (V <sub>IN</sub> )          | 4.5V to 24V     |
|--------------------------------------------|-----------------|
| Output voltage (V <sub>OUT</sub> )         | 0.6V to 13V     |
| Operating junction temp. (T <sub>J</sub> ) | -40°C to +125°C |

| Thermal Resistance      | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |
|-------------------------|-------------------------|----------------------------|
| QFN-11 (2mmx2mm)        |                         |                            |
| EV2329C-G-00A (5)       | 34                      | 9°C/W                      |
| JESD51-7 <sup>(6)</sup> | 80                      | 16 °C/W                    |

#### NOTES:

- Exceeding these ratings may damage the device.
- 2) Measured by using differential oscilloscope probe.
- The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on EV2329C-G-00A, 4-layer PCB, 64mmx64mm.
- 6) The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7 and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $T_J$  = -40°C to +125°C  $^{(7)}$ , typical value is tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameters                          | Symbol                 | Condition                                       | Min      | Тур  | Max  | Units            |
|-------------------------------------|------------------------|-------------------------------------------------|----------|------|------|------------------|
| Supply Current                      | <del>-</del>           | 1                                               | <u> </u> |      |      |                  |
| Supply current (quiescent)          | I <sub>IN</sub>        | V <sub>EN</sub> = 3.3V, V <sub>FB</sub> = 0.62V |          | 105  | 145  | μA               |
| Supply current (shutdown)           | I <sub>IN</sub>        | V <sub>EN</sub> = 0V                            |          |      | 2    | μA               |
| MOSFET                              |                        |                                                 |          |      | I    | •                |
| High-side switch on resistance      | HS <sub>RDS-ON</sub>   |                                                 |          | 36   |      | mΩ               |
| Low-side switch on resistance       | LS <sub>RDS-ON</sub>   |                                                 |          | 12   |      | mΩ               |
| Switch leakage                      | SW <sub>LKG</sub>      | $V_{EN} = 0V$ , $V_{SW} = 0V$                   |          | 0    | 5    | μA               |
| Current Limit                       |                        |                                                 | I        | I.   | l .  | -                |
| Low-side valley current limit       | ILIMIT_LS              |                                                 | 6        | 7.5  | 9    | Α                |
| Negative current limit              | I <sub>NEG</sub>       | $V_{OUT} = 3.3V$ , Lo = $2.2\mu H$              | -2       | -1.5 | -1   | Α                |
| Switching Frequency and Minir       | num Off Tim            | ier                                             | I        | I.   | l .  |                  |
| Switching frequency                 | Fs                     | $V_{IN} = 12V, V_{OUT} = 3.3V$                  | 600      | 700  | 800  | kHz              |
| Minimum on time <sup>(8)</sup>      | T <sub>ON_Min</sub>    |                                                 |          | 50   |      | ns               |
| Minimum off time <sup>(8)</sup>     | T <sub>OFF_Min</sub>   |                                                 |          | 200  |      | ns               |
| Over-Voltage and Under-Voltage      | e Protection           | (OVP, UVP)                                      | <u> </u> |      |      |                  |
| OVP threshold                       | V <sub>OVP</sub>       | V <sub>FB</sub>                                 | 125%     | 130% | 135% | $V_{REF}$        |
| UVP-1 threshold                     | V <sub>UVP</sub>       | V <sub>FB</sub>                                 | 70%      | 75%  | 80%  | V <sub>REF</sub> |
| UVP-1 hold off timer <sup>(8)</sup> | Toc                    | V <sub>OUT</sub> = 60% V <sub>REF</sub>         |          | 32   |      | us               |
| UVP-2 threshold                     | V <sub>UVP</sub>       | V <sub>FB</sub>                                 | 45%      | 50%  | 55%  | V <sub>REF</sub> |
| Reference and Soft Start (REF,      | SS)                    |                                                 | •        |      |      |                  |
| REF voltage                         | $V_{REF}$              |                                                 | 590      | 600  | 610  | mV               |
| Soft start time (8)                 | Tss                    |                                                 | 1.1      | 1.7  | 2.3  | ms               |
| Enable and UVLO (EN, UVLO)          |                        |                                                 | •        |      |      |                  |
| Enable rising threshold             | V <sub>EN_Rising</sub> |                                                 | 1.15     | 1.25 | 1.35 | V                |
| Enable hysteresis                   | V <sub>EN_HYS</sub>    |                                                 |          | 150  |      | mV               |
| Enable input current                | I <sub>EN</sub>        | V <sub>EN</sub> = 3.3V                          |          | 3.3  |      | μΑ               |
| VCC UVLO threshold rising           | VCC <sub>Vth_R</sub>   |                                                 | 3.1      | 3.3  | 3.5  | V                |
| VCC UVLO threshold hysteresis       | VCCHYS                 |                                                 |          | 420  |      | mV               |
| VIN UVLO threshold rising           | VIN <sub>VTH_R</sub>   |                                                 | 4.2      | 4.35 | 4.48 | V                |
| VIN UVLO threshold hysteresis       | VIN <sub>HYS</sub>     |                                                 |          | 550  |      | V                |
| VCC Regulator                       |                        |                                                 |          |      |      |                  |
| VCC voltage                         | Vcc                    |                                                 | 3.45     | 3.65 | 3.85 | V                |
| VCC load regulation                 | V <sub>CC_Reg</sub>    | I <sub>VCC</sub> = 5mA                          |          | 5    |      | %                |
| Thermal Protection                  |                        |                                                 |          |      |      |                  |
| Thermal shutdown (8)                | T <sub>SD</sub>        |                                                 |          | 150  |      | °C               |
| Thermal shutdown hysteresis (8)     | T <sub>SD_HYS</sub>    |                                                 |          | 25   |      | °C               |

#### NOTES:

<sup>7)</sup> Not tested in production. Guaranteed by over-temperature correlation.

<sup>8)</sup> Guarantee by engineering sample characterization.



#### TYPICAL CHARACTERISTICS

 $V_{IN}$  = 19V,  $V_{OUT}$  = 3.3V, L = 3.3 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.





# TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 19V,  $V_{OUT}$  = 3.3V, L = 3.3 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.





# TYPICAL CHARACTERISTICS (continued)

 $V_{\text{IN}}$  = 19V,  $V_{\text{OUT}}$  = 3.3V, L = 3.3 $\mu$ H,  $T_{\text{A}}$  = +25°C, unless otherwise noted.

#### **EN Threshold vs. Temperature**



#### Valley Current Limit vs. Temperature



#### FB Voltage vs. Temperature





## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 19V,  $V_{OUT}$  = 3.3V, L = 3.3 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.











# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 19V,  $V_{OUT}$  = 3.3V, L = 3.3 $\mu$ H,  $T_A$  = +25 $^{\circ}$ C, unless otherwise noted.



5ms/div.

5ms/div.



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 19V,  $V_{OUT}$  = 3.3V, L = 3.3 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.

#### **Load Transient**

 $I_{OUT}$  = 3 - 6.5A, slew rate is 2.5A/µs by CCDH





#### **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

#### **Pulse-Width Modulation (PWM) Operation**

MP2329C fully integrated, is а synchronous, rectified, step-down, switch-mode converter. Constant-on-time (COT) control is employed to provide fast transient response and easy loop stabilization. At the beginning of each cycle, the high-side MOSFET (HS-FET) is turned on when the feedback voltage (V<sub>FB</sub>) is below the reference voltage (V<sub>REF</sub>), which indicates an insufficient output voltage. The on period is determined by the output voltage and input voltage to make the switching frequency fairly constant over the input voltage range.

The MP2329C operates in forced continuous conduction mode (CCM). The LS-FET turns on when the HS-FET is in its off state to minimize conduction loss. There is a dead short between the input and GND if both the HS-FET and LS-FET are turned on at the same time. This is called a shoot-through. To prevent a shootthrough, a dead time is generated internally between the HS-FET off and LS-FET on, or LS-FET off and HS-FET on.

Internal compensation is applied for COT control to provide a more stable operation, even when ceramic capacitors are used as output This internal capacitors. compensation improves jitter performance without affecting the line or load regulation.

#### **Large Duty Cycle Operation**

When  $V_{IN}$  is below 7V and  $V_{OUT}$  is above 4.2V, the MP2329C reduces switching frequency to about 280kHz to support large-duty operation. If  $V_{\text{OUT}}$  is below 3.9V, the MP2329C returns to the normal switching frequency.

#### **Jitter and FB Ramp**

Jitter occurs in both PWM and skip mode when noise in the V<sub>FB</sub> ripple propagates a delay to the HS-FET driver (see Figure 2 and Figure 3). Jitter can affect system stability with noise immunity proportional to the steepness of V<sub>FB</sub>'s downward slope. Therefore, the jitter in DCM is usually larger than that in CCM. However, V<sub>FB</sub> ripple does not affect noise immunity directly.



Figure 2: Jitter in PWM Mode



Figure 3: Jitter in Skip Mode

#### Operating with **External** Ramp Compensation

The MP2329C is able to support ceramic output capacitors without an external ramp, typically. However, in some cases, the internal ramp may not be enough to stabilize the system, or the jitter is too large. In these cases, external ramp compensation is needed. Refer to the Setting the Output Voltage with External Compensation section on page xx for design steps using external ramp compensation.

#### **Configuring the EN Control**

The enable pin (EN) is used to enable or disable the entire chip. Pull EN high to turn on the regulator. Pull EN low to turn off the regulator. Do not float EN.

For automatic start-up, EN can be pulled up to the input voltage through a resistive voltage divider. Choose the values of the pull-up resistor (R<sub>UP</sub> from VIN to EN) and the pull-down resistor (R<sub>DOWN</sub> from EN to GND) to determine the automatic start-up voltage with Equation (1):

$$V_{\text{IN-START}} = 1.25 \times \frac{R_{\text{UP}} + R_{\text{DOWN}}}{R_{\text{DOWN}}} (V)$$
 (1)

For example, when  $R_{UP} = 150k\Omega$  and  $R_{DOWN} =$ 51k $\Omega$ , V<sub>IN-START</sub> is 4.92V.

The EN voltage must not exceed the 4.5V maximum value to avoid damaging the internal circuit.



#### Power Good (PG)

The power good pin (PG) indicates whether the output voltage is in the normal range compared to the internal reference voltage. PG is an open-drain structure and requires an external pull-up supply. During power-up, the PG output is pulled low. This indicates to the system to remain off and keep the load on the output to a minimum. This helps reduce inrush current during start-up.

When the output voltage is higher than 95% and lower than 115% of internal reference voltage and the soft start is finished, the PG signal is pulled high. When the output voltage is lower than 90% after the soft start finishes, the PG signal remains low. When the output voltage is higher than 115% of the internal reference, PG is switched low. The PG signal rises high again after the output voltage drops below 105% of the internal V<sub>REF</sub>. The PG output is pulled low when the EN under-voltage lockout (UVLO), input UVLO, over-current protection (OCP), or over-temperature protection (OTP) is triggered.

#### Soft Start (SS)

The MP2329C employs a soft start (SS) mechanism to ensure a smooth output during power-up. When EN rises high, the internal  $V_{\text{REF}}$  ramps up gradually, and the output voltage ramps up smoothly as well. Once  $V_{\text{REF}}$  reaches the target value, the soft start finishes, and the device enters steady-state operation.

If the output is pre-biased to a certain voltage during start-up, the IC disables the switching of both the high-side and low-side switches until the voltage on the internal reference exceeds the sensed output voltage at the FB node.

#### **Over-Current Limit**

The MP2329C has a cycle-by-cycle over-current limiting control. The current-limit circuit employs a valley current-sensing algorithm. The MP2329C uses the  $R_{\mathrm{DS(ON)}}$  of the LS-FET as a current-sensing element. If the magnitude of the current-sense signal is above the current-limit threshold, the PWM is not allowed to initiate a new cycle, even if FB is lower than REF. Figure 4 shows the detailed operation of the valley-current limit.



Figure 4: Valley Current-Limit Control

Since the comparison is done during the lowside on state, the OC trip level sets the valley level of the inductor current. The maximum load current at the over-current threshold ( $I_{OC}$ ) can be calculated with Equation (2):

$$I_{OC} = I_{limit} + \frac{\Delta I_{inductor}}{2}$$
 (2)

The OCL itself limits the inductor current and does not latch off. In an over-current condition, the current to the load exceeds the current to the output capacitor, making the output voltage fall off. Eventually, the current ends up crossing the under-voltage protection (UVP) threshold, and MP2329C enters hiccup protection mode.

#### Over-/Under-Voltage Protection (OVP/UVP)

The MP2329C monitors a resistor-divided feedback voltage to detect over- and undervoltage conditions. When  $V_{FB}$  rises higher than 130% of the target voltage, the over-voltage protection (OVP) comparator output goes high, and the circuit latches as the HS-FET driver turns, off and the LS-FET turn on and acts as a current source.

When  $V_{FB}$  is between 50% and 75% of  $V_{REF}$ , the UVP-1 comparator output goes high, and the MP2329C enters hiccup mode if  $V_{FB}$  remains in this range for about 32 $\mu$ s. The LS-FET remains on until the inductor current drops to zero. During this period, the valley current limit helps control the inductor current.

When  $V_{FB}$  drops below 50% of  $V_{REF}$ , the UVP-2 comparator output goes high, and the MP2329C enters hiccup mode directly after the comparator and logic delay.



#### **UVLO Protection**

The MP2329C has two types of UVLO protection: VCC UVLO and  $V_{\text{IN}}$  UVLO. The MP2329C starts up only when both VCC and  $V_{\text{IN}}$  exceed their respective UVLO threshold. The MP2329C shuts down when either VCC is lower than the UVLO falling threshold voltage or VIN is lower than the  $V_{\text{IN}}$  falling threshold. These are both non-latch off protections.

If an application requires a higher UVLO, use EN as shown in Figure 5 to adjust the input voltage UVLO using two external resistors.



Figure 5: Adjustable UVLO

#### Thermal Shutdown

The MP2329C has a thermal shutdown function. The junction temperature of the IC is monitored internally. If the junction temperature exceeds the threshold value (typically 150°C), the converter shuts off. This is a non-latch protection. There is a hysteresis of about 25°C. Once the junction temperature drops to about 125°C, a soft start is initiated.

#### **Output Discharge**

The MP2329C discharges the output when the controller is turned off by a protection function (UVP, OCP, OVP, UVLO, thermal shutdown). The discharge resistor on the output is  $6\Omega$ , typically.



#### APPLICATION INFORMATION

# Setting the Output Voltage without External Compensation

The MP2329C does not require ramp compensation for applications using POSCAP or ceramic caps as output capacitors. The output voltage is set by feedback resistors R1 and R2 (see Figure 6).



Figure 6: Simplified Circuit without an External Ramp

First, choose a value for R2. R2 should be chosen reasonably, since a small R2 leads to considerable quiescent current loss, but a large R2 makes FB noise-sensitive. Set R2 to be between 5 -  $100k\Omega$ , using a comparatively larger R2 when  $V_{\text{OUT}}$  is low and a smaller R2 when  $V_{\text{OUT}}$  is high. Considering the output ripple, R1 can be determined with Equation (3):

$$R_{1} = \frac{V_{OUT} - V_{REF}}{V_{REF}} \cdot R_{2}$$
 (3)

C4 acts as a feed-forward cap to improve the transient and can be set in the range of 100pF - 1nF. A larger C4 leads to better transient but more noise sensitivity.

Table 1 lists the recommended resistor values for common output voltages.

Table 1: Parameters Selection for Common Output Voltages (9)

| Vout (V) | R1 (kΩ) | R2 (kΩ) | C4 (pF) | L (µH) |
|----------|---------|---------|---------|--------|
| 5        | 40.2    | 5.49    | 33      | 3.3    |
| 3.3      | 40.2    | 8.87    | 33      | 3.3    |
| 2.5      | 40.2    | 12.7    | 33      | 2.2    |
| 1.8      | 40.2    | 20      | 33      | 2.2    |
| 1.5      | 40.2    | 26.7    | 33      | 1.5    |
| 1.2      | 40.2    | 40.2    | 33      | 1.5    |
| 1        | 40.2    | 60.4    | 33      | 1.5    |

#### NOTE:

# Setting the Output Voltage with External Compensation

If the system is not stable enough or the jitter is too large when ceramic capacitors are used in the output, an external voltage ramp should be added to FB through resistor R4 and capacitor C4. Since an internal ramp has already been added in the system, a  $1M\Omega$  (R4), 220pF (C4) ramp is sufficient for the ramp, typically.



Figure 7: Simplified Circuit with External Ramp

The output voltage is influenced by R4 in addition to the R1 and R2 divider shown in Figure 7. R2 should be chosen reasonably, since a small R2 leads to considerable quiescent current loss while a large R2 makes FB noise-sensitive. Set R2 to be between 5 -  $100k\Omega$ , using a comparatively larger R2 when  $V_{\text{OUT}}$  is low and a smaller R2 when  $V_{\text{OUT}}$  is high. R1 can then be determined with Equation (4):

$$R_1 = \frac{1}{\frac{V_{REF}}{V_{OUT} - V_{RFF}} - \frac{R2}{R4}} \cdot R_2$$
 (4)

Usually, R9 is set to  $0\Omega$ . To get a pole for better noise immunity, R9 can also be set using Equation (5):

$$R_9 = \frac{1}{2\pi \times C_4 \times 2F_{SW}}$$
 (5)

R9 should be set in the range of  $100\Omega$  to  $1k\Omega$  to reduce its influence on the ramp.

#### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Ceramic capacitors are recommended for the best performance and should be placed as close to VIN as possible. Capacitors with X5R and X7R ceramic dielectrics are

<sup>9)</sup> For additional component parameters, please refer to the Typical Application Circuits on page 18 to page 20.



recommended since they are fairly stable with temperature fluctuations.

The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated with Equation (6):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (6)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (7):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{7}$$

For simplification, choose the input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification.

The input voltage ripple can be estimated with Equation (8):

$$\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (8)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (9):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}$$
 (9)

#### **Selecting the Output Capacitor**

An output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated with Equation

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}}) (10)$$

When using ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is caused mainly by the capacitance. For simplification, the output voltage ripple can be estimated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times F_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})$$
 (11)

The output voltage ripple caused by ESR is very small and therefore requires an external ramp to stabilize the system. The external ramp can be generated through resistor R4 and capacitor C4.

In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. The ramp voltage generated from the ESR dominates the output ripple. The output ripple can be approximated Equation (12):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}}$$
 (12)

The maximum output capacitor limitation should be also considered in the design application. The MP2329C has a soft-start time period of around 1.6ms. If the output capacitor value is too high, then the output voltage cannot reach the design value during the soft-start time and will fail to regulate. The maximum output capacitor value (C<sub>O MAX</sub>) can be approximately with Equation (13):

$$C_{O_{MAX}} = (I_{LIM_{AVG}} - I_{OUT}) \times T_{ss} / V_{OUT}$$
 (13)

Where I<sub>LIM AVG</sub> is the average start-up current during the soft-start period, and T<sub>ss</sub> is the softstart time.

#### Selecting the Inductor

The inductor is necessary for supplying constant current to the output load while being driven by the switched input voltage. A largervalue inductor results in less ripple current and a lower output ripple voltage but also has a larger physical footprint, higher resistance, and lower saturation current. A good rule for determining the inductance value is to design the peak-to-peak ripple current in the inductor to be in the range of 30 - 50% of the maximum output current and ensure that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated with Equation (14):

$$L = \frac{V_{OUT}}{F_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (14)



Where  $\Delta I_L$  is the peak-to-peak inductor ripple current. The inductor should not saturate under the maximum inductor peak current, including short current. Isat should be >9A.

MPS inductors are optimized and tested for use with our complete line of integrated circuits.

Table 2 lists our power inductor recommendations. Select a part number based on your design requirements.

**Table 2: Power Inductor Selection** 

| Part Number                   | Inductor<br>Value | Manufacturer |
|-------------------------------|-------------------|--------------|
| Select family series (MPL-AL) | 1.5µH to<br>3.3µH | MPS          |
| MPL-AL6050-1R5                | 1.5µH             | MPS          |
| MPL-AL6050-2R2                | 2.2µH             | MPS          |
| MPL-AL6050-3R3                | 3.3µH             | MPS          |

Visit MonolithicPower.com under Products > Inductors for more information.

#### **PCB Layout Guideline**

Efficient PCB layout is critical for stable operation. For best results, refer to Figure 10 and follow the guidelines below. A four-layer layout is recommended for better thermal performance.

- Place the high-current paths (GND, VIN, SW) very close to the device with short, direct, and wide traces.
- 2. Place the input capacitors as close to VIN and GND as possible.

- 3. Place the decoupling capacitor as close to VCC and GND as possible.
- 4. Keep the switching node SW short and away from the feedback network.
- 5. Keep the BST voltage path as short as possible.
- Keep the VIN and GND pads connected with large coppers to achieve better thermal performance.
- 7. Add several vias close to the VIN and GND pads to help with thermal dissipation.





Figure 8: Recommended Layout



#### **Design Example**

Table 3 shows a design example when ceramic capacitors are applied.

Table 3: Design Example

| $V_{IN}$  | 8V to 24V |
|-----------|-----------|
| $V_{OUT}$ | 3.3V      |
| louт      | 6.5A      |

The detailed application schematics are shown in Figure 9 through Figure 15. The typical performance and waveforms are shown in the Typical Characteristics section. For more devices applications, please refer to the related evaluation board datasheet.



# **TYPICAL APPLICATION CIRCUITS (10)**



Figure 9:  $V_{IN} = 19V$ ,  $V_{OUT} = 5V/6.5A$ 



Figure 10:  $V_{IN} = 19V$ ,  $V_{OUT} = 3.3V/6.5A$ 



Figure 11:  $V_{IN} = 19V$ ,  $V_{OUT} = 2.5V/6.5A$ 

© 2020 MPS. All Rights Reserved.



# TYPICAL APPLICATION CIRCUITS (10) (continued)



Figure 12:  $V_{IN} = 19V$ ,  $V_{OUT} = 1.8V/6.5A$ 



Figure 13:  $V_{IN} = 19V$ ,  $V_{OUT} = 1.5V/6.5A$ 



Figure 14:  $V_{IN} = 19V$ ,  $V_{OUT} = 1.2V/6.5A$ 



# TYPICAL APPLICATION CIRCUITS (10) (continued)



Figure 15: V<sub>IN</sub> = 19V, V<sub>OUT</sub> = 1V/6.5A

#### NOTE:

10) The EN resistor divider sets the VIN threshold to 7.5V. For 5V input applications, change the EN resistor accordingly.



#### **PACKAGE INFORMATION**

### **QFN-11 (2mmx2mm)**





#### **TOP VIEW**

**BOTTOM VIEW** 



#### **SIDE VIEW**



## NOTE: 1) LAND

- 1) LAND PATTERNS OF PIN1 AND PIN6 HAVE THE SAME LENGTH AND WIDTH
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220, VARIATION VCCD.
- 5) DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**