

## *MP8761*

**High Efficiency, 8A, 18V, Synchronous, Step-Down Converter**

## **DESCRIPTION**

The MP8761 is a fully-integrated, highfrequency, synchronous, rectified, step-down, switch-mode converter. It offers a very compact solution to achieve a 8A output current over a wide input-supply range with excellent load and line regulation. The MP8761 operates at high efficiency over a wide output-current load range.

The MP8761 uses Constant-On-Time (COT) control mode to provide fast transient response and ease loop stabilization.

An external resistor programs the operating frequency from 200kHz to 1MHz. The frequency stays nearly constant as the input supply varies with the feed-forward compensation.

The default under voltage lockout threshold is internally set at less than 4.1V, but a resistor network on the enable pin can increase this threshold. The soft start pin controls the output voltage startup ramp. An open drain power good signal indicates that the output is within nominal voltage range. The MParty is a fully-integral of the state of the st The State transient response<br>
Exist transient response<br>
In the operating<br>
Constant as the input<br>
Temperature Range (0°C<br>
NEW DESIGNS SCRIPTION CONTINUES<br>
Temperature Range (0°C<br>
Pre-Bias Start-Up<br>
Pre-Bias Start-Up<br>
200kHz

It has full integrated protection features that include over-current protection, over-voltage protection and thermal shutdown.

The MP8761 is available in a 3mm×4mm QFN package, and requires a minimal number of readily-available components.

## **FEATURES**

- 2.5V to 18V Operating Input Range with External 5V Bias
- 4.5V to 18V Operating Input Range with Internal Bias
- 8A Output Current
- Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- Proprietary Switching-Loss-Reduction **Technique**
- Adaptive COT for Ultrafast Transient Response
- 1% Reference Voltage Over Junction Temperature Range (0°C to +125°C)
- Programmable Soft-Start Time
- Pre-Bias Start-Up
- Programmable Switching Frequency from 200kHz to 1MHz
- Non-Latch OCP, OVP, and Thermal Shutdown
- Output Adjustable from 0.611V to 13V

## **APPLICATIONS**

- Set-Top Boxes
- XDSL Modem/DSLAM
- Small-Cell Base Stations
- Personal Video Recorders
- Flat-Panel Televisions and Monitors
- Distributed Power Systems

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.







MP8761 Rev. 1.3 www.MonolithicPower.com **1** 4/14/2020 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



## **ORDERING INFORMATION**



**\*** For Tape & Reel, add suffix –Z (e.g. MP8761GL–Z)

**\*\*** For Tape & Reel, add suffix –Z (e.g. MP8761GLE–Z)

**Note: The 16-pin QFN package is preferred and recommended for new designs**



## **PACKAGE REFERENCE**

5) Measured on JESD51-7, 4-layer PCB.



IEN ................................................ 0mA to 1mA Operating Junction Temp. (TJ).−40°C to +125°C



## **ELECTRICAL CHARACTERISTICS**

 $I = 12V$ ,  $T = +25^\circ$ C, unless otherwise noted.





## **ELECTRICAL CHARACTERISTICS** *(continued)*

 $V_{IN}$  = 12V,  $T_{JI}$  = +25°C, unless otherwise noted.



**Note:**

6) Guaranteed by design.<br>
7) Not production test, guaranteed by characterization

## mps

## **PIN FUNCTIONS**





## **TYPICAL CHARACTERISTICS**



70

60

 $-50$ 

50

TEMPERATURE (°C)

 $\mathbf 0$ 

MP8761 Rev. 1.3 www.MonolithicPower.com **6** 4/14/2020 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.

50

**TEMPERATURE (°C)** 

100

150

ဗ္ဇ

-50

 $\mathbf 0$ 

50

**TEMPERATURE (°C)** 

100

150

110

100

-50

 $\mathbf 0$ 

150

100

## **TYPICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 12V,  $V_{OUT}$  = 1V, L = 1µH,  $T_A$  = 25°C, unless otherwise noted.



**TYPICAL PERFORMANCE CHARACTERISTICS**

# V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 1V, L = 1µH, T<sub>A</sub> = 25°C, unless otherwise noted.<br>
Load Regulation<br>
Second Regulation<br>
Second Regulation<br>
Second Regulation<br>
Second Regulation<br>
Second Distribution Communication<br>
Dead Time (off)<br>
Dead ENT (A) <br>
S -1.0 4 6 8 10 12 14 16 18<br>
NPUTVOLTAGE (V)<br>
NOUT = 0.4<br>
NOUT = 0.4<br>
NOUT = 0.4<br>
NOUT = 0.5 A<br>
NOUT FRAME REPORT OF STRANGE V<sub>OUT</sub><br>500mV/div. PG  $_{\mathsf{PG}}$ ا<br>.2A/div 5V/div. 5V/div.

1ms/div.

MP8761 Rev. 1.3 www.MonolithicPower.com **8** 4/14/2020 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.

200 µ s/div.

1ms/div.



## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



MP8761 Rev. 1.3 www.MonolithicPower.com **9** 4/14/2020 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

V<sub>IN</sub>=12V, V<sub>OUT</sub> =1V, L=1µH, T<sub>A</sub>=+25°C, unless otherwise noted.





## **BLOCK DIAGRAM**





## **OPERATION**

#### **PWM Operation**

The MP8761 is a fully-integrated, synchronous, rectified, step-down, switch-mode converter. It uses constant-on-time (COT) control to provide a fast transient response and ease loop stabilization.

At the beginning of each cycle, the high-side MOSFET (HS-FET) turns ON when the feedback voltage  $(V_{FB})$  drops below the reference voltage  $(V_{REF})$ , which indicates an insufficient output voltage. The input voltage and the frequency-set resistor determine the ON period as follows:

$$
\tau_{ON}(ns) = \frac{6.1 \times R_{FREG}(k\Omega)}{V_{IN}(V) - 0.4}
$$
 (1)

After the ON period elapses, the HS-FET turns off. It turns ON again when  $V_{FB}$  drops below  $V_{REF}$ . By repeating this operation, the converter regulates the output voltage. The integrated lowside MOSFET (LS-FET) turns ON when the HS-FET is OFF to minimize conduction loss and avoid a dead short (or shoot-through) between input and GND if both HS-FET and LS-FET turn on at the same time. An internally-generated dead-time (DT) between HS-FET OFF and LS-FET ON or LS-FET OFF and HS-FET ON avoids shoot-through.







When the output current is high and the inductor current is always above zero amps, it is called continuous-conduction-mode (CCM). Figure 2 shows the CCM operation. When  $V_{FB} < V_{REF}$ , HS-FET turns ON for a fixed interval determined by the one-shot ON-timer as per equation 1. When the HS-FET turns OFF, the LS-FET turns ON until the next period.

In CCM, the switching frequency is fairly constant and it is also called PWM mode.

#### **Light-Load Operation**

As the load decreases, the inductor current decreases. The operation transitions from CCM to discontinuous-conduction-mode (DCM) when the inductor current reaches 0A.

Figure 3 shows light-load operation. When  $V_{FB}$ drops below  $V_{REF}$ , HS-FET turns ON for a fixed interval determined by the one- shot ON-timer as per equation 1. When the HS-FET turns OFF, the LS-FET turns ON until the inductor current reaches zero. In DCM, the VFB does not reach VREF when the inductor current reaches zero: Instead, the LS-FET driver enters tri-state (high Z). A current modulator then controls the LS-FET and limits the inductor current to less than −1mA. Hence, the output capacitors discharge slowly to GND through LS-FET, and the HS-FET doesn't turn ON as frequently as under heavy-load conditions, thus greatly improving light-load and no-load efficiency. This is called skip mode. **DETAINDENTIFY And the mail of the state of the main of the state of the state of the main of the state of the main of th** The solution of the state  $\times R<sub>PREO</sub>(K2)$ <br>  $\times R<sub>PREO</sub>(K3)$ <br>  $\times R<sub>NELO</sub>(K4)$ <br>  $\times R<sub>NE</sub>(K5)$ <br>  $\times R<sub>NE</sub>(K6)$ <br>  $\times R<sub>NE</sub>(K7)$ <br>  $\times R<sub>NE</sub>(K8)$ <br>  $\times R<sub>NE</sub>(K9)$ 



**Figure 3: Light-Load Operation**

As the output current increases from the lightload, the current modulator shortens the operating period to turn the HS-FET ON more frequently. Hence, the switching frequency increases. The output current reaches its critical threshold when the current modulator time decreases to zero. Determine the critical output current level as follows:

$$
I_{\text{OUT}} = \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{2 \times L \times f_{\text{SW}} \times V_{\text{IN}}}
$$
(2)

Where  $f_{SW}$  is the switching frequency.

The IC enters PWM mode once the output current exceeds its critical level. Then the switching frequency stays fairly constant over the output current range.





#### **Switching Frequency**

Selecting the switching frequency requires trading off between efficiency and component size. Low-frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductor and capacitor values to minimize the output voltage ripple.

For the MP8761, set the ON time using the FREQ pin, thus setting the frequency for steadystate operation at CCM.

The MP8761 uses adaptive constant-on-time (COT) control, though the IC lacks a dedicated oscillator. Connect the FREQ pin to the IN pin through the resistor  $(R_{FREG})$  so that the input voltage is feed-forwarded to the one-shot on-time timer. When operating in steady-state in CCM, the duty ratio stays at  $V_{\text{OUT}}/V_{\text{IN}}$  so the switching frequency is fairly constant over the input voltage range. Set switching frequency as follows:

$$
f_{SW}(\text{kHz}) = \frac{10^6}{\frac{6.1 \times R_{\text{FREG}}(k\Omega)}{V_{\text{IN}}(V) - 0.4} \times \frac{V_{\text{IN}}(V)}{V_{\text{OUT}}(V)} + \tau_{\text{DELAV}}(\text{ns})}
$$
(3)

Where  $\tau_{\text{DELAY}}$  is the comparator delay (5ns). After adding load, the frequency may be affected a little because power MOSFET voltage drop will affect the duty cycle.

Typically, the MP8761 is set between 200kHz and 1MHz. It is optimized to operate efficiently at high switching frequencies, which allow for physically smaller LC filter components to reduce the PCB footprint.

#### **Jitter and FB Ramp Slope**

Figure 4 and Figure 5 show jitter occurring in both PWM mode and skip mode. When there is noise on the  $V_{FB}$  descending slope, the HS-FET ON time deviates from its intended appoint, introducing jitter that influences the system's stability. The V<sub>FB</sub> ripple's slope steepness dominates the noise immunity though its magnitude has no direct effect.



**Figure 5: Skip-Mode Jitter Ramp with a Large ESR Capacitor**

Using POSCAPs or other large-ESR capacitors as the output capacitor results in the ESR ripple dominating the output ripple. The ESR also significantly influences the  $V_{FB}$  slope. Figure 6 shows the simplified equivalent circuit in PWM mode with the HS-FET OFF and without an external ramp circuit.



#### **Figure 6: Simplified PWM-Mode Circuit without External Ramp Compensation**

To realize the stability without an external ramp, select the ESR value as follows:

$$
R_{\text{ESR}} \ge \frac{\frac{\tau_{\text{SW}}}{0.7 \times \pi} + \frac{\tau_{\text{ON}}}{2}}{C_{\text{OUT}}}
$$
(4)

Where  $\tau_{SW}$  is the switching period.



#### **Ramp with a Small ESR Capacitor**

Use an external ramp when using ceramic output capacitors, because the ESR ripple is not high enough to stabilize the system.



#### **Figure 7: Simplified PWM-Mode Circuit with External Ramp Compensation**

Figure 7 shows the simplified circuit in PWM mode with the HS-FET OFF and an external ramp compensation circuit (R4, C4). Design the external ramp based on the inductor ripple current. Select C4, R9, R1 and R2 to meet the following condition:

$$
\frac{1}{2\pi \times f_{sw} \times C4} < \frac{1}{5} \times \left(\frac{R1 \times R2}{R1 + R2} + R9\right)
$$
 (5)

Where:

$$
I_{R4} = I_{C4} + I_{FB} \approx I_{C4}
$$

Then estimate the ramp on V<sub>FB</sub> as:  

$$
V_{RAMP} = \frac{V_{IN} - V_{OUT}}{R4 \times C4} \times \tau_{ON} \times \left(\frac{R1/IR2}{R1/IR2 + R9}\right)
$$
 (7)

The  $V_{FB}$  ripple's descending slope is then:

$$
V_{\text{SLOPE1}} = \frac{V_{\text{RAMP}}}{\tau_{\text{OFF}}} = \frac{-V_{\text{OUT}}}{R4 \times C4}
$$
 (8)

Equation 8 shows that if there is instability in PWM mode, reduce either R4 or C4. If C4 is irreducible due to limitations from equation 5, then reduce R4. For stable PWM operation,

$$
\begin{aligned} \text{design V}_\text{slope1}~\text{based on equation 9.}\\ -\text{V}_\text{slope1}~\geq& \frac{\frac{T_\text{sw}}{0.7 \times \pi} + \frac{T_\text{ON}}{2} - R_\text{ESR} \times C_\text{OUT}}{2 \times L \times C_\text{OUT}} \times \text{V}_\text{OUT} + \frac{I_\text{OUT} \times 10^{-3}}{T_\text{SW} - T_\text{ON}}\text{ (9)} \end{aligned}
$$

Where  $I_{\text{OUT}}$  is the load current.

In skip mode, the  $V_{FB}$  ripple's descending slope is almost the same whether the external ramp is used or not. Figure 8 shows the simplified circuit in skip mode when both the HS-FET and LS-FET are off.



#### **Figure 8: Simplified Skip-Mode Circuit**

Determine the V<sub>FB</sub> ripple's descending slope in skip mode as follows:

$$
V_{\text{sLOPE2}} = \frac{-V_{\text{REF}}}{[(R1 + R2)/R_{\text{OUT}}] \times C_{\text{OUT}}}
$$
(10)

Where R<sub>OUT</sub> is the equivalent load resistor.

Figures 5 shows that V<sub>SLOPE2</sub> in skip mode is lower than it is in PWM mode, so it is reasonable that the jitter in skip mode is larger. To achieve less jitter during ultra-light-load conditions, reduce R1 and R2, though that will decrease the light-load efficiency. WIN-Mode Circuit with<br>
p Compensation<br>
implified circuit in PWM<br>
T OFF and an external<br>
cuit (R4, C4). Design the<br>
notice inductor ripple<br>
in the inductor ripple<br>
is the equivalent it is in PWM mode,<br>
that the jitter in s M-Mode Grid time IV and a set of the payabron and the Court in PWM<br>
Dompensation<br>
Diffied circuit in PWM<br>
If (R4, C4). Design the<br>
If (R4, C4). Design the<br>
If (R4, C4). Design the<br>
If the inductor ripple<br>
If the action of

#### **Configuring the EN Control**

The regulator turns on when EN goes HIGH. Conversely it turns OFF when EN goes LOW. Do not float the pin.

For automatic start-up, pull the EN pin up to the input voltage through a resistive voltage divider. Choose the values of the pull-up resistor  $(R_{UP},$ from the IN pin to the EN pin) and the pull-down resistor (R<sub>DOWN</sub>, from the EN pin to GND) to determine the automatic start-up voltage:

$$
V_{IN-STAT} = 1.5 \times \frac{(R_{UP} + R_{DONN})}{R_{DONN}}(V)
$$
 (11)

For example, for  $R_{UP}$ =100kΩ and  $R_{DOWN}=20kΩ$ , the VIN-START is set at 9V.

To reduce noise, add a 10nF ceramic capacitor from EN to GND.

An internal zener diode on the EN pin clamps the EN pin voltage to prevent runaway. The maximum pull-up current (assuming the worst case, 6V) for the internal zener clamp should be less than 1mA.

Therefore, when driving EN with an external logic signal, use an EN voltage less than 6V; when

(6)



connecting EN to IN through a pull-up resistor or a resistive voltage divider, select a resistance that ensures a maximum pull up current less than 1mA.

If using a resistive voltage divider and  $V_{\text{IN}}$ exceeds 6V, then the minimum resistance for the pull-up resistor  $R_{UP}$  should meet:

$$
\frac{V_{IN} - 6V}{R_{UP}} - \frac{6V}{R_{DOWN}} \le 1 mA
$$
 (12)

With only  $R_{UP}$  (the pull-down resistor  $R_{DOWN}$  is not connected), then the VCC UVLO threshold determines V<sub>IN-START</sub> so the minimum resistor value is:

$$
R_{\text{UP}} \ge \frac{V_{\text{IN}} - 6V}{1mA} (\Omega) \tag{1}
$$

 $3)$ 

A typical pull-up resistor is 100kΩ.

#### **External VCC bias**

An external 5V VCC bias can disable the internal LDO, in this case, Vin can be as low as 2.5V.

#### **Soft-Start**

The MP8761 employs soft-start (SS) to ensure a smooth output during power-up. When the EN pin goes HIGH, an internal current source (20μA) charges the SS capacitor. The SS capacitor voltage takes over the REF voltage to the PWM comparator. The output voltage smoothly ramps up with the SS voltage. It continues ramping up while  $V_{REF}$  takes over the PWM comparator. At this point, soft-start finishes and the device enters steady state operation.

Determine the SS capacitor value as follows:  

$$
C_{SS}(nF) = \frac{T_{SS}(ms) \times I_{SS}(\mu A)}{V_{REF}(V)}
$$
(14)

If the output capacitors are large, then avoid setting a short SS time otherwise it would risk hitting the current limit during SS.

#### **Pre-Bias Startup**

The MP8761 is designed for monotonic startup for pre-biased loads. If the output is pre-biased to a certain voltage during startup, the IC will disable switching for both high-side and low-side switches until the voltage on the soft-start capacitor exceeds the sensed output voltage at the FB pin.

#### **Power Good (PG)**

The MP8761 has a power-good (PG) output. The PG pin is the open drain of a MOSFET. Connect it to VCC or some other voltage source that measures less than 5.5V through a pull-up resistor (typically 100kΩ). After applying the input voltage, the MOSFET turns ON so that the PG pin is pulled to GND before the SS is ready. After the FB voltage reaches 91% of the REF voltage, the PG pin is pulled HIGH after a 2.5ms delay.

When the FB voltage drops to 80% of the REF voltage or exceeds 120% of the nominal REF voltage, the PG pin is pulled LOW.

If the input supply fails to power the MP8761, the PG pin is also pulled low even though this pin is tied to an external DC source through a pull-up resistor (typically. 100kΩ).

#### **Over-Current Protection (OCP)**

The MP8761 features two current limit levels for over-current conditions: low-side valley current limit and low-side negative current limit.

*Low-Side Valley Current Limit:* The device monitors the inductor current during LS-FET ON state. At the end of LS-FET on time, the LS-FET sourcing current is compared to the internal positive-valley-current limit. If the valley current limit is less than LS-FET sourcing current, the HS-FET remains OFF and LS-FET remains ON. When LS-FET sourcing current drops below the valley current limit, the LS-FET turns OFF and the HS-FET turns ON for a fixed time determined by frequency-set resistor  $R_{FREQ}$  and input voltage. connecting to the Ninoton principle is the mput supple that is a power of the state of the Next Contained to the main mum interest to the primal of the primal current is a sensible of the set of the se CONSIDERING THE TOWARD TO THE TOWARD THE MPST CONSIDER THE MPST CONSIDER TOWARD THE MPST CONSIDER THE MPST CONSIDER TOWARD THE MPST CONSIDER TO

During OCP, the device tries to recover from the over-current fault with hiccup mode: the chip disables the output power stage, discharges the soft-start capacitor and then automatically retries soft-start. If the overcurrent condition still holds after soft-start ends, the device repeats this operation cycle until the over-current conditions disappear and then output rises back to regulation level. OCP offers non-latch protection.





*Low-Side Negative Current Limit:* If the sensed LS-FET negative current exceeds the negative current limit, the LS-FET turns OFF immediately and stays OFF for the reminder for the OFF period. In this situation, both MOSFETs are OFF until the end of a fixed interval. The HS-FET body diode conducts the inductor current for the fixed time.

#### **Over-Voltage Protection (OVP)**

The MP8761 monitors the output voltage using the FB pin connected to the tap of a resistor divider.

If the FB voltage exceeds the nominal REF voltage but remains below 120% of the REF voltage (0.611V), both MOSFETs are OFF.

If the FB voltage exceeds 120% of the REF voltage but remains below 130%, the LS-FET turns ON while the HS-FET remains OFF. The LS-FET remains ON until the FB voltage drops below 110% of the REF voltage or the low-side negative current limit triggers.

If the FB voltage exceeds 130% of the REF voltage, the device enters a non-latch OFF mode. Once the FB voltage rises to a reasonable value, it will exit OVP and operate normally.

#### **UVLO protection**

The MP8761 has under-voltage lockout (UVLO). When the VCC voltage exceeds the UVLO-rising threshold, the MP8761 powers up. It shuts OFF

when the VCC voltage falls below the UVLO falling threshold. This is non-latch protection.

The MP8761 is disabled when the VCC voltage falls below 3.4V. If an application requires a higher UVLO threshold, use the two external resistors connected to the EN pin as shown in Figure 9 to adjust the startup input voltage. For best results, use the enable resistors to set the input voltage falling threshold  $(V<sub>STOP</sub>)$  above 4 V. Set the rising threshold  $(V_{START})$  to provide enough hysteresis to account for any input supply variations. sensed CS-FFT magnitude current accords the failing threshold. This is mon-fatch by<br>engalise current limit, the LS-FFT turns OFF The MP3761 is disabled when the VOC-<br>immodelisy and stage of F or the centre fails below a 4x



**Figure 9: Adjustable UVLO**

#### **Thermal Shutdown**

The MP8761 has thermal shutdown. The IC internally monitors the junction temperature. If the junction temperature exceeds the threshold value (minimum 150°C), the converter shuts off. This is a non-latch protection. There is ~25°C hysteresis. Once the junction temperature drops to ~125°C, it initiates a soft-start.



í

## **APPLICATION INFORMATION**

#### **Output-Voltage, Large-ESR Capacitors**

For applications that use electrolytic or POS capacitors with large ESR values as output capacitors, the feedback resistors—R1 and R2 as shown in Figure 10—set the output voltage.



**Figure 10: Simplified POSCAP Circuit**

First, choose an R2 that balances between high quiescent current loss (lower R2) and high noise sensitive on FB (higher R2). A typical value falls within 5kΩ-50kΩ, using a comparatively larger R2 when  $V_{\text{OUT}}$  is low, and a smaller R2 when  $V<sub>OUT</sub>$  is high. Then calculate R1 as follows:

$$
R1 = \frac{V_{\text{OUT}} - \frac{1}{2} \times \Delta V_{\text{OUT}} - V_{\text{REF}}}{V_{\text{REF}}} \times R2
$$
 (15)

Where  $\Delta V_{\text{OUT}}$  is the output ripple determined by equation 24.

#### **Output-Voltage, Small-ESR Capacitors**



#### **Figure 11: Simplified Ceramic Capacitor Circuit**

When using a low-ESR, ceramic capacitor on the output, add an external voltage ramp to the FB pin (R4 and C4). The ramp voltage ( $V_{\text{RAMP}}$ ) and the resistor divider (shown in Figure 11) influence the output voltage. Calculate  $V_{RAMP}$  as shown in equation 7. Select R2 to balance between high quiescent current loss and FB noise sensitivity. Choose R2 within 5kΩ-50kΩ, using a larger R2 when  $V_{\text{OUT}}$  is low, and a smaller R2 when  $V_{\text{OUT}}$  is high. Determine the value of R1 as follows:



Where  $V_{FB(AVG)}$  is the average FB voltage.  $V_{FB(AVG)}$ varies with the  $V_{IN}$ ,  $V_{OUT}$ , and load condition, where the load regulation is strictly related to the  $V_{FB(AVG)}$ . Also the line regulation is related to the VFB(AVG)—improving load or line regulation involves a lower  $V_{\text{RAMP}}$  that meets equation 9.

For PWM operation, estimate VFB (AVG) from equation 17.

$$
V_{FB(AVG)} = V_{REF} + \frac{1}{2} \times V_{RAMP}
$$
 (17)

Usually, R9 is  $0\Omega$ , though it can also be set following equation 18 for better noise immunity. It should also be less than 20% of R1//R2 to minimize its influence on V<sub>RAMP</sub>.

$$
R9 < \frac{1}{5} \times \frac{R1 \times R2}{R1 + R2}
$$
 (18)

Using equations 16 and 17 to calculate the output voltage can be complicated. To simplify the R1 calculation in equation 16, add a DCblocking capacitor  $(C_{DC})$  to filter the DC influence from R4 and R9. Figure 12 shows a simplified circuit with external ramp compensation and a DC-blocking capacitor. The addition of this capacitor simplifies the R1 calculation as per equation 19 for PWM mode operation. Noting The method selection for a small selection of the selection For Contact Contact Contact Contact Contact Contact Contact Ceramic<br>
Net be POSCAP Circuit<br>
at balances between high<br>
(lower R2) and high noise<br>
a comparative R1 and a smaller R2 when<br>
alta e R1 as follows:<br>
AV<sub>our</sub> - V<sub>R</sub> **POSCAP Circuit**<br>
VERIGNAL SCAP CIRCLE CONDITE USE CONDUCT THE TRANSFER CONDUCT THE TRANSFER CONDUCT THE TRANSFER OF CONDUCT THE TRANSFER CONDUCT THE TRANSFER CONDUCT THE TRANSFER CONDUCT THE TRANSFER CONDUCT THE TRANSFER

$$
R1 = \frac{V_{OUT} - V_{REF} - \frac{1}{2} \times V_{RAMP}}{V_{REF} + \frac{1}{2} \times V_{RAMP}} \times R2
$$
 (19)

For best results, select a  $C_{DC}$  value at least 10×C4 for better DC blocking performance, but smaller than 0.47uF to account for start-up performance. To use a larger  $C_{DC}$  for better FB noise immunity, reduce R1 and R2 to limit their effects on system start-up. Note that even with  $C_{DC}$ , the load and line regulation are still related to V<sub>RAMP</sub>.





**Figure 12: Simplified Ceramic Capacitor Circuit with DC-Blocking Capacitor**

#### **Input Capacitor**

The input current to the step-down converter is discontinuous, and therefore, requires a capacitor to supply the AC current to the stepdown converter while maintaining the DC-input voltage. Use ceramic capacitors for best performance. During layout, place the input capacitors as close to the IN pin as possible. No.  $\frac{1}{4}$  K<sub>RW</sub> C<sub>o</sub>. (a)  $N_{R-1} = \frac{1}{4} \times N_{R-1}$ <br> **Courbut Capacitor**<br> **Courbut Capacito** 

The capacitance can vary significantly with temperature. Use capacitors with X5R and X7R ceramic dielectrics because they are fairly stable over a wide temperature range.

The capacitors must also have a ripple-current rating that exceeds the converter's maximum input ripple current. Estimate the input ripple current as follows:

$$
I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times (1 - \frac{V_{OUT}}{V_{IN}})
$$
(20)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$
I_{\text{CIN}} = \frac{I_{\text{OUT}}}{2} \tag{21}
$$

For simplification, choose an input capacitor with an RMS current rating that exceeds half the maximum load current.

The input capacitance value determines the converter input voltage ripple. Select a capacitor value that meets the input voltage ripple requirement

Estimate the input voltage ripple as follows:

$$
\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (22)
$$

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$
\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}
$$
 (23)

#### **Output Capacitor**

The output capacitor maintains the DC output voltage. Use ceramic capacitors or POSCAPs Estimate the output voltage ripple as:

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}})
$$
\n(24)

When using ceramic capacitors, the capacitance dominates the impendence at the switching frequency. The capacitance also dominates the output voltage ripple. For simplification, estimate the output voltage ripple as:

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \tag{25}
$$

The ESR contributes minimally to the output voltage ripple, thus requiring an external ramp to stabilize the system. Design the external ramp with R4 and C4 as per equations 5, 8, and 9.

The ESR dominates the switching-frequency impedance for POSCAPs. The ESR ramp voltage is high enough to stabilize the system thus eliminating the need for an external ramp. Select a minimum ESR value of ~12mΩ to ensure stable operation. For simplification, the output ripple can be approximated as: therefore, requires a when using the impediate the contract of the step dominates the impediate capacitors for best output voltage ripple. For simple and the strong the input the output voltage ripple since the input the Let the individual to the step in contract of the step in the step in the step of the state in the step in the step in the step of the input voltage ripple as:<br>
Your place the input the output voltage ripple as:<br>
Ally pin

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \tag{26}
$$

#### **Inductor**

The inductor supplies constant current to the output load while being driven by the switching input voltage. A larger value inductor results in less ripple current and lower output ripple voltage, but is physically larger, has a higher series resistance, and often a lower saturation current. Generally, select an inductor value that allows the inductor peak-to-peak ripple current that is 30% to 40% of the maximum switch current limit. Also, design for a peak inductor current that is



below the maximum switch-current limit. Calculate the inductance value as:

$$
L = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times \Delta I_{L}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})
$$
(27)

Where ΔI<sup>L</sup> is the peak-to-peak inductor ripple current.

Choose an inductor that will not saturate under the maximum inductor peak current. The peak inductor current can be calculated as:

$$
I_{LP} = I_{OUT} + \frac{V_{OUT}}{2 \times f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})
$$
 (28)

Table 1 lists a few highly-recommended highefficiency inductors.

#### **Table 1: Inductor Selection Guide**



#### **Typical Design Parameters**

Tables 2 and 3 list recommended component values for typical output voltages (1V, 2.5V, 3.3V) and switching frequency (500kHz). Refer to Table 2 for design cases without external ramp compensation and Table 3 for design cases with external ramp compensation. An external ramp is not needed when using high-ESR capacitors, such as electrolytics or POSCAPs. Use an external ramp when using low-ESR capacitors, such as ceramic capacitors. For cases not listed in this datasheet, conctact a local sales representative for an Excel spreadsheet to assist with the calculation. Wurth 0.72 1.35 35 10.2 × 10.5 × 4.<br>
Wurth 1.8 3.5 18 10.2 × 10.5 × 4.<br>
TOKO 2.2 3.94 20.6 11.6 × 10.8 × 5.<br>
eters<br>
Ecommended component<br>
troldges (1V, 2.5V, 3.3V) (V) ( $\mu$ H) (kΩ) (k<br>
mcy (500kHz). Refer to<br>
le 3 for des Vurifi 1.8 3.5 3.6 20 10.2 × 10.5 × 4.7 500<br>
OKO 2.2 3.94 20.6 11.6 × 10.8 × 5.5 500<br>
Tributal de 2 – Fsw = 500 kHz, V<sub>M</sub>=12 V<br>
Intages (1V, 2.5V, 3.3V) (Vurifi 1.2.7 20 357<br>
Intages (1V, 2.5V, 3.3V) (Vurifi 1.2.7 20 357<br>

### **Table 2—FSW=500kHz, VIN=12V**



#### **Table 3—FSW=500kHz, VIN=12V**



#### **Notes:**

<sup>8)</sup> Frequency is about 500 kHz at full load condition in test.  $R_{\text{FREQ}}$  is a little different from equation (3) due to the voltage drop on MOSFET.



## **LAYOUT RECOMMENDATIONS**

- 1. MPS offers two packages, but recommends MP8761GLE with its 16-pin QFN package for all new designs due to its smaller parasitical inductance.
- 2. Place high current paths (GND, IN, and SW) very close to the device with short, direct and wide traces.
- 3. The 13-pin QFN package requires two copper IN layers for better performance. Respectively put at least one decoupling capacitor on both Top and Bottom layers and as close to the IN and GND pins as possible. Add several vias with 18mil and 8mil hole diameters under the device and near the input capacitors to help dissipate heat and to reduce parasitic inductances.
- 4. Place a decoupling capacitor as close to the VCC and AGND pins as possible.
- 5. Keep the switching node (SW) plane as small. as possible and far away from the feedback network.
- 6. Place the external feedback resistors next to the FB pin. Make sure that there are no vias on the FB trace. The feedback resistors should refer to AGND instead of PGND.
- 7. Keep the BST voltage path (BST, C3, and SW) as short as possible.
- 8. MPS strongly recommends a four-layer layout to improve thermal performance.







**Inner1 Layer**



**Inner2 Layer** 

MP8761 Rev. 1.3 www.MonolithicPower.com **20** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.





**Figure 14: Bottom Layer, 13-Pin PFN MP8761 PCB Layout Guide**











#### **Bottom Layer**

**Figure 15—PCB Layout Guide for MP8761GLE (16-Pin QFN)**

## **Design Example**

Table 4 lists the specifications for a design example that follows the application guidelines:





The detailed application schematic is shown in Figure 16. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more device applications, please refer to the related Evaluation Board Datasheet.



## **TYPICAL APPLICATION**



Eal Application Circuit with Low ESR Ceramic Capacitor Application Circuit with Low ESR Ceramic Capacitor for 1V output



## **PACKAGE INFORMATION**

