## **MPQ4323M**



42V Load Dump Tolerant, 3A, Ultra-Compact, Low-I<sub>Q</sub>, Synchronous Step-Down Converter, AEC-Q100 Qualified

### DESCRIPTION

The MPQ4323M is a configurable-frequency (350kHz to 2.5MHz), synchronous, step-down switching regulator with an integrated, internal high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET). The device provides 3A of highly efficient output current (I<sub>OUT</sub>) with peak current mode control.

The wide 3.3V to 36V input voltage ( $V_{IN}$ ) range and 42V load dump tolerance accommodates a variety of step-down applications in automotive input environments. A 1 $\mu$ A shutdown mode quiescent current ( $I_Q$ ) allows the device to be used in battery-powered applications.

High power conversion efficiency across a wide load range is achieved by scaling down the switching frequency (fsw) under light-load conditions to reduce the switching and gate driving losses.

An open-drain power good (PG) signal indicates that the output is within 94.5% to 105.5% of its nominal voltage.

Frequency foldback helps prevent inductor current runaway during start-up. Thermal shutdown provides reliable, fault-tolerant operation.

A high duty cycle and low-dropout (LDO) mode are provided for automotive cold-crank conditions.

The MPQ4323M is available in a QFN-12L (3.5mmx3.5mm) package.

#### **FEATURES**

- Designed for Automotive Applications:
  - Survives 42V Load Dump
  - Supports 3.1V Cold Crank
  - 3A Continuous Output Current (I<sub>OUT</sub>)
  - o Continuous Operation Up to 36V
  - Junction Temperature Operation from -40°C to +150°C (Absolute Maximum)
- Increases Battery Life:
  - 1µA Shutdown Supply Current
  - 20µA Sleep Mode Quiescent Current
  - Advanced Asynchronous Mode (AAM) Increases Efficiency under Light Loads
- High Performance for Improved Thermals:
  - Integrated 70mΩ High-Side MOSFET (HS-FET) and 50mΩ Low-Side MOSFET (LS-FET)
  - 65ns Minimum On Time and 50ns Minimum Off Time
- Optimized for EMC and EMI:
  - Frequency Spread Spectrum (FSS)
     Modulation
  - Symmetric VIN Pinout
  - Integrated Input Capacitors
  - CISPR25 Class 5 Compliant
  - 350kHz to 2.5MHz Configurable Switching Frequency (f<sub>SW</sub>)
  - MeshConnect™ Flip-Chip Package
- Additional Features:
  - Power Good (PG) Output
  - Low-Dropout (LDO) Mode
  - Hiccup Over-Current Protection (OCP)
  - Available in a QFN-12L (3.5mmx3.5mm)
     Package with Wettable Flanks
  - Available in AEC-Q100 Grade 1

### **APPLICATIONS**

- Automotive Infotainment
- Automotive Clusters
- Advanced Driver Assistance Systems (ADAS)
- Industrial Power Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## **TYPICAL APPLICATION**



**Typical Application (Adjustable Output)** 



**Typical Application (Fixed Output)** 



2



## ORDERING INFORMATION

| Part Number (1) *    | Package               | Top Marking | MSL Rating** |
|----------------------|-----------------------|-------------|--------------|
| MPQ4323MGQCE-AEC1*** | QFN-12L (3.5mmx3.5mm) | See Below   | 1            |

\* For Tape & Reel, add suffix -Z (e.g. MPQ4323MGQCE-AEC1-Z).

\*\* Moisture Sensitivity Level Rating

\*\*\* Wettable flank

#### Note:

1) Contact MPS for more details regarding the fixed-output versions.

## **TOP MARKING**

BQRYW LLLLL E

BQR: Production code of MPQ4323MGQCE-AEC1

Y: Year code W: Week code LLLLL: Lot number E: Wettable flank

## **PACKAGE REFERENCE**



3



## **PIN FUNCTIONS**

| Pin#  | Name | Description                                                                                                                                                                                                                                                                                                                                                            |
|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 11 | PGND | Power ground.                                                                                                                                                                                                                                                                                                                                                          |
| 2, 10 | VIN  | Input supply. The VIN pin supplies power to all of the internal control circuitry and the power MOSFET connected to SW. The two VIN pins are connected internally. Connect a decoupling capacitor from VIN to ground, close to each VIN pin, to minimize switching spikes. For the MPQ4323M, two 0.1µF capacitors are integrated between VIN and PGND inside the chip. |
| 3     | воот | <b>Bootstrap.</b> The BOOT pin is the high-side MOSFET (HS-FET) driver's positive power supply connected to SW. Connect a bypass capacitor between BOOT and SW.                                                                                                                                                                                                        |
| 4     | FREQ | <b>Switching frequency configuration.</b> Connect a resistor from the FREQ pin to ground to set the switching frequency (f <sub>SW</sub> ).                                                                                                                                                                                                                            |
| 5     | VCC  | <b>Bias supply.</b> The VCC pin is the internal regulator's output, and supplies power to the internal control circuit and gate drivers. Connect a minimum 1μF decoupling capacitor from VCC to ground, and place it as close as possible to VCC.                                                                                                                      |
| 6     | AGND | Analog ground.                                                                                                                                                                                                                                                                                                                                                         |
| 7     | FB   | <b>Feedback input.</b> The FB pin is the error amplifier's (EA's) negative input, and its typical value is 0.8V. For a fixed output, connect FB directly to the output voltage (Vout). For an adjustable output, connect this pin to the external feedback divider's middle point between the output and AGND to set Vout.                                             |
| 8     | PG   | <b>Power good output.</b> The PG pin's output is an open drain. If PG is used, it must be connected to a power source via a pull-up resistor. If V <sub>OUT</sub> is within 94.5% to 105.5% of the nominal voltage, PG goes high; if V <sub>OUT</sub> is above 107% or below 93% of the nominal voltage, PG goes low. Float this pin if it is not used.                |
| 9     | EN   | <b>Enable.</b> Pull the EN pin below the specified threshold (about 0.85V) to shut down the chip. Pull EN above the specified threshold (about 1.02V) to enable the chip. The EN pin does not require an internal pull-up or pull-down resistor. Do not float the EN pin.                                                                                              |
| 12    | SW   | Switch node. The SW pin is the HS-FET source and the low-side MOSFET (LS-FET) drain.                                                                                                                                                                                                                                                                                   |



## ABSOLUTE MAXIMUM RATINGS (2) VIN, EN.....42V for automotive load dump (3) VIN, EN.....-0.3V to +40V SW......-0.3V to $V_{IN(MAX)} + 0.3V$ BOOT......V<sub>SW</sub> + 5.5V FREQ, VCC......5.5V All other pins.....-0.3V to +6V Continuous power dissipation (T<sub>A</sub> = 25°C) (4) QFN-12L (3.5mmx3.5mm)...... 3.8W (8) Operating junction temperature ......150°C Lead temperature......260°C Storage temperature.....-65°C to +150°C ESD Ratings Human body model (HBM).....Class 2 (5) Charged device model (CDM)......Class C2b (6) **Recommended Operating Conditions** Supply voltage (V<sub>IN</sub>)......3.3V to 36V Minimum V<sub>IN</sub> for start-up......3.8V Minimum V<sub>IN</sub> after start-up......3.1V Output voltage ( $V_{OUT}$ )............0.8V to 0.95 x $V_{IN}$

Operating junction temp (T<sub>J</sub>)....-40°C to +150°C

#### Thermal Resistance θ<sub>JA</sub> θ<sub>JC</sub>

#### Notes:

- Absolute maximum ratings are rated under room temperature, unless otherwise noted. Exceeding these ratings may damage the device.
- 3) Refer to ISO16750.
- 4) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the device to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- Per AEC-Q100-002.
- 6) Per AEC-Q100-011.
- 7) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.
- Measured on a standard EVB: 4-layer, 2 oz, copper PCB (8.3cmx8.3cm).



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $V_{EN} = 2V$ ,  $T_J = -40$ °C to +150°C, typical values are at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                                      | Symbol                    | Condition                                                                               | Min        | Тур  | Max  | Units |
|----------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------|------------|------|------|-------|
| Input Supply                                                   |                           |                                                                                         |            |      |      |       |
| V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold  | VIN_UVLO_RISING           |                                                                                         | 3.4        | 3.65 | 3.9  | ٧     |
| V <sub>IN</sub> UVLO falling threshold                         | VIN_UVLO_FALLING          |                                                                                         | 2.6        | 2.9  | 3.1  | V     |
| V <sub>IN</sub> UVLO hysteresis                                | VIN_UVLO_HYS              |                                                                                         |            | 750  |      | mV    |
|                                                                |                           | $V_{FB} = 0.85V$ , no load, $T_J = 25^{\circ}C$                                         |            | 20   | 28   | μΑ    |
| V <sub>IN</sub> quiescent current                              | ΙQ                        | $V_{FB} = 0.85V$ , no load,<br>$T_{J} = -40^{\circ}C$ to +125°C <sup>(9)</sup>          |            |      | 34   | μA    |
|                                                                |                           | $V_{FB} = 0.85V$ , no load,<br>$T_J = -40$ °C to +150°C                                 |            |      | 80   | μA    |
| V <sub>IN</sub> switching quiescent current <sup>(9)</sup>     | I <sub>Q_</sub> SWITCHING | Switching, $R_{FB1} = 1M\Omega$ , $R_{FB2} = 191k\Omega$ , no load                      |            | 25   |      | μA    |
| V <sub>IN</sub> shutdown current                               | Ishdn                     | V <sub>EN</sub> = 0V                                                                    |            | 1    | 10   | μA    |
| V <sub>IN</sub> over-voltage protection (OVP) rising threshold | VIN_OVP_RISING            |                                                                                         | 35.5       | 37.5 | 40   | ٧     |
| V <sub>IN</sub> OVP falling threshold                          | VIN_OVP_FALLING           |                                                                                         | 34.5       | 36.5 | 39   | V     |
| V <sub>IN</sub> OVP hysteresis                                 | V <sub>IN_OVP_HYS</sub>   |                                                                                         |            | 1    |      | V     |
| Switches and Frequency                                         |                           |                                                                                         |            |      |      |       |
| Switching frequency without                                    |                           | $R_{FREQ} = 86.6k\Omega$                                                                | 332        | 415  | 498  | kHz   |
| frequency spread spectrum                                      | fsw                       | $R_{FREQ} = 34.8k\Omega$                                                                | 900 1000 1 | 1100 | kHz  |       |
| (FSS)                                                          |                           | $R_{FREQ} = 15k\Omega$                                                                  | 1980       | 2200 | 2420 | kHz   |
| FSS span                                                       |                           |                                                                                         |            | ±10  |      | %     |
| FSS modulation frequency                                       |                           |                                                                                         |            | 15   |      | kHz   |
| Minimum on time (9)                                            | t <sub>ON_MIN</sub>       |                                                                                         |            | 65   | 80   | ns    |
| Minimum off time (9)                                           | toff_min                  |                                                                                         |            | 50   | 70   | ns    |
| Maximum duty cycle                                             | D <sub>MAX</sub>          |                                                                                         | 98         | 99.5 |      | %     |
| Switch lookage current                                         | laur                      | $V_{EN} = 0V$ , $V_{SW} = V_{BOOT} = 0V$ or $V_{IN}$ (T <sub>J</sub> = 25°C)            | 0.01       |      | 1    | μA    |
| Switch leakage current                                         | Isw_lkg                   | $V_{EN} = 0V$ , $V_{SW} = V_{BOOT} = 0V$ or $V_{IN}$ (T <sub>J</sub> = -40°C to +150°C) |            | 0.01 | 5    | μA    |
| High-side MOSFET (HS-<br>FET) on resistance                    | Rds(ON)_Hs                | V <sub>BOOT</sub> - V <sub>SW</sub> = 5V                                                |            | 70   | 130  | mΩ    |
| Low-side MOSFET (LS-FET) on resistance                         | Rds(ON)_Ls                | Vcc = 5V                                                                                |            | 50   | 90   | mΩ    |



## **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V,  $V_{EN}$  = 2V,  $T_J$  = -40°C to +150°C, typical values are at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                                                     | Symbol                    | Condition                                            | Min    | Min Typ Max |        | Units            |  |
|---------------------------------------------------------------|---------------------------|------------------------------------------------------|--------|-------------|--------|------------------|--|
| Output and Regulation                                         |                           |                                                      |        |             |        |                  |  |
| FB voltage (adjustable-output                                 | V <sub>FB</sub>           | T <sub>J</sub> = 25°C                                | 0.794  | 0.8         | 0.806  | V                |  |
| version)                                                      | VFB                       | $T_J = -40^{\circ}\text{C to } +150^{\circ}\text{C}$ | 0.790  | 0.8         | 0.810  | V                |  |
| FB input current                                              | I <sub>FB</sub>           | Adjustable output version                            |        | 0           | 100    | nA               |  |
| Output voltage (Vout) discharge current                       |                           | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 0.3V        | 2      | 4           |        | mA               |  |
| воот                                                          |                           |                                                      |        |             |        |                  |  |
| BOOT - SW refresh rising threshold                            | VBOOT_RISING              |                                                      |        | 2.5         | 2.9    | V                |  |
| BOOT - SW refresh falling threshold                           | VBOOT_FALLING             |                                                      |        | 2.3         | 2.7    | V                |  |
| BOOT - SW refresh hysteresis                                  | VBOOT_HYS                 |                                                      |        | 0.2         |        | V                |  |
| EN                                                            | •                         |                                                      | •      | •           |        | •                |  |
| EN rising threshold                                           | V <sub>EN_RISING</sub>    |                                                      | 0.97   | 1.02        | 1.07   | V                |  |
| EN falling threshold                                          | V <sub>EN_FALLING</sub>   |                                                      | 0.8    | 0.85        | 0.9    | V                |  |
| EN threshold hysteresis                                       | V <sub>EN_HYS</sub>       |                                                      |        | 170         |        | mV               |  |
| Soft Start (SS) and VCC                                       | <u> </u>                  |                                                      | 1      |             |        | I                |  |
| Soft-start time                                               | tss                       | EN high to SS finishes                               | 3      | 5           | 7      | ms               |  |
| VCC voltage                                                   | Vcc                       | Ivcc = 0                                             | 4.7    | 5           | 5.3    | V                |  |
| VCC regulation                                                |                           | I <sub>VCC</sub> = 30mA                              |        | 1           |        | %                |  |
| VCC current limit                                             | I <sub>LIMIT_VCC</sub>    | Vcc = 4V                                             | 50     | 70          |        | mA               |  |
| PG                                                            |                           |                                                      |        |             |        |                  |  |
| PG rising threshold (V <sub>FB</sub> / V <sub>REF</sub> )     | PG <sub>VTH_RISING</sub>  | V <sub>OUT</sub> rising                              | 93%    | 94.5%       | 96%    |                  |  |
| r G fishing timeshold (VFB / VREF)                            | F GVTH_RISING             | Vout falling                                         | 104%   | 105.5%      | 107%   |                  |  |
| PG falling throshold (V / V)                                  | PG                        | Vout falling                                         | 91.5%  | 93%         | 94.5%  | V <sub>REF</sub> |  |
| PG falling threshold (V <sub>FB</sub> / V <sub>REF</sub> )    | PG <sub>VTH_FALLING</sub> | Vout rising                                          | 105.5% | 107%        | 108.5% | VKEF             |  |
| PG threshold hysteresis (V <sub>FB</sub> / V <sub>REF</sub> ) | PG <sub>VTH_HYS</sub>     |                                                      |        | 1.5%        |        |                  |  |
| PG low V <sub>OUT</sub>                                       | V <sub>PG_LOW</sub>       | Isink = 1mA                                          |        | 0.1         | 0.3    | V                |  |
| PG rising deglitch time                                       | t <sub>PG_R</sub>         |                                                      |        | 70          |        | μs               |  |
| PG falling deglitch time                                      | t <sub>PG_F</sub>         |                                                      |        | 60          |        | μs               |  |
| Protections                                                   |                           |                                                      | •      |             |        | l                |  |
| High-side (HS) peak current limit                             | I <sub>LIMIT_HS</sub>     | Duty cycle = 30%                                     | 4.3    | 5.8         | 7.3    | Α                |  |
| Low-side (LS) valley current limit                            | ILIMIT_LS                 |                                                      | 3      | 4.4         | 5.7    | Α                |  |
| Zero-current detection (ZCD) current                          | Izco                      |                                                      | -0.05  | 0.05        | +0.15  | Α                |  |
| Thermal shutdown (9)                                          | T <sub>SD</sub>           |                                                      | 160    | 175         | 185    | °C               |  |
| Thermal shutdown hysteresis (9)                               | T <sub>SD_HYS</sub>       |                                                      |        | 20          |        | °C               |  |

9) Not tested in production. Guaranteed by design and characterization.



## TYPICAL CHARACTERISTICS

 $V_{IN}$  = 12V, unless otherwise noted.













8



## TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 12V$ , unless otherwise noted.















## TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 12V$ , unless otherwise noted.







## TYPICAL PERFORMANCE CHARACTERISTICS















 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted.





# Input Current vs. Load Current $f_{SW} = 415 \text{kHz}$ , $R_{FB1} = 100 \text{k}\Omega$ , $R_{FB2} = 19.1 \text{k}\Omega$ , $R_{FB3} = 5.6 \text{kHz}$







## **Efficiency vs. Load Current**



#### **Efficiency vs. Load Current**

























































 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (10)

### CISPR25 Class 5 Peak Conducted **Emissions**

150kHz to 108MHz



### CISPR25 Class 5 Average Conducted **Emissions**

150kHz to 108MHz



## CISPR25 Class 5 Peak Radiated **Emissions**

150kHz to 30MHz



## CISPR25 Class 5 Average Radiated **Emissions**

150kHz to 30MHz



## **CISPR25 Class 5 Peak Radiated Emissions**

Horizontal, 30MHz to 1GHz



## CISPR25 Class 5 Average Radiated **Emissions**

Horizontal, 30MHz to 1GHz





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (10)

### CISPR25 Class 5 Peak Radiated Emissions

Vertical, 30MHz to 1GHz



## CISPR25 Class 5 Average Radiated Emissions

Vertical, 30MHz to 1GHz



#### Note:

10) The EMC test results are based on the application circuit with EMI filters (see Figure 14 on page 38).



 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 415kHz, L = 5.6 $\mu$ H,  $C_{OUT}$  = 47 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (11)

## CISPR25 Class 5 Peak Conducted Emissions

150kHz to 108MHz



## CISPR25 Class 5 Average Conducted Emissions

150kHz to 108MHz



## CISPR25 Class 5 Peak Radiated Emissions

150kHz to 30MHz



### CISPR25 Class 5 Average Radiated Emissions

150kHz to 30MHz



## CISPR25 Class 5 Peak Radiated Emissions

Horizontal, 30MHz to 1GHz



## CISPR25 Class 5 Average Radiated Emissions

Horizontal, 30MHz to 1GHz





 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 415kHz, L = 5.6 $\mu$ H,  $C_{OUT}$  = 47 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted. (11)

### CISPR25 Class 5 Peak Radiated Emissions

Vertical, 30MHz to 1GHz



## **CISPR25 Class 5 Average Radiated Emissions**

Vertical, 30MHz to 1GHz



#### Note:

11) The EMC test results are based on the application circuit with EMI filters (see Figure 15 on page 39).

3/8/2022







 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted.



22



 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 2.2MHz, L = 2.2 $\mu$ H,  $C_{OUT}$  = 22 $\mu$ F x 2,  $T_A$  = 25°C, unless otherwise noted.



4 5.00 V















## **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram (Adjustable Output)



Figure 2: Functional Block Diagram (Fixed Output)



#### **OPERATION**

The MPQ4323M is a synchronous, step-down switching regulator with an integrated, internal high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET). The device provides 3A of highly efficient output current (I<sub>OUT</sub>) with peak current mode control.

The device features a wide input voltage ( $V_{IN}$ ) range, configurable 350kHz to 2.5MHz switching frequency ( $f_{SW}$ ), internal soft start (SS), and a precise current limit. The MPQ4323M's low operational quiescent current ( $I_Q$ ) makes it well-suited for battery-powered applications.

#### **Pulse-Width Modulation (PWM) Control**

At moderate to high output currents, the MPQ4323M operates in fixed-frequency, peak current control mode to regulate the output voltage (V<sub>OUT</sub>). A pulse-width modulation (PWM) cycle is initiated by the internal clock. At the clock's rising edge, the HS-FET turns on and remains on until the control signal reaches the value set by the internal COMP voltage (V<sub>COMP</sub>).

When the HS-FET is off, the LS-FET turns on immediately and remains on until the next cycle starts, or until the inductor current ( $I_L$ ) drops below the zero current detection (ZCD) threshold. The LS-FET remains off for at least the minimum off time before the next cycle starts.

If the current in the HS-FET cannot reach the value set by COMP within one PWM period, the HS-FET remains on and skips a turn-off operation. The HS-FET is forced off until it reaches the value set by COMP, or its  $7\mu s$  maximum on time is reached. This operation mode extends the duty cycle, which achieves a very low dropout when  $V_{IN}$  is almost equal to  $V_{OUT}$ .

## **Light-Load Operation**

The MPQ4323M works in advanced asynchronous modulation (AAM) mode to optimize efficiency under light-load and no-load conditions.

When  $I_L$  approaches 0A under light-load conditions, the MPQ4323M initiates asynchronous operation. If the load further decreases and  $V_{COMP}$  drops below the set value, then the device enters AAM mode (see Figure 3).



Figure 3: AAM Operation

In AAM mode, the internal clock is reset every time  $V_{\text{COMP}}$  crosses over the set value, and the crossover time is used as a benchmark for the next clock. When the load increases and  $V_{\text{COMP}}$  exceeds the set value, the device operates in continuous conduction mode (CCM) or discontinuous conduction mode (DCM) with a constant  $f_{\text{SW}}$ .

## Error Amplifier (EA)

The error amplifier (EA) compares the FB pin's voltage ( $V_{FB}$ ) with the internal reference voltage ( $V_{REF}$ , typically 0.8V) and outputs a current proportional to the difference between the two values. This  $I_{OUT}$  is then used to charge the compensation network to form  $V_{COMP}$ , which provides the error that controls the power MOSFET's duty cycle.

During normal operation, the minimum  $V_{\text{COMP}}$  is clamped to 0.9V, and its maximum is clamped to 2V. COMP is internally pulled down to GND in shutdown mode.

#### Frequency Spread Spectrum (FSS)

The MPQ4323M uses a 15kHz modulation frequency with a maximum 128-step triangular profile to spread the internal oscillator frequency across a 20% (±10%) window. The steps vary with the set oscillator frequency to ensure that the exact f<sub>SW</sub> steps cycle by cycle (see Figure 4).



Figure 4: Frequency Spread Spectrum



Side bands are created by modulating  $f_{\text{SW}}$  with the triangle modulation waveform. The emission power of the fundamental  $f_{\text{SW}}$  and its harmonics is reduced. This significantly reduces the peak EMI noise.

#### Soft Start (SS)

Soft start (SS) is implemented to prevent  $V_{\text{OUT}}$  from overshooting during start-up. The soft-start time ( $t_{\text{SS}}$ ) is fixed internally.

When the SS period starts, the SS voltage ( $V_{SS}$ ) rises from 0V to 1.2V with a set slew rate. When  $V_{SS}$  is below the internal  $V_{REF}$ ,  $V_{SS}$  overrides  $V_{REF}$  and the EA uses  $V_{SS}$  as the reference. When  $V_{SS}$  exceeds  $V_{REF}$ , the EA uses  $V_{REF}$  as the reference.

When the chip is enabled by EN, the first pulse is sent after about  $830\mu s$ . During this period, the VCC voltage ( $V_{CC}$ ) is regulated, and the internal bias and charging of the compensator network are completed. After another 2.9ms,  $V_{OUT}$  ramps up and reaches the set value. Then SS completes after 1.5ms, and PG pulls high after a 70 $\mu s$  delay.

## **Pre-Biased Start-Up**

If  $V_{FB}$  exceeds  $V_{SS}$  during start-up, the output has a pre-biased voltage. In this condition, neither the HS-FET nor LS-FET turns on until  $V_{SS}$  exceeds  $V_{FB}$ .

#### Thermal Shutdown

Thermal shutdown is implemented to prevent the chip from thermal runaway. If the silicon die temperature exceeds its upper threshold (about 175°C), the device shuts down the power MOSFETs. Once the temperature drops below its lower threshold (about 155°C), then the thermal shutdown condition is removed and the chip is enabled again.

#### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and EN exceed their appropriate thresholds, the chip starts up. The reference block starts first, generating a stable  $V_{\text{REF}}$  and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

When the internal supply rail is up, the internal circuits start to work. If BOOT does not reach its refresh rising threshold (about 2.5V), the LS-FET

turns on to charge BOOT. The HS-FET remains off during this time. Once the SS block is enabled,  $V_{\text{OUT}}$  starts to ramp up slowly.  $V_{\text{OUT}}$  smoothly reaches its target within 5ms.

Three events can shut down the chip: EN going low,  $V_{\text{IN}}$  falling below its UVLO threshold, and thermal shutdown. During shutdown, the signaling path is blocked first to avoid any fault triggering. Then  $V_{\text{COMP}}$  is pulled down, and the floating driver works to disable the HS-FET.

## **Peak and Valley Current Limit**

Both the HS-FET and LS-FET have cycle-by-cycle current limit protection. If  $I_L$  reaches the high-side (HS) peak current limit (typically 5.8A) while the HS-FET is on, the HS-FET is forced off immediately to prevent the current from rising further.

When the LS-FET is on, the next clock's rising edge is held until  $I_L$  drops below the low-side (LS) valley current limit (typically 4.4A). Then  $I_L$  can drop to a sufficiently low value when the HS-FET turns on again. This current limit scheme prevents current runaway if an overload or short-circuit event occurs.

#### **Short-Circuit Protection (SCP)**

If the output is shorted to ground and  $V_{\text{OUT}}$  drops below 70% of its nominal output, the MPQ4323M shuts down and begins discharging  $V_{\text{SS}}$ . The device restarts with a full SS when  $V_{\text{SS}}$  is fully discharged. This hiccup process is repeated until the fault is removed.

## Output Over-Voltage Protection (OVP) and Discharge

The MPQ4323M stops switching if  $V_{\text{OUT}}$  exceeds 130% of its nominal regulation value, and then an internal 75 $\Omega$  discharge path from FB to GND is activated to discharge  $V_{\text{OUT}}$ . This discharge path can only be activated for the fixed-output version. The part resumes switching once  $V_{\text{OUT}}$  drops back to 125% of its nominal value. The discharge path of the fixed-output version is also disabled.

For the fixed-output version, the  $V_{\text{OUT}}$  discharge path is activated if an EN shutdown occurs until  $V_{\text{CC}}$  drops to the  $V_{\text{IN}}$  UVLO threshold.



## **APPLICATION INFORMATION**

Figure 5 shows the MPQ4323M's typical application circuit.



Figure 5: Typical Application Circuit (Vout = 5V, fsw = 2.2MHz)

### **Table 1: Design Guide Index**

| Pin#  | Pin Name | Component    | Design Guide Index                                  |
|-------|----------|--------------|-----------------------------------------------------|
| 1, 11 | PGND     | -            | GND Connection (GND, Pins 1, 6, and 11)             |
| 2, 10 | VIN      | C1A, C1B     | Selecting the Input Capacitors (VIN, Pins 2 and 10) |
| 3     | BOOT     | R4, C4       | The Floating Driver and Bootstrap Charging (BOOT)   |
| 4     | FREQ     | R3           | Setting the Switching Frequency (FREQ)              |
| 5     | VCC      | C3           | Internal VCC (VCC)                                  |
| 6     | AGND     | -            | GND Connection (GND, Pins 1, 6, and 11)             |
| 7     | FB       | R5, R6       | Feedback (FB)                                       |
| 8     | PG       | R7           | Power Good (PG) Indication                          |
| 9     | EN       | R1, R2       | Enable (EN) and UVLO                                |
| 12    | SW       | L1, C2A, C2B | Selecting the Inductor and Output Capacitors (SW)   |



## Selecting the Input Capacitors (VIN, Pins 2 and 10)

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC  $V_{\text{IN}}$ . For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients.

For most applications, it is recommended to use a  $4.7\mu F$  to  $10\mu F$  capacitor. Place the capacitor as close to VIN and GND as possible.

Since the input capacitor ( $C_{IN}$ ) absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in  $C_{IN}$  ( $I_{CIN}$ ) can be estimated using Equation (1):

$$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (1)

The worst-case condition occurs at  $V_{IN} = 2 \text{ x}$   $V_{OUT}$ , which can be calculated using Equation (2):

$$I_{CIN} = \frac{I_{LOAD}}{2}$$
 (2)

For simplification,  $C_{IN}$  should have an RMS current rating greater than half of the maximum load current.  $C_{IN}$  can be electrolytic, tantalum, or ceramic. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple ( $\Delta V_{IN}$ ) caused by the capacitance can be estimated using Equation (3):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
(3)

### **VIN Over-Voltage Protection (OVP)**

If  $V_{\text{IN}}$  exceeds its over-voltage (OV) rising threshold (typically 37.5V), the MPQ4323M stops switching. Once  $V_{\text{IN}}$  drops below the OV falling threshold (typically 36.5V), the device resumes normal regulation and switching.

## The Floating Driver and Bootstrap Charging (BOOT)

The BOOT capacitor (C4) is recommended to be between  $0.1\mu F$  to  $1\mu F$ .

It is not recommended to place a resistor ( $R_{BOOT}$ ) in series with C4, unless there is a strict EMI requirement.  $R_{BOOT}$  helps enhance EMI performance and reduce voltage stress at high input voltages, but it also generates additional power consumption and reduces efficiency. When  $R_{BOOT}$  is necessary, it should be below  $4\Omega$ .

The voltage between BOOT and SW ( $V_{BOOT-SW}$ ) is regulated to about 5V by the dedicated internal bootstrap (BST) regulator. When  $V_{BOOT-SW}$  is below its regulated value, a P-channel MOSFET pass transistor connected from VCC to BOOT turns on to charge the BST capacitor ( $C_{BOOT}$ ). The external circuit should provide enough voltage headroom to facilitate the charging. When the HS-FET is on, the BOOT voltage ( $V_{BOOT}$ ) exceeds  $V_{CC}$ , so  $C_{BOOT}$  cannot be charged.

Under conditions with higher duty cycles, the time available for BST charging is shorter, so  $C_{\text{BOOT}}$  may not be charged sufficiently. In this case, the external circuit has insufficient voltage and time to charge  $C_{\text{BOOT}}$ . External circuitry can be used to ensure that the BST voltage ( $V_{\text{BST}}$ ) remains within the normal operation range.

If V<sub>BST</sub> reaches its UVLO threshold, the HS-FET turns off and the LS-FET turns on with a minimum off time to refresh V<sub>BST</sub> with the set f<sub>SW</sub>.

#### **Setting the Switching Frequency (FREQ)**

A resistor (R3) can set  $f_{SW}$  (see Table 2 on page 32 and the  $f_{SW}$  vs.  $R_{FREQ}$  curves on page 16).

The MPQ4323M's  $f_{SW}$  can be configured by an external resistor ( $R_{FREQ}$ ) connected from the FREQ pin to ground. The frequency resistor should be located between the FREQ pin and GND, placed as close as possible to the device. Table 2 on page 32 shows the relationship between  $f_{SW}$  and  $R_{FREQ}$ .



| Tah | ما | 2. | few | VS | REREO |
|-----|----|----|-----|----|-------|
|     |    |    |     |    |       |

| R <sub>FREQ</sub> (kΩ) | fsw (kHz) | R <sub>FREQ</sub> (kΩ) | fsw (kHz) |
|------------------------|-----------|------------------------|-----------|
| 100                    | 355       | 30.1                   | 1150      |
| 93.1                   | 385       | 26.1                   | 1300      |
| 86.6                   | 415       | 22.6                   | 1450      |
| 80.6                   | 450       | 20.5                   | 1600      |
| 75                     | 480       | 19.6                   | 1750      |
| 68.1                   | 520       | 17.8                   | 1900      |
| 59                     | 600       | 16.2                   | 2050      |
| 51.1                   | 700       | 15                     | 2200      |
| 40.2                   | 850       | 14.3                   | 2350      |
| 34.8                   | 1000      | 13.3                   | 2500      |

It is not possible to have both a high  $f_{SW}$  and  $V_{IN}$  due to the HS-FET's limited minimum on time. The MPQ4323M's control loop automatically sets the maximum possible  $f_{SW}$  to the set frequency, which also reduces excessive power loss.  $V_{OUT}$  is regulated by varying the duration of the HS-FET's switch-off time, which automatically reduces  $f_{SW}$ .

The device is guaranteed to comply with the HS-FET's minimum on time. An advantage of this method is that the device works at the target  $f_{SW}$  for as long as possible, and  $f_{SW}$  only changes when the device operates at high input voltages. For more details, see the  $f_{SW}$  vs.  $V_{IN}$  curves on page 16. In this scenario,  $R_{FREQ}$  = 15k $\Omega$  and  $V_{OUT}$  = 3.3V.

### Internal VCC (VCC)

The VCC capacitor (C3) is recommended to be  $1\mu$ F.

Most of the internal circuitry is powered by the internal 5V VCC regulator. This regulator uses  $V_{\text{IN}}$  as its input and operates across the full  $V_{\text{IN}}$  range. When  $V_{\text{IN}}$  exceeds 5V,  $V_{\text{CC}}$  is in full regulation. When  $V_{\text{IN}}$  drops below 5V,  $V_{\text{CC}}$  degrades.

#### Feedback (FB)

The feedback (FB) voltage ( $V_{FB}$ ) is typically 0.8V, and its output can be adjusted. The external resistor divider connected to FB sets  $V_{OUT}$  (see Figure 6).



Figure 6: FB Divider Network (Adjustable-Output Version)

Calculate R<sub>6</sub> using Equation (4):

$$R_6 = \frac{R_5}{\frac{V_{OUT}}{0.8V} - 1}$$
 (4)

For a fixed output, the FB resistor divider is integrated internally. This means that FB should be directly connected to the output to set  $V_{OUT}$ . The following fixed outputs can be selected: 1V, 1.8V, 2.5V, 3V, 3.3V, 3.8V, and 5V (see Figure 7).



Figure 7: FB Divider Network (Fixed-Output Version)

Table 3 shows the relationship between the internal  $R_{\text{FB}}$  and  $V_{\text{OUT}}$ .

Table 3: RFB vs. Vout

| <b>V</b> оит <b>(V)</b> | R <sub>FB1</sub> (kΩ) | R <sub>FB2</sub> (kΩ) |
|-------------------------|-----------------------|-----------------------|
| 1                       | 64                    | 256                   |
| 1.8                     | 320                   | 256                   |
| 2.5                     | 544                   | 256                   |
| 3.0                     | 704                   | 256                   |
| 3.3                     | 800                   | 256                   |
| 3.8                     | 960                   | 256                   |
| 5                       | 1344                  | 256                   |



#### **Power Good (PG) Indication**

The PG resistor (R7) should have a resistance ( $R_{PG}$ ) of about 100k $\Omega$ .

The MPQ4323M includes an open-drain PG output that indicates whether the regulator output is within its nominal value window.

If using the PG pin, connect it to a logic high power source (e.g. 3.3V) via a pull-up resistor. If  $V_{\text{OUT}}$  is within 94.5% to 105.5% of the nominal voltage, PG goes high. If  $V_{\text{OUT}}$  is above 107% or below 93% of the nominal voltage, PG goes low. Float PG if it is not used.

### Enable (EN) and UVLO

EN is a digital control pin that turns the regulator on and off.

#### Enabled by External Logic High/Low Signal

When the EN voltage reaches 0.7V, the bottom gate does not turn on until  $V_{\text{IN}}$  exceeds 2.7V. The bottom gate then provides an accurate  $V_{\text{REF}}$  for the EN threshold. Forcing EN above its rising threshold (about 1.02V) turns the device on. Turn the device off by driving EN below 0.85V. There is no internal pull-up or pull-down resistor connected to the EN pin, so do not float EN. An external pull-up or pull-down resistor is required if the control signal cannot give an accurate high or low logic.

## Configurable V<sub>IN</sub> UVLO

The MPQ4323M has an internal, fixed UVLO threshold. The rising threshold is 3.65V, while the falling threshold is about 2.9V. For applications that require a higher UVLO point, an external resistor divider can be placed between VIN and EN to achieve a higher equivalent UVLO threshold (see Figure 8).



Figure 8: Adjustable UVLO Using EN Divider

The UVLO rising threshold ( $V_{\text{IN\_UVLO\_RISING}}$ ) can be calculated using Equation (5):

$$V_{IN\_UVLO\_RISING} = \left(1 + \frac{R_1}{R_2}\right) \times V_{EN\_RISING}$$
 (5)

The UVLO falling threshold (V<sub>IN\_UVLO\_FALLING</sub>) can be calculated using Equation (6):

$$V_{\text{IN\_UVLO\_FALLING}} = (1 + \frac{R_1}{R_2}) \times V_{\text{EN\_FALLING}}$$
 (6)

Where  $V_{\text{EN\_RISING}}$  is 1.02V, and  $V_{\text{EN\_FALLING}}$  is 0.85V.

If EN is not used to control when the device turns on and off, connect EN to a high-voltage source (e.g. VIN) to turn the device on by default.

## Selecting the Inductor and Output Capacitors (SW)

The inductance  $(L_1)$  can be estimated using Equation (7):

$$L_{1} = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (7)

Where  $\Delta I_L$  is the peak-to-peak inductor ripple current.

A 1µH to 10µH inductor with a DC current rating at least 25% greater than the maximum load current is recommended for most applications. For higher efficiency, choose an inductor with a lower DC resistance. A larger-value inductor results in less ripple current and a lower output ripple voltage; however, it also has a larger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductance is to allow the inductor ripple current to be approximately 30% of the maximum load current.

The peak inductor current ( $I_{LP}$ ) can be calculated using Equation (8):

$$I_{LP} = I_{LOAD} + \frac{V_{OUT}}{2f_{SW} \times L_1} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (8)

Choose an inductor that does not saturate under the maximum  $I_{LP}$ .

The output voltage ripple ( $\Delta V_{OUT}$ ) can be estimated using Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}}) \tag{9}$$



Where  $L_1$  is the inductance, and  $R_{\text{ESR}}$  is the output capacitor's equivalent series resistance (ESR).

The output capacitor ( $C_{OUT}$ ) maintains the DC  $V_{OUT}$ . Use ceramic, tantalum, or low-ESR electrolytic capacitors. For the best results, use low-ESR capacitors to keep  $\Delta V_{OUT}$  low.

For ceramic capacitors, the capacitance dominates the impedance at  $f_{SW}$  and causes the majority of  $\Delta V_{OUT}$ . For simplification,  $\Delta V_{OUT}$  can be calculated using Equation (10):

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{SW}^2 \times L \times C_{OUT}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \qquad (10)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at  $f_{SW}$ . For simplification,  $\Delta V_{OUT}$  can be estimated using Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}}$$
 (11)

When selecting  $C_{\text{OUT}}$ , consider the allowable overshoot in  $V_{\text{OUT}}$  if the load is suddenly removed. In this scenario, energy stored in the inductor is transferred to  $C_{\text{OUT}}$ , causing its voltage to rise. To achieve an optimal overshoot relative to the regulated voltage,  $C_{\text{OUT}}$  can be estimated using Equation (12):

$$C_{OUT} = \frac{I_{OUT}^2 \times L}{V_{OUT}^2 \times ((V_{OUTMAX} / V_{OUT})^2 - 1)}$$
 (12)

Where  $V_{\text{OUTMAX}}$  /  $V_{\text{OUT}}$  is the allowable maximum overshoot.

After calculating the capacitance that meets both the ripple and overshoot requirements, choose the larger capacitance value.

The characteristics of  $C_{OUT}$  also affect the stability of the regulation system. The MPQ4323M can be optimized for a wide range of capacitances and ESR values.

## **GND Connection (Pins 1, 6, and 11)**

See the PCB Layout Guidelines on page 35 for more details.



#### PCB Layout Guidelines (12)

Efficient PCB layout is critical for stable operation. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 9 and follow the guidelines below:

- 1. Place the symmetric input capacitors as close to VIN and GND as possible.
- 2. Use a large ground plane to connect directly to PGND.
- 3. Add vias near PGND if the bottom layer is a ground plane.
- 4. Ensure that the high-current paths at GND and VIN have short, direct, and wide traces.
- Place the ceramic C<sub>IN</sub>, especially the small package size (0603) input bypass capacitor, as close to VIN and PGND as possible to minimize high-frequency noise.
- 6. Keep the connection between C<sub>IN</sub> and VIN as short and wide as possible.
- 7. Place the VCC capacitor as close to VCC and AGND as possible.
- 8. Route SW and BOOT away from sensitive analog areas, such as FB.
- 9. Place the FB resistors close to the chip to ensure the trace that connects to FB is as short as possible.
- 10. Use multiple vias to connect the power planes to the internal layers.

#### Note:

2) The recommended PCB layout is based on Figure 5 on page 30.



Top Layer and Top Silk



Mid-Layer 1



Mid-Layer 2



Bottom Layer and Bottom Silk
Figure 9: Recommended PCB Layout

3/8/2022



## TYPICAL APPLICATION CIRCUITS



Figure 10: Typical Application Circuit (Vout = 3.3V, fsw = 2.2MHz)



Figure 11: Typical Application Circuit (Vout = 5V, fsw = 2.2MHz)



## **TYPICAL APPLICATION CIRCUITS** (continued)



Figure 12: Typical Application Circuit (Vout = 3.3V, fsw = 415kHz)



Figure 13: Typical Application Circuit (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 415kHz)



## **TYPICAL APPLICATION CIRCUITS (continued)**



Figure 14: Typical Application Circuit (Vout = 5V, fsw = 2.2MHz with EMI Filters)



## **TYPICAL APPLICATION CIRCUITS (continued)**



Figure 15: Typical Application Circuit (Vout = 5V, fsw = 415kHz with EMI Filters)



## **PACKAGE INFORMATION**

## QFN-12L (3.5mmx3.5mm) Wettable Flank





#### **TOP VIEW**

**BOTTOM VIEW** 



### **SIDE VIEW**



#### **SECTION A-A**



## **RECOMMENDED LAND PATTERN**

## **NOTE:**

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.08
- MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.



## **CARRIER INFORMATION**



| Part Number             | Package<br>Description   | Quantity/<br>Reel | Quantity/<br>Tube (13) | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|-------------------------|--------------------------|-------------------|------------------------|-------------------|------------------|--------------------------|--------------------------|
| MPQ4323MGQCE-<br>AEC1-Z | QFN-12L<br>(3.5mmx3.5mm) | 5000              | N/A                    | N/A               | 13in             | 12mm                     | 8mm                      |

#### Note:

13) "N/A" indicates not available tubes. For 500-piece tape & reel prototype quantities, contact the factory. (Order code for 500-piece partial reel is "-P," and tape & reel dimensions remain the same as the full reel.)