# 2.5 V / 3.3 V 1:4 Differential Input to LVDS Fanout Buffer / Translator

## Description

The NB3L8504S is a differential 1:4 LVDS fanout buffer/translator with OE control for each differential output. The differential inputs which can be driven by either a differential or single–ended input, can accept various logic level standards such as LVPECL, LVDS, HSTL, HCSL and SSTL. These signals are then translated to four identical LVDS copies of the input up to 700 MHz. As such, the NB3L8504S is ideal for Clock distribution applications that require low skew.

The NB3L8504S is offered in the TSSOP-16 package.

#### **Features**

- Four Differential LVDS Outputs
- Each Differential Output has OE Control
- 700 MHz Maximum Output Frequency
- 660 ps Max Output Rise and Fall Times, LVCMOS
- Translates Differential Input to LVDS Levels
- Additive Phase Jitter RMS: < 100 fs Typical
- 50 ps Maximum Output Skew
- 350 ps Maximum Part-to-part Skew
- 1.3 ns Maximum Propagation Delay
- Operating Range:  $V_{CC} = 2.5 \text{ V} \pm 5\%$  or  $3.3 \text{ V} \pm 10\%$
- -40°C to +85°C Ambient Operating Temperature
- 16-Pin TSSOP, 4.4 mm x 5.0 mm x 0.925 mm
- These are Pb-Free Devices

## **Applications**

- Telecom
- Ethernet
- Networking
- SONET



# ON Semiconductor®

www.onsemi.com

## MARKING DIAGRAM\*



TSSOP-16 DT SUFFIX CASE 948F



A = Assembly Location

L = Wafer Lot Y = Year W = Work Week • = Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.



Figure 1. Logic Diagram

# **ORDERING INFORMATION**

See detailed ordering and shipping information on page 9 of this data sheet.

**Table 1. PIN DESCRIPTIONS AND CHARACTERISTICS** 

| Pin | Name | I/O                | Description                                                                                                        |  |  |
|-----|------|--------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | OE0  | LVTTL/LVCMOS Input | Output Enable pin for Q0, $\overline{\text{Q0}}$ outputs. Defaults High when left open; internal pull-up resistor. |  |  |
| 2   | OE1  | LVTTL/LVCMOS Input | Dutput Enable pin for Q1, $\overline{\text{Q1}}$ outputs. Defaults High when left open; internal pull–up esistor.  |  |  |
| 3   | OE2  | LVTTL/LVCMOS Input | Output Enable pin for Q2, $\overline{\text{Q2}}$ outputs. Defaults High when left open; internal pull-up resistor. |  |  |
| 4   | VDD  | Power              | 3.3 V / 2.5 V Positive Supply Voltage.                                                                             |  |  |
| 5   | GND  | Power              | 3.3 V / 2.5 V Negative Supply Voltage.                                                                             |  |  |
| 6   | CLK  | Multi-Level Input  | Non-inverting differential Clock input. Defaults Low when left open; internal pull-down resistor.                  |  |  |
| 7   | CLK  | Multi-Level Input  | Inverting differential Clock input. Defaults to VDD/2 when left open; internal pull-up and pull-down resistors.    |  |  |
| 8   | OE3  | LVTTL/LVCMOS Input | Output Enable pin for Q3, $\overline{\text{Q3}}$ outputs. Defaults High when left open; internal pull-up resistor. |  |  |
| 9   | Q3   | LVDS Output        | Inverting differential Clock output.                                                                               |  |  |
| 10  | Q3   | LVDS Output        | Non-inverting differential Clock output.                                                                           |  |  |
| 11  | Q2   | LVDS Output        | Inverting differential Clock output.                                                                               |  |  |
| 12  | Q2   | LVDS Output        | Non-inverting differential Clock output.                                                                           |  |  |
| 13  | Q1   | LVDS Output        | Inverting differential Clock output.                                                                               |  |  |
| 14  | Q1   | LVDS Output        | Non-inverting differential Clock output.                                                                           |  |  |
| 15  | Q0   | LVDS Output        | Inverting differential Clock output.                                                                               |  |  |
| 16  | Q0   | LVDS Output        | Non-inverting differential Clock output.                                                                           |  |  |

<sup>1.</sup> All VDD and GND pins must be externally connected to a power supply for proper operation.



Figure 2. NB3L8504S Pinout, 16-pin TSSOP (Top View)

**Table 2. OUTPUT ENABLE FUNCTION TABLE** 

| OE[3:0]        | Outputs – Q[0:3], Q[0:3] |  |  |
|----------------|--------------------------|--|--|
| LOW            | High Impedance           |  |  |
| HIGH (Default) | Active                   |  |  |

**Table 3. ATTRIBUTES** 

| Characterist                                                                           | Value                             |                      |  |  |
|----------------------------------------------------------------------------------------|-----------------------------------|----------------------|--|--|
| ESD Protection                                                                         | Human Body Model<br>Machine Model | > 2 kV<br>> 200 V    |  |  |
| R <sub>PU</sub> – Input Pull-up Resistor<br>R <sub>PD</sub> – Input Pull-down Resistor |                                   | 50 kΩ<br>50 kΩ       |  |  |
| C <sub>IN</sub> – Input Capacitance                                                    |                                   | 4 pF                 |  |  |
| R <sub>IN</sub> – Input Impedance                                                      |                                   | 10 kΩ                |  |  |
| Moisture Sensitivity (Note 2)                                                          | TSSOP-16                          | Level 1              |  |  |
| Flammability Rating                                                                    | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |  |  |
| Transistor Count                                                                       |                                   | 371                  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                                 |                                   |                      |  |  |

<sup>2.</sup> For additional information, see Application Note AND8003/D.

**Table 4. MAXIMUM RATINGS** 

| Symbol            | Parameter                                                                                                                   | Condition                                                           |                          | Rating                       | Unit         |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------|------------------------------|--------------|
| V <sub>DD</sub>   |                                                                                                                             | GND = 0 V                                                           |                          | 4.6                          | V            |
| V <sub>IN</sub>   |                                                                                                                             | GND = 0 V                                                           |                          | -0.5 to V <sub>DD</sub> +0.5 | V            |
| l <sub>out</sub>  | Continuous Current<br>Surge Current                                                                                         | LVDS Outputs                                                        |                          | 10<br>15                     | mA<br>mA     |
| l <sub>osc</sub>  | Output Short Circuit Current Line-to-Line (Q to $\overline{\mathbb{Q}}$ ) Line-to-GND (Q or $\overline{\mathbb{Q}}$ to GND) | Q or $\overline{\mathbb{Q}}$<br>Q to $\overline{\mathbb{Q}}$ to GND | Continuous<br>Continuous | 12<br>24                     | mA<br>mA     |
| T <sub>A</sub>    | Operating Temperature Range                                                                                                 | TSSOP-16                                                            |                          | -40 to +85                   | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                                                                                                   |                                                                     |                          | -65 to +150                  | °C           |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) (Note 3)                                                                           | 0 lfpm<br>500 lfpm                                                  | TSSOP-16<br>TSSOP-16     | 138<br>108                   | °C/W<br>°C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)                                                                                       | (Note 3)                                                            | TSSOP-16                 | 33 – 36                      | °C/W         |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                                                                                                       |                                                                     |                          | 265                          | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

3. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

**Table 5. DC CHARACTERISTICS**  $V_{DD} = 2.5 \text{ V} \pm 5\% \text{ or } 3.3 \text{ V} \pm 10\%; \text{ GND} = 0 \text{ V}; \text{ } T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ 

| Symbol             | Characteristic                                                                     | Min               | Тур        | Max           | Unit |
|--------------------|------------------------------------------------------------------------------------|-------------------|------------|---------------|------|
| POWER S            | UPPLY / CURRENT (Note 4)                                                           | •                 | •          | •             |      |
| V <sub>DD</sub>    | Power Supply Voltage $V_{DD} = 3.3$ $V_{DD} = 2.5$                                 | V 2.97<br>V 2.375 | 3.3<br>2.5 | 3.63<br>2.625 | V    |
| I <sub>DD</sub>    | Power Supply Current for V <sub>DD</sub>                                           |                   | 41         | 50            | mA   |
| LVDS OUT           | TPUTS (Note 5)                                                                     |                   |            |               |      |
| V <sub>OD</sub>    | Differential Output Voltage (Figure 12) (Notes 6 and 7)                            | 250               | 350        | 450           | mV   |
| $\Delta V_{OD}$    | V <sub>OD</sub> Magnitude Change (Figure 12) (Notes 6 and 7)                       |                   |            | 50            | mV   |
| Vos                | Offset Voltage (Figure 13) (Notes 6 and 7)                                         | 1075              | 1250       | 1375          | mV   |
| $\Delta V_{OS}$    | V <sub>OS</sub> Magnitude Change (Figure 13) (Notes 6 and 7)                       |                   |            | 50            | mV   |
| V <sub>OH</sub>    | Output HIGH Voltage                                                                |                   | 1425       | 1600          | mV   |
| $V_{OL}$           | Output LOW Voltage                                                                 | 900               | 1075       |               | mV   |
| DIFFEREN           | NITIAL INPUTS DRIVEN DIFFERENTIALLY (see Figure 5 & 6) (Note 11)                   |                   |            |               |      |
| $V_{IHD}$          | Differential Input HIGH Voltage                                                    | 500               |            | VDD - 850     | mV   |
| $V_{ILD}$          | Differential Input LOW Voltage                                                     | -300              |            | VIHD - 150    | mV   |
| $V_{ID}$           | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> )                  | 150               |            | 1300          | mV   |
| V <sub>IHCMR</sub> | Input Common Mode Voltage Range (Differential Configuration) (Note 10) (Figure 7)  | GND + 0.5         |            | VDD - 850     | mV   |
| I <sub>IH</sub>    | Input HIGH Current, $V_{DD} = V_{IN} = 3.63 \text{ V}$ CLK, $\overline{\text{Cl}}$ | K                 |            | 150           | μΑ   |
| I <sub>IL</sub>    |                                                                                    | _K _5<br>_K _150  |            |               | μΑ   |
| LVCMOS -           | - OE Control Inputs                                                                |                   |            |               |      |
| V <sub>IH</sub>    | Input HIGH Voltage                                                                 | 2.0               |            | VDD + 0.3     | V    |
| V <sub>IL</sub>    | Input LOW Voltage                                                                  | -0.3              |            | 0.8           | V    |
| I <sub>IH</sub>    | Input HIGH Current, V <sub>DD</sub> = V <sub>IN</sub> = 3.63 V                     |                   |            | 5             | μΑ   |
| Ι <sub>ΙL</sub>    | Input LOW Current, V <sub>DD</sub> = 3.63 V, V <sub>IN</sub> = 0 V                 | -150              |            |               | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 4. Input pins open and output pins loaded with  $R_L$ =100  $\Omega$  across differential.
- 5. LVDS outputs require 100  $\Omega$  receiver termination resistor between diff. pair. See Figure 14.
- 6. VOS max + ½ VOD max. Also see Figures 12 and 13.
- 7. VOS min 1/2 VOD max. Also see Figures 12 and 13.
- 8. VIH, VIL, Vth, and VISE parameters must be complied with simultaneously.
- 9. Vth is applied to the complementary input when operating in single-ended mode.
- 10. V<sub>IHCMR</sub> max varies 1:1 with V<sub>DD</sub>, V<sub>IHCMR</sub> min varies 1:1 with GND.
- 11. V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>IHCMR</sub> parameters must be complied with simultaneously.

Table 6. AC CHARACTERISTICS  $V_{DD} = 2.5 \text{ V} \pm 5\%$  or  $3.3 \text{ V} \pm 10\%$ ; GND = 0 V;  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$  (Note 12) (Figure 10)

| Symbol                          | Characteristic                                                                                                                                                                                       | Min | Тур          | Max           | Unit |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|---------------|------|
| f <sub>MAX</sub>                | Input Clock Frequency V <sub>OUTPP</sub> ≥ 250 mV @ V <sub>INPPmax</sub>                                                                                                                             |     |              | 700           | MHz  |
| V <sub>OUTPP</sub>              | Output Voltage Amplitude (@ $V_{INPPmin}$ ) $f_{in} \le 700 \text{ MHz}$ (See Figure 3)                                                                                                              | 250 | 350          |               | mV   |
| tpd                             | Differential Input to Differential Output Propagation Delay at $f_{MAX}$ @ $V_{DD} = 3.3 \text{ V}$                                                                                                  | 0.9 |              | 1.3           | ns   |
| tjit(φ)                         | $ \begin{array}{lll} \mbox{Additive Phase Jitter RMS (Figure 4)} & \mbox{$f_{out} = 156.25 \ MHz} \\ \mbox{Integration Range:12 kHz} - 20 \mbox{ MHz} & \mbox{$f_{out} = 100 \ MHz} \\ \end{array} $ |     | 0.07<br>0.10 | 0.08<br>0.105 | ps   |
| t <sub>SKEW(o-o)</sub>          | Output-to-output Skew (Note 14) (Figure 8)                                                                                                                                                           |     |              | 50            | ps   |
| T <sub>SKEW(pp)</sub>           | Part-to-part Skew (Note 14)                                                                                                                                                                          |     |              | 350           | ps   |
| t <sub>r</sub> / t <sub>f</sub> | Output Rise/Fall Times @ 50 MHz, 20% - 80%                                                                                                                                                           | 180 | 350          | 660           | ps   |
| t <sub>DC</sub>                 | Output Clock Duty Cycle (Input Duty Cycle = 50%)                                                                                                                                                     | 45  | 50           | 55            | %    |
| V <sub>INPP</sub>               | Input Voltage Swing (Differential Configuration) (Note 13)                                                                                                                                           | 150 |              | 1300          | mV   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 12. Measured by forcing a 50% duty cycle clock source. All LVDS output loading with an external  $R_L = 100 \Omega$  across Q &  $\overline{Q}$ .
- 13. V<sub>INPP(max)</sub> cannot exceed V<sub>DD</sub>. Input voltage swing is a single–ended measurement operating in differential mode.
- 14. Skew is measured between outputs under identical transition at 50 MHz.



Figure 3. Output Voltage Amplitude (V<sub>OUTPP</sub>) vs. Input Clock Frequency (f<sub>in</sub>) and Temperature (@ V<sub>DD</sub> = 2.5 V)



Figure 4. Additive Phase Jitter



Figure 5. Differential Inputs Driven Differentially



Figure 7. VIHCMR Diagram



Figure 6. Differential Inputs Driven Differentially



Figure 8. Output-to-Output Skew



 $\overline{|N|} = V_{IH}(D) - V_{IL}(D)$   $\overline{Q} = V_{OUTPP} = V_{OH}(Q) - V_{OL}(Q)$   $t_{PLH} \rightarrow V_{OUTPP} = V_{OH}(Q) - V_{OL}(Q)$ 

Figure 9. LVDS Output

Figure 10. AC Reference Measurements





Figure 11. LVDS Output

Figure 12.  $V_{OD}$  and  $\Delta V_{OD}$ 



Figure 13.  $\rm V_{OS}$  and  $\rm \Delta V_{OS}$ 



Figure 14. Typical LVDS Termination for Output Driver and Device Evaluation



Figure 15. Typical Test Setup and Termination for Evaluation. The  $V_{DD}$  = 2.05 V  $\pm 0.165$  V and GND of -1.25 Split Supply Allows a Direct Connection to an Oscilloscope 50  $\Omega$  Input Module



Figure 16. Differential Input Interface from LVPECL, CML, LVDS, HSTL, SSTL or HCSL



Figure 17. Differential Input Driven Single-ended

# Differential Clock Input to Accept Single-ended Input

Figure 17 shows how the CLK input can be driven by a single–ended Clock signal. C1 is connected to the  $V_{\text{ref}}$  node

as a bypass capacitor. Locate these components close the device pins. R1 and R2 must be adjusted to position  $V_{ref}$  to the center of the input swing on CLK.

**Table 7. ORDERING INFORMATION** 

| Device         | Package               | Shipping           |
|----------------|-----------------------|--------------------|
| NB3L8504SDTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Tube    |
| NB3L8504SDTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

☐ 0.10 (0.004)

D

-T- SEATING PLANE





TSSOP-16 CASE 948F-01 ISSUE B

**DATE 19 OCT 2006** 



#### NOTES

- JIES:
  DIMENSIONING AND TOLERANCING PER
  ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD
  FLASH. PROTRUSIONS OR GATE BURRS.
  MOLD EL ROLL OF GATE BURDS SUAL NO.
- MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
- 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INC       | CHES  |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |  |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |  |
| C   |             | 1.20 |           | 0.047 |  |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |  |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |  |
| G   | 0.65        | BSC  | 0.026 BSC |       |  |
| Н   | 0.18        | 0.28 | 0.007     | 0.011 |  |
| 7   | 0.09        | 0.20 | 0.004     | 0.008 |  |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |  |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |  |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |  |
| Ы   | 6.40 BSC    |      | 0.252     | BSC   |  |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |  |

#### **SOLDERING FOOTPRINT**

G



## **GENERIC MARKING DIAGRAM\***

168888888 XXXX XXXX **ALYW** 1<del>88888888</del>

XXXX = Specific Device Code Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TSSOP-16    |                                                                                                                                                                                  | PAGE 1 OF 1 |  |  |

**DETAIL E** 

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.