# 3.3 V Quad LVCMOS Differential Line Receiver Translator

## Description

The NB3N4666C is a quad–channel LVDS line receiver/translator offering data rates up to 400 Mbps (200 MHz) and low power consumption. The NB3N4666C receiver incorporates input fail–safe protection circuit that provides a known output voltage under input open–circuit and terminated (100  $\Omega$ ) conditions. The four independent inputs accept differential signals such as: M–LVDS, LVDS, LVPECL and HCSL and translates them to a single–ended, 3.3 V LVCMOS.

The NB3N4666C also offers active high and active low enable/disable inputs (EN and  $\overline{\text{EN}}$ ) that allow users to control outputs of all four receivers. These inputs enable or disable the receivers and switch the outputs to an active or high impedance state respectively (see Table 2). The high impedance mode feature helps to reduce the quiescent power consumption to less than 10 mW typical, when the outputs of one or more NB3N4666C devices are multiplexed together.

#### Features

- Accepts M–LVDS, LVDS, LVPECL and HCSL Differential Input Signal Levels
- Maximum Data Rate of 400 Mbps
- Maximum Clock Frequency of 200 MHz
- 25 ps Typical Channel-to-Channel Skew
- 3.3 ns Maximum Propagation Delay
- 3.3 V ±10% Power Supply
- High Impedance Outputs When Disabled
  - ◆ Low Quiescent Power < 10 mW Typical
- Supports Open and Terminated Input Fail-safe
- -40°C to +85°C Ambient Operating Temperature
- 16-Pin TSSOP, 5.0 mm x 4.4 mm x 1.2 mm
- These are Pb-Free Devices

#### **Applications**

- Point-to-point Data Transmission
- Backplane Receivers
- Clock Distribution Networks
- Multidrop Buses



## ON Semiconductor®

www.onsemi.com



A = Assembly Location

\_ = Wafer Lot

Y = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)



Figure 1. Functional Block Diagram

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 8 of this data sheet.

**Table 1. PIN DESCRIPTION** 

| Pin TSSOP | Name            | I/O                      | Description                                                                                                          |  |
|-----------|-----------------|--------------------------|----------------------------------------------------------------------------------------------------------------------|--|
| 1         | ĪN1             | Input                    | Receiver Channel 1 Inverted Input.                                                                                   |  |
| 2         | IN1             | Input                    | Receiver Channel 1 Non-inverted Input.                                                                               |  |
| 3         | OUT1            | LVCMOS Output            | Receiver Channel 1 Output.                                                                                           |  |
| 4         | EN              | Input Enable             | Active High Enable. See Table 2 for output enable function.                                                          |  |
| 5         | OUT2            | LVCMOS Output            | Receiver Channel 2 Output.                                                                                           |  |
| 6         | IN2             | Input                    | Receiver Channel 2 Non-inverted Input.                                                                               |  |
| 7         | ĪN2             | Input                    | Receiver Channel 2 Inverted Input.                                                                                   |  |
| 8         | GND             | Power                    | Power Supply Ground (Note 1)                                                                                         |  |
| 9         | ĪN3             | Input                    | Receiver Channel 3 Inverted Input.                                                                                   |  |
| 10        | IN3             | Input                    | Receiver Channel 3 Non-inverted Input.                                                                               |  |
| 11        | OUT3            | LVCMOS Output            | Receiver Channel 3 Output.                                                                                           |  |
| 12        | EN              | Inverted Input<br>Enable | Active Low Enable. Defaults Low when left open; internal pull-down resistor. See Table 2 for output enable function. |  |
| 13        | OUT4            | LVCMOS Output            | Receiver Channel 4 Output.                                                                                           |  |
| 14        | IN4             | Input                    | Receiver Channel 4 Non-inverted Input.                                                                               |  |
| 15        | ĪN4             | Input                    | Receiver Channel 4 Inverted Input.                                                                                   |  |
| 16        | V <sub>CC</sub> | Power                    | 3.3 V ±10% Positive Supply Voltage (Note 1)                                                                          |  |

<sup>1.</sup> All  $V_{CC}$  and GND pins must be externally connected to a power supply for proper operation. Bypass each supply pin with 0.01  $\mu F$  to GND.



Figure 2. TSSOP-16 Pinout (Top View)

**Table 2. OUTPUT ENABLE FUNCTION** 

| ENA                              | BLES | INPUTS                            | OUTPUT |
|----------------------------------|------|-----------------------------------|--------|
| EN                               | EN   | IN, ĪN                            | OUT    |
| L                                | H X  |                                   | Z      |
| All other combinations of ENABLE |      | $V_{ID} \ge 100 \text{ mV}$       | Н      |
| inputs                           |      | $V_{ID} \le -100 \text{ mV}$      | L      |
|                                  |      | Full Fail-safe OPEN or Terminated | Н      |

#### Fail-Safe Feature

The multi-level receiver's internal fail-safe circuitry is designed to provide fail-safe protection for floating/open or terminated receiver inputs, and will output a stable High-level voltage state.

**Open Input Pins.** The NB3N4666C is a quad receiver device, and if an application requires only 1, 2 or 3 receivers, the unused channel(s) inputs should be left OPEN. The internal input circuitry will ensure a HIGH stable output state for open inputs.

**Terminated Input.** If the driver to the input is disconnected, in a TRI–STATE or power–off condition, the output will again be in a HIGH state, even with a  $100-\Omega$  termination resistor across the input pins.

Do <u>not</u> connect unused receiver inputs to ground or any other voltages.



Figure 3. Receiver Differential Input Voltage Showing Transition Region

Table 3. ATTRIBUTES (Note 2)

| Chara                                   | Value                |              |  |
|-----------------------------------------|----------------------|--------------|--|
| ESD Protection                          | Human Body Model     | 6 kV         |  |
|                                         | Charged Device Model | 500 V        |  |
| C <sub>IN</sub> – Input Capacitance     |                      | 4 pF typical |  |
| R <sub>IN</sub> – Input Impedance       |                      | > 10 kΩ      |  |
| R <sub>PD</sub> – Inverted Input Enable | 800 kΩ               |              |  |
| Moisture Sensitivity                    | Level 1              |              |  |
| Flammability Rating                     | UL 94 V-0 @ 0.125 in |              |  |
| Transistor Count                        | 621                  |              |  |
| Meets or exceeds JEDEC S                | st                   |              |  |

2. For additional information, see Application Note AND8003/D.

**Table 4. MAXIMUM RATINGS** 

| Symbol            | Parameter                                | Condition 1 | Condition 2 | Rating           | Unit |
|-------------------|------------------------------------------|-------------|-------------|------------------|------|
| V <sub>CC</sub>   | Supply Voltage Range                     | GND = 0 V   |             | 4.6              | V    |
| V <sub>IN</sub>   | Input Voltage Range                      | GND = 0 V   |             | -0.5 to VCC +0.5 | V    |
| T <sub>A</sub>    | Operating Temperature Range              |             |             | -40 to +85       | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                |             |             | -65 to +150      | °C   |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm      | TSSOP-16    | 138              | °C/W |
|                   |                                          | 500 lfpm    | TSSOP-16    | 108              |      |
| θJC               | Thermal Resistance (Junction-to-Case)    | 2S2P        | TSSOP-16    | 33–36            | °C/W |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                    |             |             | 265              | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 5. DC CHARACTERISTICS ( $V_{CC}$  = 3.3 V  $\pm$  10%;  $T_A$  = -40°C to +85°C)

| Symbol           | Characteristic                                                                                                                                                                                                       | Min               | Тур               | Max               | Unit |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|------|
| POWER SU         | PPLY                                                                                                                                                                                                                 |                   | •                 | •                 |      |
| V <sub>CC</sub>  | Power Supply Voltage                                                                                                                                                                                                 | 2.97              | 3.30              | 3.63              | V    |
| Icc              | No Load Supply, All Receivers Enabled (EN = V <sub>CC</sub> , EN = GND, inputs open)                                                                                                                                 |                   | 10                | 15                | mA   |
| I <sub>CCZ</sub> | No Load Supply, All Receivers Disabled (EN = GND and $\overline{\text{EN}} = \text{V}_{\text{CC}}$ , inputs open)                                                                                                    |                   | 3                 | 5.5               | mA   |
| $P_{D}$          | Power Dissipation (Note 6)                                                                                                                                                                                           |                   |                   | 300               | mW   |
| LVCMOS O         | UTPUTS                                                                                                                                                                                                               |                   |                   |                   |      |
| V <sub>OH</sub>  | Output High Voltage $I_{OH}$ = $-0.4$ mA, $V_{ID}$ = +200 mV $I_{OH}$ = $-0.4$ mA, Input Terminated (100 $\Omega$ Across Differential Inputs) $I_{OH}$ = $-0.4$ mA, Input Shorted                                    | 2.7<br>2.7<br>2.7 | 3.0<br>3.0<br>3.0 |                   | V    |
| V <sub>OL</sub>  | Output Low Voltage $I_{OL} = 2 \text{ mA}, V_{ID} = -200 \text{ mV}$                                                                                                                                                 | GND               | 0.1               | 0.25              | V    |
| Ios              | Output Short Circuit Current (Note 4) Outputs enabled, V <sub>OUT</sub> = 0 V                                                                                                                                        | -15               | -48               | -120              | mA   |
| I <sub>OZ</sub>  | Output Off State Current Outputs disabled, $V_{OUT} = 0 \text{ V or } V_{CC}$                                                                                                                                        | -10               | ±1                | +10               | μΑ   |
| CONTROL          | INPUTS (EN, EN)                                                                                                                                                                                                      |                   |                   |                   |      |
| $V_{IH}$         | Input HIGH Voltage V <sub>CC</sub> = 3.3 V                                                                                                                                                                           | 2.0               |                   | V <sub>CC</sub>   | V    |
| $V_{IL}$         | Input LOW Voltage V <sub>CC</sub> = 3.3 V                                                                                                                                                                            | GND               |                   | 0.8               | V    |
| l <sub>l</sub>   | Input Current $V_{IN} = 0 \text{ V or } V_{CC}$ , other input = $V_{CC}$ or 0 V                                                                                                                                      | -10               | ±1                | +10               | μΑ   |
| V <sub>CL</sub>  | Input Clamp Voltage $I_{CL} = -18 \text{ mA}$                                                                                                                                                                        | -1.5              | -0.9              |                   | V    |
| DIFFEREN         | ΓΙΑL INPUTS (IN, ĪN)                                                                                                                                                                                                 |                   |                   |                   |      |
| $V_{CMR}$        | Input Common Mode Range V <sub>ID</sub> = 200 mV peak to peak;<br>Differential Input Voltage (V <sub>ID</sub> ) (Notes 3 and 5) (Figures 6 and 7)                                                                    | 0.1               |                   | 2.3               | V    |
| I <sub>IN</sub>  | Input Current $ \begin{array}{c} V_{IN} = +2.8 \text{ V, } V_{CC} = 3.6 \text{ V or 0 V} \\ V_{IN} = 0 \text{ V, } V_{CC} = 3.6 \text{ V or 0 V} \\ V_{IN} = +3.63 \text{ V, } V_{CC} = 0 \text{ V} \\ \end{array} $ | -25<br>-30<br>-30 | ±1<br>±1          | +25<br>+30<br>+30 | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 3. Guaranteed by design and characterization. Not tested in production.
- 4. Output short–circuit current (I<sub>OS</sub>) is specified as magnitude only; a minus sign indicates direction only. Note that only one output should be shorted at a time; do not exceed the maximum junction temperature specification (150°C).
- The  $V_{CMR}$  range is reduced for larger  $V_{ID}$ . Example: if  $V_{ID} = 400$  mV, the  $V_{CMR}$  is 0.2 V to 2.2 V. A  $V_{ID}$  up to  $V_{CC}$  may be applied to the IN/IN inputs with the Common–Mode voltage set to V<sub>CC</sub>/2. Propagation delay and Differential Pulse skew decrease when V<sub>ID</sub> is increased from 200 mV to 400 mV. Skew specifications apply for 200 mV ≤ V<sub>ID</sub> ≤ 800 mV over the common–mode range.
   Tested with 100 MHz input frequency on all channels, EN = V<sub>CC</sub>, EN = GND.

Table 6. AC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V} \pm 10\%$ ;  $T_A = -40^{\circ}\text{C}$  to +85°C) (Note 7)

| Symbol                             | Characteristic                                                                                                          | Min | Тур | Max  | Unit |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| f <sub>MAX</sub>                   | Maximum Input Clock Frequency (Note 8) All Channels Switching                                                           | 200 | 250 |      | MHz  |
| f <sub>DATAMAX</sub>               | Maximum Data Rate                                                                                                       | 400 |     |      | Mbps |
| t <sub>plh</sub> /t <sub>phl</sub> | Propagation Delay (Note 9) (Figures 5 and 8)                                                                            | 1.8 |     | 3.3  | ns   |
| t <sub>SKEW(o-o)</sub>             | Channel-to-channel Skew (Note 10)                                                                                       | 0   | 25  | 250  | ps   |
| t <sub>SKEW(pp)</sub>              | Part-to-part Skew (Note 11)                                                                                             |     | 50  | 500  | ps   |
| t <sub>SKEW(p)</sub>               | Pulse Skew   t <sub>PHL</sub> -t <sub>PLH</sub>  , VCM = V <sub>CC</sub> /2 (Note 12) (Figures 5 and 8)                 | 0   | 50  | 300  | ps   |
| t <sub>r</sub> /t <sub>f</sub>     | Output Rise/Fall Time, 20% – 80% (Figures 5 and 8)                                                                      |     | 600 | 1200 | ps   |
| T <sub>jit</sub> (φ)               | Additive RMS Phase Jitter Integration Range: 12 kHz $-$ 20 MHz, f <sub>c</sub> = 100 MHz, 25°C, V <sub>CC</sub> = 3.3 V |     | 161 |      | fs   |
| t <sub>plz</sub> /t <sub>phz</sub> | Output Disable Time (Figures 9 and 10) $R_L = 2 \text{ k}\Omega$                                                        |     | 10  | 14   | ns   |
| t <sub>pzl</sub> /t <sub>pzh</sub> | Output Enable Time (Figures 9 and 10) $R_L = 2 \text{ k}\Omega$                                                         |     | 2   | 5    | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>7.</sup> Generator waveform for all tests, unless otherwise specified: f = 50 MHz, C<sub>L</sub> = 10 pF (includes jig capacitance), tr and tf (10% to 90%) ≤ 2 ns for INx/INx.

<sup>8.</sup> f<sub>MAX</sub> generator input conditions: t<sub>r</sub> = t<sub>f</sub> < 1ns (10% to 90%), 50% duty cycle, differential (1.05 V to 1.35 V peak to peak). Output Criteria: 40% – 60% duty cycle, V<sub>OL</sub> (max 0.4 V), V<sub>OH</sub> (min 2.7 V), C<sub>L</sub> = 10 pF (stray plus probes)
9. Measured from the differential crossport of the input to V<sub>CC</sub>/2 of the output.

s. interasured from the differential crosspoint of the input to V<sub>CC</sub>/2 of the output.
 10.t<sub>SKEW(O-O)</sub> is defined as skew between outputs of the same device at the same supply voltage and with equal load conditions.
 11.t<sub>SKEW(pp)</sub> is defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.
 12.t<sub>SKEW(p)</sub> is the magnitude difference in the differential propagation delay time between the positive–going edge and the negative–going edge of the same channel.



The above phase noise data was captured using Agilent E5052A/B. The data displays the input phase noise and output phase noise used to calculate the additive phase jitter at a specified integration range. The additive RMS phase jitter contributed by the device (integrated between 12 kHz and 20 MHz) is 161 fs.

The additive RMS phase jitter performance of the fanout buffer is highly dependent on the phase noise of the input source. To obtain the most precise additive phase noise measurement, it is vital that the source phase noise be notably lower than that of the DUT. If the phase noise of the source is greater than the noise floor of the device under test, the source noise will dominate the additive phase jitter calculation and lead to an incorrect negative result for the additive phase noise within the integration range. The Figure above is a good example of the NB3N4666C source generator phase noise having a significantly lower floor than the DUT and results in an additive phase jitter of 161 fs.

12 kHz to 20 MHz = 161 fs

Additive RMS Phase Jitter = 
$$\sqrt{\text{(Source + DUT)}^2 - \text{(Source)}^2}$$

=  $\sqrt{(278.49)^2 - (227.25)^2}$ 

= 161 fs

NB3N4666C Additive RMS Phase Jitter @ 100 MHz

Figure 4. Typical Phase Noise Plot at f<sub>carrier</sub> = 100 MHz at an Operating Voltage of 3.3 V, Room Temperature



C<sub>L</sub> = Load and test jig capacitance (10 pF typical)

Figure 5. AC Reference Measurement



Figure 6. Differential Inputs Driven Differentially

Figure 7. V<sub>CMR</sub> Diagram



Figure 8. Receiver Propagation Delay, Rise and Fall Time



#### Notes:

- 1. C<sub>L</sub> = Load and test jig capacitance (10 pF typical).
- 2. S1 connected to  $V_{CC}$  for  $T_{PZL}$  and  $T_{PLZ}$  measurements.
- 3. S1 connected to GND for T<sub>PZH</sub> and T<sub>PHZ</sub> measurements.

Figure 9. Test Circuit for Receiver Enable/Disable Delay



Figure 10. Receiver Enable/Disable Delay Waveform

#### **ORDERING INFORMATION**

| Device         | Package                            | Shipping <sup>†</sup> |  |
|----------------|------------------------------------|-----------------------|--|
| NB3N4666CDTR2G | TSSOP-16 5.0 x 4.4 mm<br>(Pb-Free) | 2500 / Tape & Reel    |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

☐ 0.10 (0.004)

D

-T- SEATING PLANE



TSSOP-16 CASE 948F-01 ISSUE B

**DATE 19 OCT 2006** 



#### NOTES

- JIES:
  DIMENSIONING AND TOLERANCING PER
  ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD
  FLASH. PROTRUSIONS OR GATE BURRS.
  MOLD EL ROLL OF GATE BURDS SUAL NO.
- MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INC         | HES   |  |
|-----|----------|--------|-------------|-------|--|
| DIM | MIN      | MAX    | MIN         | MAX   |  |
| Α   | 4.90     | 5.10   | 0.193       | 0.200 |  |
| В   | 4.30     | 4.50   | 0.169       | 0.177 |  |
| C   |          | 1.20   |             | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002       | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020 0.030 |       |  |
| G   | 0.65     | BSC    | 0.026 BSC   |       |  |
| H   | 0.18     | 0.28   | 0.007 0.011 |       |  |
| 7   | 0.09     | 0.20   | 0.004       | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004       | 0.006 |  |
| K   | 0.19     | 0.30   | 0.007       | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007       | 0.010 |  |
| L   | 6.40 BSC |        | 0.252       |       |  |
| М   | ٥°       | 8 °    | 0 8         |       |  |

#### **SOLDERING FOOTPRINT**

G



#### **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-16    |                                                                                                                                                                               | PAGE 1 OF 1 |  |

**DETAIL E** 

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.