# Dual Output (with 5 V LDO) PSU for High Voltage Input Evaluation Board User's Manual

## **DESCRIPTION**

The NCP10970BGEVB evaluation board is a non−isolated buck topology converter which provides adjustable output voltage up to 16 V and fixed linear output voltage 5 V. Input voltage range is from  $\sim$  30 V<sub>rms</sub> up to 440  $V<sub>rms</sub>$ . The board is also ready for DC input voltage up to 620 V.

Nominal output current of the board is 150 mA. This current is divided between switcher output and LDO output, i.e. when LDO provides 100 mA of output current, there is 50 mA on switcher output.

The NCP10970B1 is SOIC−16 power management IC combines HV switcher, LDO, internal circuitry for creating the input voltage for LDO in very effective way and internal comparator circuitry. The switcher works in a DCM mode for better efficiency, EMI and surge robustness. To ensure low no−load standby power and good efficiency at light load, the device is equipped with a skip mode operation.

A dedicated comparator circuitry provides a means to instruct the external control section that an over−temperature or over−current point has been reached. The comparator input is biased by a precise constant current source and output is an open−drain type. The speed of comparator is driven by a voltage value on STBY pin.



## **ON Semiconductor®**

**[www.onsemi.com](http://www.onsemi.com/)**

# **EVAL BOARD USER'S MANUAL**

### **KEY FEATURES**

- Wide Input Voltage Range up to 440 V<sub>rms</sub>
- Adjustable Output Voltage up to 16 V
- Fixed Linear Output Voltage 5 V
- High Efficiency
- Complies with CoC5 Tier2
- Low EMI Emissions
- Over−Current Protection
- Over−Voltage Protection
- Internal TSD Protection
- Integrated Comparator



#### **Table 1. GENERAL PARAMETERS**



**Figure 1. Schematic Diagram of NCP10970BGEVB Board**

#### **DETAILED DESCRIPTIONS OF THE EVALUATION BOARD**

The 1 A time–lag fuse, to withstand the inrush current, protects the input of the converter. There is also the varistor *RV*1 placed behind the fuse as a differential mode lighting surge protection.

The EMI filter consists from the common−mode power line choke  $L_2$  and X–capacitors  $CX_1$  and  $CX_2$  connected in series to withstand the high input voltage.

The power stage is a buck topology and it consists of the bridge rectifier  $B_1$ , bulk capacitors  $CB_1$  and  $CB_2$  with voltage balancing resistors *RB*1−*RB*4, switcher in *IC*1, inductor  $L_1$ , diodes  $D_1$  and  $D_2$  and output capacitors  $C_5$  with decoupling ceramic capacitor *C*6.

The voltages on all pins of switcher  $IC_1$  (pin 1 to 5 and pin 16) are related to SOURCE pin, which is common ground of the switcher.

The output voltage is controlled based on the portion of the output voltage on FB pin from resistor divider  $R_3$  and  $R_4$ through diode  $D_3$ . The voltage on resistor  $R_4$  is compared with internal reference voltage  $V_{\text{REF}} = 3.3$  V.

Capacitor  $C_3$  in parallel to resistor  $R_3$  makes the feedback loop faster.

The supply capacitor  $C_1$  connected to VCC pin ensures the stability of the switcher supply voltage. Its value also affects the switching behavior of the switcher. It means, low value bring faster response but causes high output voltage during no−load as well.

The capacitor  $C_4$  connected to COMP pin creates a type I compensation network, i.e. the value affects the gain and phase margin of the feedback loop.

Sensing signal of the end of the inductor demagnetization is connected to DGM pin through resistors  $R_1$ ,  $R_2$  and  $R_8$ . These resistors have to withstand the voltage of input power source and reduce the maximum current value to 2 mA during on−time. During off−time, these resistors *R*1, *R*2 and  $R_8$  create a resistor divider with 47 k $\Omega$  internal resistor  $R_{\text{int}}$ .

The Zener diode  $D_4$  is prepared to clamp output voltage when it is needed, otherwise high output voltage causes Over−Voltage Protection on VCC pin.

The low−voltage part of the *IC*1 is supplied via VCCLV pin with connected ceramic capacitor  $C_2$  for better decoupling from output voltage. This capacitor also provides stability of supply voltage when the internal switch connected to VCCLV pin supplies the input of the LDO regulator.

VRAW pin is the input of the LDO regulator. The current is transferred from inductor  $L_1$  through INT pin and internal switch to the capacitor  $C_8$  connected to VRAW pin. The capacitor  $C_8$  determines the ripple of VRAW voltage and provides the energy during skip mode operation of switcher – no switching pulses, i.e. the energy for LDO cannot be transferred through INT switch. Therefore, it is recommended to use capacitor with X7R dielectric and  $22 \mu$ F / 16 V as minimum value or 47  $\mu$ F / 10 V.

The capacitor  $C_7$  connected to LDOOUT pin ensures the stability and performance during normal operation and load transients on LDO rail. The PSRR performance based on capacitor  $C_7$  value is shown in datasheet.

The indication of presence of output voltages providing the red LEDs connected to the outputs through solder jumpers  $SJ_1$  and  $SJ_2$ .

CMPIN pin is the input pin of the integrated comparator. This pin is biased by a precise internal  $120 \mu A$  current source – the over−temperature detection can be realized with PTC thermistor connected to this pin. The 100 nF capacitor can be connected in parallel to PTC thermistor for better behavior of over−temperature detection.

The output of the comparator CMPOUT pin crosses from High Z state to low state when voltage on CMPIN pin achieves 1 V. The output goes back to High Z state when voltage on CMPIN pin drops below 0.8 V. Detailed explanation of comparator is stated in datasheet.

STBY pin drives the speed of the comparator. The comparator is slow (300 ns delay) when this pin is grounded and fast (70 ns delay) when 3 V and more is connected to this  $pin - 5.5 V$  is maximum allowed voltage. The input of the STBY pin is internally grounded through 100 k $\Omega$  resistor.

#### **PCB LAYOUT**

The PCB is made as a double layer FR4 board with  $35 \mu m$ copper cladding.



**Figure 2. NCP10970BGEVB – Top Side Layer + Components**



**Figure 3. NCP10970BGEVB – Bottom Side – (a) Layer, (b) Components**



 $(a)$  (b)

**Figure 4. NCP10970BGEVB Board Photo – (a) Top Side, (b) Bottom Side**

### **MEASUREMENTS – GRAPHS AND TABLES**

<span id="page-3-0"></span>



#### **Table 2. EFFICIENCY TABLE**





**Figure 7. Efficiency Graph of NCP10970BGEVB as HV LDO – the 15 V Rail is not Loaded**





\*115/230 Vrms was applied on AC input terminals, 400/600 V was applied on DC input terminals







**Figure 9. Quasi−Peak EMI Measurement NCP10970BGEVB, VIN = 230 Vrms, IOUT = 44 mA, ILDOOUT = 94 mA**



**Figure 10. Quasi−Peak EMI Measurement NCP10970BGEVB, VIN = 115 Vrms, IOUT = 44 mA, ILDOOUT = 94 mA**

#### **MEASUREMENTS – WAVEFORMS**

#### **Startup and Power−down Behavior**



Figure 11. Startup at V<sub>IN</sub> = 115 V, I<sub>OUT</sub> = I<sub>LDOOUT</sub> = **Unloaded**



Figure 13. Startup at  $V_{IN}$  = 115 V,  $I_{OUT}$  = 15 mA, **ILDOOUT = 60 mA**







Figure 12. Startup at V<sub>IN</sub> = 230 V, I<sub>OUT</sub> = I<sub>LDOOUT</sub> = **Unloaded**



**Figure 14. Startup at V<sub>IN</sub> = 230 V, I<sub>OUT</sub> = 15 mA, ILDOOUT = 60 mA**



Figure 16. Power-down at V<sub>IN</sub> = 230 V, I<sub>OUT</sub> = 15 mA, **ILDOOUT = 60 mA; Outputs are in Regulation for 300 ms**

## **Output Voltage Ripple**



Figure 17.  $V_{OUT}$  Ripple for  $V_{IN}$  = 115 V,  $I_{OUT}$  = 5 mA, **ILDOOUT = 30 mA**



Figure 19. V<sub>OUT</sub> Ripple for V<sub>IN</sub> = 115 V,  $I_{OUT}$  = 32 mA, **ILDOOUT = 90 mA**



Figure 18.  $V_{\text{OUT}}$  Ripple for  $V_{\text{IN}}$  = 230 V,  $I_{\text{OUT}}$  = 15 mA,  $I_{LDOOUT}$  = 60 mA



Figure 20. V<sub>OUT</sub> Ripple for V<sub>IN</sub> = 230 V,  $I_{\text{OUT}}$  = 60 mA, **ILDOOUT = 76 mA**













Figure 23. Response at  $I_{OUT}$  = 15 mA to 100 mA, **ILDOOUT = 30 mA, VIN = 115 V, Slew Rate 0.5 A/-s**



Figure 25. Response at  $I_{OUT} = 2$  mA to 120 mA, **ILDOOUT = 30 mA, VIN = 115 V, Slew Rate 0.5 A/-s**







Figure 24. Response at  $I_{OUT}$  = 15 mA to 100 mA, **ILDOOUT = 30 mA, VIN = 230 V, Slew Rate 0.5 A/-s**



Figure 26. Response at  $I_{OUT} = 2$  mA to 120 mA, **ILDOOUT = 30 mA, VIN = 230 V, Slew Rate 0.5 A/-s**



Figure 28. Response at  $I_{LDOOUT}$  = 30 mA to 108 mA, **IOUT = 5 mA, VIN = 230 V, Slew Rate 0.5 A/-s**

#### **Protections**



**Figure 29. Timer−based Over−current Protection,**  $I_{OUT}$  = 5mA to 150 mA,  $I_{LDOOUT}$  = 30 mA,  $V_{IN}$  = 230 V



**Figure 31. Timer−based Over−current Protection −** Short Circuit,  $I_{OUT}$  = Short,  $I_{LDOOUT}$  = 30 mA, V<sub>IN</sub> = 230 V



**Figure 33. LDO Over−current Protection – Short** Circuit on LDO Rail,  $I_{OUT} = 30$  mA,  $I_{LDOOUT} = Short$ , **VIN = 230 V**



**Figure 30. Auto−recovery Over−current Protection, IOUT = 150 mA, ILDOOUT = 30 mA, VIN = 230 V**



Figure 32. Short Circuit During Startup, I<sub>OUT</sub> = Short,  $I_{LDOOUT}$  = 30 mA,  $V_{IN}$  = 230 V



**Figure 34. LDO Over−current Protection –** Over-loaded LDO Rail,  $I<sub>OUT</sub> = 30$  mA,  $I<sub>LDOOUT</sub> = 30$  to **200 mA, VIN = 230 V**

### **Comparator Behavior**



**Figure 35. Comparator Behavior in Standby Mode, STBY Pin is Grounded**

#### **Table 4. BILL OF MATERIALS**



NOTES: All parts are Lead−free TH = Through Hole

> **[www.onsemi.com](http://www.onsemi.com/) 12**