# Boost Converter -Sync-Rect, PFM, DC-DC, True-Cutoff, Ring-Killer 600 mA

NCP1421 is a monolithic micropower high-frequency step-up switching converter IC specially designed for battery-operated hand-held electronic products up to 600 mA loading. It integrates Sync-Rect to improve efficiency and to eliminate the external Schottky Diode. High switching frequency (up to 1.2 MHz) allows for a low profile, small-sized inductor and output capacitor to be used. When the device is disabled, the internal conduction path from LX or BAT to OUT is fully blocked and the OUT pin is isolated from the battery. This True-Cutoff function reduces the shutdown current to typically only 50 nA. Ring-Killer is also integrated to eliminate the high-frequency ringing in discontinuous conduction mode. In addition to the above, Low-Battery Detector, Logic-Controlled Shutdown, Cycle-by-Cycle Current Limit and Thermal Shutdown provide value-added features for various battery-operated applications. With all these functions on, the quiescent supply current is typically only 8.5 µA. This device is available in the compact and low profile Micro8<sup>™</sup> package.

#### **Features**

- High Efficiency: 94% for 3.3 V Output at 200 mA from 2.5 V Input 88% for 3.3 V Output at 500 mA from 2.5 V Input
- High Switching Frequency, up to 1.2 MHz (not hitting current limit)
- Output Current up to 600 mA at  $V_{IN}$  = 2.5 V and  $V_{OUT}$  = 3.3 V
- True-Cutoff Function Reduces Device Shutdown Current to typically 50 nA
- Anti-Ringing Ring-Killer for Discontinuous Conduction Mode
- High Accuracy Reference Output, 1.20 V ±1.5%, can Supply 2.5 mA Loading Current when V<sub>OUT</sub> > 3.3 V
- Low Quiescent Current of 8.5 μA
- Integrated Low-Battery Detector
- Open Drain Low-Battery Detector Output
- 1.0 V Startup at No Load Guaranteed
- Output Voltage from 1.5 V to 5.0 V Adjustable
- 1.5 A Cycle-by-Cycle Current Limit
- Multi-function Logic-Controlled Shutdown Pin
- On Chip Thermal Shutdown with Hysteresis
- Pb-Free Package is Available

#### **Typical Applications**

- Personal Digital Assistants (PDA)
- Handheld Digital Audio Products
- Camcorders and Digital Still Cameras
- Hand-held Instruments
- Conversion from one to two Alkaline, NiMH, NiCd Battery Cells to 3.0-5.0 V or one Lithium-ion cells to 5.0 V
- White LED Flash for Digital Cameras



#### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAM



Micro8 DM SUFFIX CASE 846A



1421 = Specific Device Code

A = Assembly Location

/ = Year

W = Work Week

= Pb-Free Package
 (Note: Microdot may be in either location)

#### **PIN CONNECTIONS**

| FB 1     | 0          | 8 OUT |
|----------|------------|-------|
| LBI/EN 2 |            | 7 LX  |
| LBO 3    |            | 6 GNE |
| REF 4    |            | 5 BAT |
| ι        | (Top View) | J     |

#### ORDERING INFORMATION

| Device       | Package             | Shipping†        |
|--------------|---------------------|------------------|
| NCP1421DMR2  | Micro8              | 4000 Tape & Reel |
| NCP1421DMR2G | Micro8<br>(Pb-Free) | 4000 Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Detailed Block Diagram

#### **PIN FUNCTION DESCRIPTIONS**

| Pin | Symbol | Description                                                                                                                                                                           |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | FB     | Output Voltage Feedback Input.                                                                                                                                                        |
| 2   | LBI/EN | Low-Battery Detector Input and IC Enable. With this pin pulled down below 0.5 V, the device is disabled and enters the shutdown mode.                                                 |
| 3   | LBO    | Open–Drain Low–Battery Detector Output. Output is LOW when $V_{LBI}$ is < 1.20 V. LBO is high impedance in shutdown mode.                                                             |
| 4   | REF    | 1.20 V Reference Voltage Output, bypass with 1.0 $\mu$ F capacitor. If this pin is not loaded, bypass with 300 nF capacitor; this pin can be loaded up to 2.5 mA @ $V_{OUT}$ = 3.3 V. |
| 5   | BAT    | Battery input connection for internal ring-killer.                                                                                                                                    |
| 6   | GND    | Ground.                                                                                                                                                                               |
| 7   | LX     | N-Channel and P-Channel Power MOSFET drain connection.                                                                                                                                |
| 8   | OUT    | Power Output. OUT also provides bootstrap power to the device.                                                                                                                        |

#### MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted.)

| Rating                                                                            | Symbol                             | Value       | Unit       |
|-----------------------------------------------------------------------------------|------------------------------------|-------------|------------|
| Power Supply (Pin 8)                                                              | V <sub>OUT</sub>                   | -0.3, 5.5   | V          |
| Input/Output Pins (Pin 1–5, Pin 7)                                                | V <sub>IO</sub>                    | -0.3, 5.5   | V          |
| Thermal Characteristics Micro8 Plastic Package Thermal Resistance Junction-to-Air | P <sub>D</sub><br>R <sub>θJA</sub> | 520<br>240  | mW<br>°C/W |
| Operating Junction Temperature Range                                              | TJ                                 | -40 to +150 | °C         |
| Operating Ambient Temperature Range                                               | T <sub>A</sub>                     | -40 to +85  | °C         |
| Storage Temperature Range                                                         | T <sub>stg</sub>                   | -55 to +150 | °C         |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- 1. This device contains ESD protection and exceeds the following tests: Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22-A114. \*Except OUT pin, which is 1k V. Machine Model (MM) ±2.0 V per JEDEC standard: JESD22-A113. Except OUT pin, which is 100 V.

  2. The maximum package power dissipation limit must not be exceeded.  $P_D = \frac{T_J(\text{max}) - T_A}{R_{B,J,\Delta}}$

$$P_D = \frac{T_{J(max)} - T_{A}}{R_{\theta JA}}$$

- $P_D = \frac{S(HBA)}{R_{\theta}JA}$ 3. Latchup Current Maximum Rating: ±150 mA per JEDEC standard: JESD78.
  4. Moisture Sensitivity Level: MSL 1 per IPC/JEDEC standard: J–STD–020A.

### $\textbf{ELECTRICAL CHARACTERISTICS} \ (V_{OUT} = 3.3 \ V, \ T_A = 25^{\circ}C \ \text{for typical value}, \ -40^{\circ}C \ \leq \ T_A \ \leq \ 85^{\circ}C \ \text{for min/max values unless}$ otherwise noted.)

| Characteristic                                                                                                                                                  | Symbol                | Min   | Тур   | Max   | Unit  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-------|-------|-------|
| Operating Voltage                                                                                                                                               | V <sub>IN</sub>       | 1.0   | -     | 5.0   | V     |
| Output Voltage Range                                                                                                                                            | V <sub>OUT</sub>      | 1.5   | -     | 5.0   | V     |
| Reference Voltage (V <sub>OUT</sub> = 3.3 V, I <sub>LOAD</sub> = 0 $\mu$ A, C <sub>REF</sub> = 200 nF, T <sub>A</sub> = 25°C)                                   | V <sub>REF_NL</sub>   | 1.183 | 1.200 | 1.217 | V     |
| Reference Voltage (V <sub>OUT</sub> = 3.3 V, I <sub>LOAD</sub> = 0 $\mu$ A, C <sub>REF</sub> = 200 nF, T <sub>A</sub> = -40°C to 85°C)                          | V <sub>REF_NL</sub>   | 1.174 | -     | 1.220 | V     |
| Reference Voltage Temperature Coefficient                                                                                                                       | TC <sub>VREF</sub>    | -     | 0.03  | -     | mV/°C |
| Reference Voltage Load Current (V <sub>OUT</sub> = 3.3 V, V <sub>REF</sub> = V <sub>REF</sub> <sub>NL</sub> $\pm$ 1.5% C <sub>REF</sub> = 1.0 $\mu$ F) (Note 5) | I <sub>REF</sub>      | _     | 2.5   | _     | mA    |
| Reference Voltage Load Regulation (V <sub>OUT</sub> = 3.3 V, I <sub>LOAD</sub> = 0 to 100 $\mu$ A, C <sub>REF</sub> = 1.0 $\mu$ F)                              | V <sub>REF_LOAD</sub> | _     | 0.05  | 1.0   | mV    |
| Reference Voltage Line Regulation (V <sub>OUT</sub> from 1.5 V to 5.0 V, C <sub>REF</sub> = 1.0 $\mu$ F)                                                        | V <sub>REF_LINE</sub> | -     | 0.05  | 1.0   | mV/V  |
| FB Input Threshold (I <sub>LOAD</sub> = 0 mA, T <sub>A</sub> = 25°C)                                                                                            | V <sub>FB</sub>       | 1.192 | 1.200 | 1.208 | V     |
| FB Input Threshold ( $I_{LOAD} = 0$ mA, $T_A = -40^{\circ}$ C to 85°C)                                                                                          | V <sub>FB</sub>       | 1.184 | -     | 1.210 | V     |
| LBI Input Threshold (I <sub>LOAD</sub> = 0 mA, T <sub>A</sub> = -40°C to 85°C)                                                                                  | V <sub>LBI</sub>      | 1.162 |       | 1.230 | V     |
| LBI Input Threshold (T <sub>A</sub> = 25°C)                                                                                                                     | V <sub>LBI</sub>      | 1.182 | 1.200 | 1.218 | V     |
| Internal NFET ON-Resistance                                                                                                                                     | R <sub>DS(ON)_N</sub> | -     | 0.3   | -     | Ω     |
| Internal PFET ON-Resistance                                                                                                                                     | R <sub>DS(ON)_P</sub> | -     | 0.3   | -     | Ω     |
| LX Switch Current Limit (N-FET) (Note 7)                                                                                                                        | I <sub>LIM</sub>      | -     | 1.5   | -     | Α     |
| Operating Current into BAT $(V_{BAT} = 1.8 \text{ V}, V_{FB} = 1.8 \text{ V}, V_{LX} = 1.8 \text{ V}, V_{OUT} = 3.3 \text{ V})$                                 | I <sub>QBAT</sub>     | -     | 1.3   | 3     | μΑ    |
| Operating Current into OUT (V <sub>FB</sub> = 1.4 V, V <sub>OUT</sub> = 3.3 V)                                                                                  | IQ                    | -     | 8.5   | 14    | μΑ    |
| LX Switch MAX. ON–Time ( $V_{FB}$ = 1.0 V, $V_{OUT}$ = 3.3 V, $T_A$ = 25°C)                                                                                     | t <sub>ON</sub>       | 0.46  | 0.72  | 1.15  | μs    |
| LX Switch MIN. OFF–Time ( $V_{FB}$ = 1.0 V, $V_{OUT}$ = 3.3 V, $T_A$ = 25°C)                                                                                    | t <sub>OFF</sub>      | -     | 0.12  | 0.22  | μs    |
| FB Input Current                                                                                                                                                | I <sub>FB</sub>       | -     | 1.0   | 50    | nA    |
| True-Cutoff Current into BAT (LBI/EN = GND, V <sub>OUT</sub> = 0, V <sub>IN</sub> = 3.3 V, LX = 3.3 V)                                                          | I <sub>BAT</sub>      | _     | 50    | -     | nA    |
| BAT-to-LX Resistance (V <sub>FB</sub> = 1.4 V, V <sub>OUT</sub> = 3.3 V) (Note 7)                                                                               | R <sub>BAT_LX</sub>   | -     | 100   | -     | Ω     |
| LBI/EN Input Current                                                                                                                                            | I <sub>LBI</sub>      | -     | 1.5   | 50    | nA    |
| LBO Low Output Voltage (V <sub>LBI</sub> = 0, I <sub>SINK</sub> = 1.0 mA)                                                                                       | V <sub>LBO_L</sub>    | -     | -     | 0.2   | V     |
| Soft–Start Time ( $V_{IN}$ = 2.5 V, $V_{OUT}$ = 5.0 V, $C_{REF}$ = 200 nF) (Note 6)                                                                             | T <sub>SS</sub>       | -     | 1.5   | 20    | ms    |
| EN Pin Shutdown Threshold (T <sub>A</sub> = 25°C)                                                                                                               | V <sub>SHDN</sub>     | 0.35  | 0.5   | 0.67  | V     |
| Thermal Shutdown Temperature (Note 7)                                                                                                                           | T <sub>SHDN</sub>     | -     | -     | 145   | °C    |
| Thermal Shutdown Hysteresis (Note 7)                                                                                                                            | T <sub>SDHYS</sub>    | -     | 30    | _     | °C    |

Loading capability increases with V<sub>OUT</sub>.
 Design guarantee, value depends on voltage at V<sub>OUT</sub>.
 Values are design guaranteed.



Figure 2. Reference Voltage vs. Output Current





Figure 4. Reference Voltage vs. Temperature



Figure 5. Switch ON Resistance vs. Temperature



Figure 6. L<sub>X</sub> Switch Max. ON Time vs. Temperature



Figure 7. Minimum Startup Battery Voltage vs. Loading Current



Figure 8. Efficiency vs. Load Current



Figure 10. Efficiency vs. Load Current



Figure 12. Efficiency vs. Load Current



Figure 9. Efficiency vs. Load Current



Figure 11. Efficiency vs. Load Current



Figure 13. Efficiency vs. Load Current



Figure 14. Output Voltage Change vs. Load Current



Figure 16. Battery Input Voltage vs. Output Ripple Voltage



Figure 18. No Load Operating Current vs. Input Voltage at OUT Pin



Figure 15. Output Voltage Change vs. Load Current



Upper Trace: Voltage at LBI Pin, 1.0 V/Division Lower Trace: Voltage at LBO Pin, 1.0 V/Division

Figure 17. Low Battery Detect



Upper Trace: Input Voltage Waveform, 1.0 V/Division Lower Trace: Output Voltage Waveform, 2.0 V/Division

Figure 19. Startup Transient Response



(V<sub>IN</sub> = 2.5 V, V<sub>OUT</sub> = 3.3 V, I<sub>LOAD</sub> = 50 mA; L = 5.6  $\mu$ H, C<sub>OUT</sub> = 22  $\mu$ F) Upper Trace: Output Voltage Ripple, 20 mV/Division Lower Trace: Voltage at Lx pin, 1.0 V/Division

Figure 20. Discontinuous Conduction Mode Switching Waveform



(V<sub>IN</sub> = 1.5 V to 2.5 V; L = 5.6  $\mu$ H, C<sub>OUT</sub> = 22 $\mu$ F, I<sub>LOAD</sub> = 100 mA) Upper Trace: Output Voltage Ripple, 100 mV/Division Lower Trace: Battery Voltage, V<sub>IN</sub>, 1.0 V/Division

Figure 22. Line Transient Response for V<sub>OUT</sub> = 3.3 V



(V<sub>OUT</sub> = 3.3 V, I<sub>LOAD</sub> = 50 mA to 500 mA; L = 5.6  $\mu$ H, C<sub>OUT</sub> = 22  $\mu$ F) Upper Trace: Output Voltage Ripple, 50 mV/Division Lower Trace: Load Current, I<sub>LOAD</sub>, 500 mA/Division

Figure 24. Load Transient Response For V<sub>IN</sub> = 2.5 V



(V<sub>IN</sub> = 2.5 V, V<sub>OUT</sub> = 3.3 V, I<sub>LOAD</sub> = 500 mA; L = 5.6  $\mu$ H, C<sub>OUT</sub> = 22 $\mu$ F) Upper Trace: Output Voltage Ripple, 20 mV/Division Lower Trace: Voltage at LX pin, 1.0 V/Division

Figure 21. Continuous Conduction Mode Switching Waveform



(V<sub>IN</sub> = 1.5 V to 2.5 V; L = 5.6  $\mu$ H, C<sub>OUT</sub> = 22 $\mu$ F, I<sub>LOAD</sub> = 100 mA) Upper Trace: Output Voltage Ripple, 100 mV/Division Lower Trace: Battery Voltage, V<sub>IN</sub>. 1.0 V/Division

Figure 23. Line Transient Response For V<sub>OUT</sub> = 5.0 V



(V<sub>OUT</sub> = 5.0 V, I<sub>LOAD</sub> = 50 mA to 500 mA; L = 5.6  $\mu$ H, C<sub>OUT</sub> = 22  $\mu$ F) Upper Trace: Output Voltage Ripple, 100 mV/Division Lower Trace: Load Current, I<sub>LOAD</sub>, 500 mA/Division

Figure 25. Load Transient Response For V<sub>IN</sub> = 3.0 V

#### **DETAILED OPERATION DESCRIPTION**

NCP1421 is a monolithic micropower high-frequency step-up voltage switching converter IC specially designed for battery operated hand-held electronic products up to 600 mA loading. It integrates a Synchronous Rectifier to improve efficiency as well as to eliminate the external Schottky diode. High switching frequency (up to 1.2 MHz) allows for a low profile inductor and output capacitor to be used. Low-Battery Detector, Logic-Controlled Shutdown, and Cycle-by-Cycle Current Limit provide value-added features for various battery-operated applications. With all these functions ON, the quiescent supply current is typically only 8.5  $\mu A$ . This device is available in a compact Micro8 package.

#### **PFM Regulation Scheme**

From the simplified functional diagram (Figure 1), the output voltage is divided down and fed back to pin 1 (FB). This voltage goes to the non-inverting input of the PFM comparator whereas the comparator's inverting input is connected to the internal voltage reference, REF. A switching cycle is initiated by the falling edge of the comparator, at the moment the main switch (M1) is turned ON. After the maximum ON-time (typically 0.72 µS) elapses or the current limit is reached, M1 is turned OFF and the synchronous switch (M2) is turned ON. The M1 OFF time is not less than the minimum OFF-time (typically 0.12 µS), which ensures complete energy transfer from the inductor to the output capacitor. If the regulator is operating in Continuous Conduction Mode (CCM), M2 is turned OFF just before M1 is supposed to be ON again. If the regulator is operating in Discontinuous Conduction Mode (DCM), which means the coil current will decrease to zero before the new cycle starts, M1 is turned OFF as the coil current is almost reaching zero. The comparator (ZLC) with fixed offset is dedicated to sense the voltage drop across M2 as it is conducting; when the voltage drop is below the offset, the ZLC comparator output goes HIGH and M2 is turned OFF. Negative feedback of closed-loop operation regulates voltage at pin 1 (FB) equal to the internal reference voltage (1.20 V).

#### **Synchronous Rectification**

The Synchronous Rectifier is used to replace the Schottky Diode to reduce the conduction loss contributed by the forward voltage of the Schottky Diode. The Synchronous Rectifier is normally realized by powerFET with gate control circuitry that incorporates relatively complicated timing concerns.

As the main switch (M1) is being turned OFF and the synchronous switch M2 is just turned ON with M1 not being completely turned OFF, current is shunt from the output bulk capacitor through M2 and M1 to ground. This power loss lowers overall efficiency and possibly damages the switching FETs. As a general practice, a certain amount

of dead time is introduced to make sure M1 is completely turned OFF before M2 is being turned ON.

The previously mentioned situation occurs when the regulator is operating in CCM, M2 is being turned OFF, M1 is just turned ON, and M2 is not being completely turned OFF. A dead time is also needed to make sure M2 is completely turned OFF before M1 is being turned ON.

As coil current is dropped to zero when the regulator is operating in DCM, M2 should be OFF. If this does not occur, the reverse current flows from the output bulk capacitor through M2 and the inductor to the battery input, causing damage to the battery. The ZLC comparator comes with fixed offset voltage to switch M2 OFF before any reverse current builds up. However, if M2 is switched OFF too early, large residue coil current flows through the body diode of M2 and increases conduction loss. Therefore, determination of the offset voltage is essential for optimum performance. With the implementation of the synchronous rectification scheme, efficiency can be as high as 94% with this device.

#### Cycle-by-Cycle Current Limit

In Figure 1, a SENSEFET is used to sample the coil current as M1 is ON. With that sample current flowing through a sense resistor, a sense–voltage is developed. The threshold detector ( $I_{LIM}$ ) detects whether the sense–voltage is higher than the preset level. If the sense voltage is higher than the present level, the detector output notifies the Control Logic to switch OFF M1, and M1 can only be switched ON when the next cycle starts after the minimum OFF–time (typically 0.12  $\mu$ S). With proper sizing of the SENSEFET and sense resistor, the peak coil current limit is typically set at 1.5 A.

#### **Voltage Reference**

The voltage at REF is typically set at 1.20 V and can output up to 2.5 mA with load regulation  $\pm 2\%$  at  $V_{OUT}$  equal to 3.3 V. If  $V_{OUT}$  is increased, the REF load capability can also be increased. A bypass capacitor of 200 nF is required for proper operation when REF is not loaded. If REF is loaded, a 1.0  $\mu F$  capacitor at the REF pin is needed.

#### True-Cutoff

The NCP1421 has a True-Cutoff function controlled by the multi-function pin LBI/EN (pin 2). Internal circuitry can isolate the current through the body diode of switch M2 to load. Thus, it can eliminate leakage current from the battery to load in shutdown mode and significantly reduce battery current consumption during shutdown. The shutdown function is controlled by the voltage at pin 2 (LBI/EN). When pin 2 is pulled to lower than 0.3 V, the controller enters shutdown mode. In shutdown mode, when switches M1 and M2 are both switched OFF, the internal

reference voltage of the controller is disabled and the controller typically consumes only 50 nA of current. If the pin 2 voltage is raised to higher than 0.5 V (for example, by a resistor connected to  $V_{\rm IN}$ ), the IC is enabled again, and the internal circuit typically consumes 8.5  $\mu$ A of current from the OUT pin during normal operation.

#### **Low-Battery Detection**

A comparator with 30 mV hysteresis is applied to perform the low-battery detection function. When pin 2

(LBI/EN) is at a voltage (defined by a resistor divider from the battery voltage) lower than the internal reference voltage of 1.20 V, the comparator output turns on a 50  $\Omega$  low side switch. It pulls down the voltage at pin 3 (LBO) which requires a hundred to a thousand  $k\Omega$  of external pull-high resistance. If the pin 2 voltage is higher than 1.20 V + 30 mV, the comparator output turns off the 50  $\Omega$  low side switch. When this occurs, pin 3 becomes high impedance and its voltage is pulled high again.

#### APPLICATIONS INFORMATION

#### **Output Voltage Setting**

A typical application circuit is shown in Figure 26. The output voltage of the converter is determined by the external feedback network comprised of R1 and R2. The relationship is given by:

$$V_{OUT} = 1.20 V \times \left(1 + \frac{R1}{R2}\right)$$

where R1 and R2 are the upper and lower feedback resistors, respectively.

#### **Low Battery Detect Level Setting**

The Low Battery Detect Voltage of the converter is determined by the external divider network that is comprised of R3 and R4. The relationship is given by:

$$V_{LB} = 1.20 \text{ V} \times \left(1 + \frac{R3}{R4}\right)$$

where R3 and R4 are the upper and lower divider resistors respectively.

#### **Inductor Selection**

The NCP1421 is tested to produce optimum performance with a 5.6  $\mu$ H inductor at  $V_{IN}=2.5$  V and  $V_{OUT}=3.3$  V, supplying an output current up to 600 mA. For other input/output requirements, inductance in the range 3  $\mu$ H to 10  $\mu$ H can be used according to end application specifications. Selecting an inductor is a compromise between output current capability, inductor saturation limit, and tolerable output voltage ripple. Low inductance values can supply higher output current but also increase the ripple at output and reduce efficiency. On the other hand, high inductance values can improve output ripple and efficiency; however, it is also limited to the output current capability at the same time.

Another parameter of the inductor is its DC resistance. This resistance can introduce unwanted power loss and reduce overall efficiency. The basic rule is to select an inductor with the lowest DC resistance within the board space limitation of the end application. In order to help with the inductor selection, reference charts are shown in Figure 27 and 28.

#### **Capacitors Selection**

In all switching mode boost converter applications, both the input and output terminals see impulsive voltage/current waveforms. The currents flowing into and out of the capacitors multiply with the Equivalent Series Resistance (ESR) of the capacitor to produce ripple voltage at the terminals. During the Syn-Rect switch-off cycle, the charges stored in the output capacitor are used to sustain the output load current. Load current at this period and the ESR combine and reflect as ripple at the output terminals. For all cases, the lower the capacitor ESR, the lower the ripple voltage at output. As a general guideline, low ESR capacitors should be used. Ceramic capacitors have the lowest ESR, but low ESR tantalum capacitors can also be used as an alternative.

#### **PCB Layout Recommendations**

Good PCB layout plays an important role in switching mode power conversion. Careful PCB layout can help to minimize ground bounce, EMI noise, and unwanted feedback that can affect the performance of the converter. Hints suggested below can be used as a guideline in most situations.

#### Grounding

A star-ground connection should be used to connect the output power return ground, the input power return ground, and the device power ground together at one point. All high-current paths must be as short as possible and thick enough to allow current to flow through and produce insignificant voltage drop along the path. The feedback signal path must be separated from the main current path and sense directly at the anode of the output capacitor.

#### **Components Placement**

Power components (i.e., input capacitor, inductor and output capacitor) must be placed as close together as possible. All connecting traces must be short, direct, and thick. High current flowing and switching paths must be kept away from the feedback (FB, pin 1) terminal to avoid unwanted injection of noise into the feedback path.

#### **Feedback Network**

Feedback of the output voltage must be a separate trace detached from the power path. The external feedback network must be placed very close to the feedback (FB, pin 1) pin and sense the output voltage directly at the anode of the output capacitor.

#### TYPICAL APPLICATION CIRCUIT



Figure 26. Typical Application Schematic for 2 Alkaline Cells Supply

#### **GENERAL DESIGN PROCEDURES**

Switching mode converter design is considered a complicated process. Selecting the right inductor and capacitor values can allow the converter to provide optimum performance. The following is a simple method based on the basic first-order equations to estimate the inductor and capacitor values for NCP1421 to operate in Continuous Conduction Mode (CCM). The set component values can be used as a starting point to fine tune the application circuit performance. Detailed bench testing is still necessary to get the best performance out of the circuit.

Design Parameters:

$$\begin{split} &V_{IN}=1.8~V~to~3.0~V,~Typical~2.4~V\\ &V_{OUT}=3.3~V\\ &I_{OUT}=500~mA~(600~mA~max)\\ &V_{LB}=2.0~V\\ &V_{OUT-RIPPLE}=45~mV_{p-p}~at~I_{OUT}=500~mA \end{split}$$

C. I. I. A. II. I.

Calculate the feedback network:

Select R2 = 200 k

R1 = R2 
$$\left(\frac{\text{VOUT}}{\text{VREF}} - 1\right)$$

R1 = 200 k  $\left(\frac{3.3 \text{ V}}{1.20 \text{ V}} - 1\right)$  = 350 k

Calculate the Low Battery Detect divider:

$$\begin{split} V_{LB} &= 2.0 \text{ V} \\ \text{Select R4} &= 330 \text{ k} \\ \text{R3} &= \text{R4} \left( \frac{\text{VLB}}{\text{VREF}} - 1 \right) \\ \text{R3} &= 300 \text{ k} \left( \frac{2.0 \text{ V}}{1.20 \text{ V}} - 1 \right) = 220 \text{ k} \end{split}$$

Determine the Steady State Duty Ratio, D, for typical  $V_{\rm IN}$ . The operation is optimized around this point:

$$\frac{VOUT}{VIN} = \frac{1}{1 - D}$$

$$D = 1 - \frac{VIN}{VOUT} = 1 - \frac{2.4 \text{ V}}{3.3 \text{ V}} = 0.273$$

Determine the average inductor current,  $I_{LAVG,}$  at maximum  $I_{OUT}$ :

$$I_{LAVG} = \frac{IOUT}{1 - D} = \frac{500 \text{ mA}}{1 - 0.273} = 688 \text{ mA}$$

Determine the peak inductor ripple current, I<sub>RIPPLE-P</sub>, and calculate the inductor value:

Assume I<sub>RIPPLE-P</sub> is 20% of I<sub>LAVG</sub>. The inductance of the power inductor can be calculated as follows:

$$L = \frac{VIN \times tON}{2 \, IRIPPLE - P} = \frac{2.4 \, V \times 0.75 \, \mu S}{2 \, (137.6 \, mA)} = \, 6.5 \, \mu H$$

A standard value of 6.5 µH is selected for initial trial.

Determine the output voltage ripple,  $V_{OUT-RIPPLE}$ , and calculate the output capacitor value:

 $V_{OUT-RIPPLE} = 40 \text{ mV}_{P-P} \text{ at } I_{OUT} = 500 \text{ mA}$ 

$$C_{OUT} > \frac{I_{OUT} \times t_{ON}}{V_{OUT} - RIPPLE} - I_{OUT} \times ESR_{COUT}$$

where  $t_{ON} = 0.75$  uS and  $ESR_{COUT} = 0.05 \Omega$ ,

$$C_{OUT} > \frac{500~\text{mA} \times 0.75~\mu\text{S}}{45~\text{mV} - 500~\text{mA} \times 0.05~\Omega} = ~18.75~\mu\text{F}$$

From the previous calculations, you need at least  $18.75~\mu F$  in order to achieve the specified ripple level at the conditions stated. Practically, a capacitor that is one level larger is used to accommodate factors not taken into account in the calculations. Therefore, a capacitor value of  $22~\mu F$  is selected. The NCP1421 is internally compensated for most applications, but in case additional compensation

is required, the capacitor C4 can be used as external compensation adjustment to improve system dynamics.

In order to provide an easy way for customers to select external parts for NCP1421 in different input voltage and output current conditions, values of inductance and capacitance are suggested in Figure 27, 28 and 29.



21 18 15 12 9 6  $I_{OUT} = 500 \text{ mA}$ 1.9 2.2 2.5 2.8 3.1 3.4 3.7 4.0 1.6 INPUT VOLTAGE (V)

Figure 27. Suggested Inductance of V<sub>OUT</sub> = 3.3 V

Figure 28. Suggested Inductance of V<sub>OUT</sub> = 5.0 V



Figure 29. Suggested Capacitance for Output Capacitor

**Table 1. Suggestions for Passive Components** 

| Output Current | Inductors                         | Capacitors                                 |
|----------------|-----------------------------------|--------------------------------------------|
| 500 mA         | Sumida CR43, CR54,CDRH6D28 series | Panasonic ECJ series<br>Kemet TL494 series |
| 250 mA         | Sumida CR32 series                | Panasonic ECJ series<br>Kemet TL494 series |

Micro8 is a trademark of International Rectifier. SENSEFET is a trademark of Semiconductor Components Industries, LLC.



#### Micro8 CASE 846A-02 ISSUE K

**DATE 16 JUL 2020** 

# $\mathbf{H}\mathbf{H}\mathbf{H}\mathbf{H}$ DETAIL A **♦** 0.08 (0.003)**₩** C BS AS

NOTE 3 TOP VIEW





0.65

#### RECOMMENDED MOUNTING FOOTPRINT

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS

-8X 0.80

5.25

- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION E DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F.
- DATUMS A AND B ARE TO BE DETERMINED AT DATUM F.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.



| GENERIC |          |  |  |  |
|---------|----------|--|--|--|
| MARKING | DIAGRAM* |  |  |  |



XXXX = Specific Device Code Α = Assembly Location

Υ = Year W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:                 | STYLE 2: |          | STYLE 3:                   |
|--------------------------|----------|----------|----------------------------|
| PIN 1. SOURCE            | PIN 1.   | SOURCE 1 | PIN 1. N-SOURCE            |
| 2. SOURCE                | 2.       | GATE 1   | 2. N-GATE                  |
| <ol><li>SOURCE</li></ol> | 3.       | SOURCE 2 | <ol><li>P-SOURCE</li></ol> |
| 4. GATE                  | 4.       | GATE 2   | 4. P-GATE                  |
| 5. DRAIN                 | 5.       | DRAIN 2  | 5. P-DRAIN                 |
| 6. DRAIN                 | 6.       | DRAIN 2  | 6. P-DRAIN                 |
| 7. DRAIN                 | 7.       | DRAIN 1  | 7. N-DRAIN                 |
| 8. DRAIN                 | 8.       | DRAIN 1  | 8. N-DRAIN                 |
|                          |          |          |                            |

| DOCUMENT NUMBER: | 98ASB14087C | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | MICRO8      |                                                                                                                                                                                  | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.