## Adjustable Current-Limiting Power-Distribution Switches

The NCP383 is a single input dual outputs power–distribution switch designed for applications where heavy capacitive loads and short–circuits are likely to be encountered, incorporating two very low  $R_{DS(on)}$ , N–channel MOSFETs in a single package. Each channel of the device limits the output current to a desired level by switching into a constant–current mode when the output load exceeds the current–limit threshold or a short circuit is present. The current–limit threshold is externally fixed by a pull down resistor placed between  $I_{lim}$  and GND. The power–switches rise and fall times are controlled to minimize current ringing during turn on/off.

An internal reverse-voltage detection comparator disables the power-switch if the output voltage is higher than the input voltage to protect devices on the input side of the switches.

The /FLAGx logic output asserts low during over-current, reverse-voltage or over temperature conditions. The switch is controlled by a logic enable input active low.

#### **Features**

- 2.7 V 5.5 V Operating Range
- Current limit: Adjustable up to 2.8 A
- ± 7.5% Current Limit Accuracy at 2.8 A
- Very fast Over-Current Detection Response: 2 µs (typ)
- 1 µA Maximum Standby Supply Current
- Under Voltage Lock-out (UVLO)
- Soft-Start Prevents Inrush Current
- Thermal Protection
- Soft Turn-off
- Reverse Voltage Protection
- Enable Active Low
- μDFN 3x3 mm
- Compliance to IEC61000-4-2 (Level 4) 8.0 kV (Contact) - 15 kV (Air)
- UL Listed File E343275
- CB IEC60950-ED2 Certified
- CB IEC60950-ED2-AM1 Certified
- This is a Pb-Free Device

#### **Typical Applications**

- Laptops
- USB Ports/Hubs
- TVs



## ON Semiconductor®

http://onsemi.com

## MARKING DIAGRAM



UDFN10 CASE 517CC



A = Assembly Location

L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package

(\*Note: Microdot may be in either location)

#### PIN CONNECTIONS



Exposed pad must be soldered to PCB Ground plane.

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.



Figure 1. Typical Application Circuit: NCP383xMUAJxx

Adjustable Current limit on Channel 1 and Channel 2

## **PIN FUNCTION DESCRIPTION**

| Pin Name | Number | Туре  | Description                                                                                                                                                                                                                                  |
|----------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND      | 1      | Р     | Ground connection.                                                                                                                                                                                                                           |
| IN       | 2, 3   | Р     | Power–switch input voltage; connect a 1 $\mu F$ or greater ceramic capacitor from IN to GND as close as possible to the IC. Both IN pins must be hardwired together on the PCB.                                                              |
| /EN1     | 4      | I     | Enable 1 input, logic low turns on power switch 1 $-$ If channel 1 is not used, do not leave this pin unconnected. Pull it to $V_{\text{IN}}$                                                                                                |
| /EN2     | 5      | I     | Enable 2 input, logic low turns on power switch 2. If channel 2 is not used, do not leave this pin unconnected. Pull it to $V_{\rm IN}$                                                                                                      |
| /FLAG2   | 6      | 0     | Active–low open–drain output 2, asserted during overcurrent, overtemperature, or reverse–voltage conditions. Connect a $10k\Omega$ or greater resistor pull–up, otherwise leave unconnected.                                                 |
| ILIM     | 7      | 0     | External resistor used to set current–limit threshold; recommended $20k\Omega < R_{ILIM} < 120 \ k\Omega$ .                                                                                                                                  |
| OUT2     | 8      | 0     | Power–switch output2; connect a 1 $\mu$ F ceramic capacitor from OUT2 to GND as close as possible to the IC is recommended. A 120 $\mu$ F or greater ceramic capacitor from OUT2 to GND must be connected if the USB requirement is not met. |
| OUT1     | 9      | 0     | Power–switch output1; connect a 1 $\mu$ F ceramic capacitor from OUT1 to GND as close as possible to the IC is recommended. A 120 $\mu$ F or greater ceramic capacitor from OUT1 to GND must be connected if the USB requirement is not met. |
| /FLAG1   | 10     | 0     | Active–low open–drain output 1, asserted during overcurrent, overtemperature, or reverse–voltage conditions. Connect a 10 k $\Omega$ or greater resistor pull–up, otherwise leave unconnected.                                               |
| PAD      | 11     | Therm | Exposed Thermal Pad: Must be soldered to PCB Ground plane                                                                                                                                                                                    |



Figure 2. Block Diagram

#### **MAXIMUM RATINGS**

| Rating                                                                                                | Symbol                                                                                                                                                        | Value             | Unit |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|
| From IN to OUT1, From IN to OUT2 Supply Voltage (Note 1)                                              | V <sub>IN</sub> , V <sub>OUT1</sub> ,V <sub>OUT2</sub>                                                                                                        | -7.0 to +7.0      | V    |
| IN, OUT1,OUT2, /EN1, /EN2, /FLAG1, /FLAG2, ILIM Pins: In/Output (Note 1)                              | V <sub>IN</sub> , V <sub>OUT1</sub> , V <sub>OUT2</sub> ,V <sub>EN1</sub> , V <sub>EN2</sub> ,<br>V <sub>FLAG1</sub> ,V <sub>FLAG2</sub> ,V <sub>ILIM</sub> , | -0.3 to +7.0      | V    |
| /FLAG1, /FLAG2 Sink Current                                                                           | I <sub>SINK</sub>                                                                                                                                             | 2                 | mA   |
| ESD Withstand Voltage (IEC 61000–4–2) (output only, when bypassed with 1.0 $\mu$ F capacitor minimum) | ESD IEC                                                                                                                                                       | 15 Air, 8 contact | kV   |
| Human Body Model (HBM) ESD Rating are (Note 2)                                                        | ESD HBM                                                                                                                                                       | 2000              | V    |
| Machine Model (MM) ESD Rating are (Note 2)                                                            | ESD MM                                                                                                                                                        | 200               | V    |
| Latch-up protection (All Pins) (Note 3)                                                               | LU                                                                                                                                                            | 100               | mA   |
| Maximum Junction Temperature (Note 4)                                                                 | TJ                                                                                                                                                            | -40 to + TSD      | °C   |
| Storage Temperature Range                                                                             | T <sub>STG</sub>                                                                                                                                              | -40 to + 150      | °C   |
| Moisture Sensitivity (Note 5)                                                                         | MSL                                                                                                                                                           | Level 1           |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. According to JEDEC standard JESD22-A108
- 2. This device series contains ESD protection and passes the following tests: Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22–A114 for all pins. Machine Model (MM) ±200 V per JEDEC standard: JESD22-A115 for all pins.
- 3. Latch up Current Maximum Rating: +100 mA per JEDEC standard: JESD78 class II.
- 4. A thermal shutdown protection avoids irreversible damage on the device due to power dissipation
- 5. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020

## **OPERATING CONDITIONS**

| Symbol            | Parameter Conditions               |                                   | Min            | Тур | Max | Unit |      |
|-------------------|------------------------------------|-----------------------------------|----------------|-----|-----|------|------|
| V <sub>IN</sub>   | Operational Power Supply           |                                   | 2.7            |     | 5.5 | V    |      |
| V <sub>ENX</sub>  | Enable Voltage                     |                                   |                | 0   |     | 5.5  |      |
| T <sub>A</sub>    | Ambient Temperature Range          |                                   |                | -40 | 25  | +85  | °C   |
| I <sub>SINK</sub> | /FLAG sink current                 |                                   |                |     | 1   | mA   |      |
| C <sub>IN</sub>   | Decoupling input capacitor         |                                   | 1              |     |     | μF   |      |
| C <sub>OUTX</sub> | Decoupling output capacitor        | USB port per Hub                  |                | 120 |     |      | μF   |
| $R_{\theta JA}$   | Thermal Resistance Junction to Air | DFN-10-12 package (Notes 6 and 7) |                |     | 85  |      | °C/W |
| TJ                | Junction Temperature Range         |                                   |                | -40 | 25  | +125 | °C   |
| I <sub>OUTX</sub> | Recommended Maximum DC current     | Per Channel                       |                |     |     | 2.5  | Α    |
| $P_{D}$           | Power Dissipation Rating (Note 8)  | T <sub>A</sub> ≤ 25 °C            | DFN-10 package | 850 |     |      | mW   |
|                   |                                    | T <sub>A</sub> = 85 °C            | DFN-10 package | 428 |     |      |      |

- Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020
   The R<sub>θ,JA</sub> is dependent of the PCB heat dissipation. Announced thermal resistance is the unless PCB dissipation and can be improve with final PCB layout.
- 8. The maximum power dissipation (PD) is given by the following formula:

$$P_D = \frac{T_{JMAX} - T_A}{R_{\theta JA}}$$

**ELECTRICAL CHARACTERISTICS** Min & Max Limits apply for  $T_A$  between  $-40^{\circ}C$  to  $+85^{\circ}C$  and  $T_J$  up to  $+125^{\circ}C$  for  $V_{IN}$  between 2.5 V to 5.5 V (Unless otherwise noted). Typical values are referenced to  $T_A = +25^{\circ}C$  and  $V_{IN} = 5$  V.

| Symbol              | Parameter                                               | Conditions                                                                     | Conditions                                                        | Min  | Тур | Max      | Unit                                         |
|---------------------|---------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-----|----------|----------------------------------------------|
| POWER SV            | WITCH                                                   |                                                                                |                                                                   | •    | •   |          |                                              |
|                     | Static drain-source on-state                            | T <sub>J</sub> =                                                               | : 25°C                                                            |      | 45  | 70       | _                                            |
| R <sub>DS(on)</sub> | resistance, per channel                                 | –40°C < T <sub>J</sub> < 125°C                                                 |                                                                   |      |     | 95       | mΩ                                           |
| T <sub>R</sub>      | Output rise time                                        | V <sub>IN</sub> = 5 V                                                          |                                                                   | 1.5  | 2.5 | 4        |                                              |
| T <sub>F</sub>      | Output fall time                                        | V <sub>IN</sub> = 5 V                                                          | $R_{LOAD} = 100 \Omega$ (Note 9)                                  | 0.1  |     | 0.5      | ms                                           |
| Logic Pins          |                                                         |                                                                                |                                                                   |      |     |          |                                              |
| V <sub>IHEN</sub>   | High-level input voltage                                |                                                                                |                                                                   | 1.2  |     |          | V                                            |
| V <sub>ILEN</sub>   | Low-level input voltage                                 |                                                                                |                                                                   |      |     | 0.4      | V                                            |
| I <sub>ENx</sub>    | Input current                                           | V <sub>ENx</sub> = 0 V                                                         | ', V <sub>/ENx</sub> = 5 V                                        | -0.5 |     | 0.5      | μΑ                                           |
| T <sub>ON</sub>     | Turn on time                                            |                                                                                |                                                                   | 1    | -   | 9        | ms                                           |
| T <sub>OFF</sub>    | Turn off time                                           | C <sub>LOAD</sub> = 1μF, R <sub>LO</sub>                                       | $_{AD}$ = 100 $\Omega$ (Note 9)                                   | 1    |     | 3        | ms                                           |
| CURRENT             | LIMIT                                                   | I                                                                              |                                                                   |      | 1   |          | <u>.                                    </u> |
|                     | Command limitation about 14 /84                         | Ilimx = 90                                                                     | 0k (Note 10)                                                      | 0.5  | 0.6 | 0.7      |                                              |
| I <sub>OCP</sub>    | Current-limit threshold (Max-<br>imum DC output current | llim                                                                           | c = 56k                                                           | 0.9  | 1   | 1.1      | Α                                            |
| 001                 | I <sub>OUTX</sub> delivered to load)                    | llimx = 20                                                                     | k (Note 10)                                                       | 2.58 | 2.8 | 3.01     |                                              |
| T <sub>DET</sub>    | Response time to short circuit                          | V <sub>IN</sub> = 5 \                                                          | / (Note 10)                                                       |      | 2   |          | μS                                           |
| T <sub>REG</sub>    | Regulation time                                         | IIV ()                                                                         |                                                                   | 1    | 2   | 3        | ms                                           |
| T <sub>OCP</sub>    | Over current protection time                            |                                                                                |                                                                   | 19   | 24  | 29       | ms                                           |
|                     | LTAGE LOCKOUT                                           |                                                                                |                                                                   |      |     | <u> </u> |                                              |
| V <sub>UVLO</sub>   | IN pin low-level input voltage V <sub>IN</sub> rising   |                                                                                | _                                                                 | 2.45 | 2.5 | V        |                                              |
| V <sub>HYST</sub>   | IN pin hysteresis                                       | T <sub>J</sub> = 25°C                                                          |                                                                   | 25   |     |          | mV                                           |
| T <sub>RUVLO</sub>  | Re-arming Time                                          | 1,7 = 25 5                                                                     |                                                                   | 7    | 12  | 15       | ms                                           |
| SUPPLY CI           | <u> </u>                                                |                                                                                |                                                                   | 1    | 1   | <u> </u> |                                              |
| I <sub>INOFF</sub>  | Low-level output supply current.                        | V <sub>IN</sub> = 5 V, No load o<br>V <sub>ENX</sub> = 0 V or V <sub>/EN</sub> | n OUTX, Device OFF<br><sub>UX</sub> = 5 V – T <sub>J</sub> = 25°C |      |     | 1        | μΑ                                           |
| I <sub>INON</sub>   | High-level output supply current.                       | V <sub>IN</sub> = 5 V, No<br>Device ON – R <sub>ILIM</sub>                     | load on OUTX<br>= 56 kΩ – V <sub>ENX</sub> = 5 V                  |      |     | 99       | μΑ                                           |
| I <sub>REV</sub>    | Reverse leakage current                                 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                          |                                                                   |      |     | 1        | μΑ                                           |
| /FLAGx PIN          | NS                                                      |                                                                                |                                                                   | •    | •   | •        |                                              |
| V <sub>OL</sub>     | /FLAGX output low voltage                               | I <sub>/FLAG</sub>                                                             | ζ = 1 mA                                                          |      |     | 400      | mV                                           |
| I <sub>LEAK</sub>   | Off-state leakage                                       | V <sub>/FLAC</sub>                                                             | V <sub>/FLAGX</sub> = 5 V                                         |      |     | 1        | μΑ                                           |
| T <sub>FGL</sub>    | /FLAGX deglitch                                         | /FLAGX de-assertion time due to overcurrent                                    |                                                                   | 3    | 5   | 7        | ms                                           |
| T <sub>FOCP</sub>   | /FLAGX deglitch                                         | /FLAGX assertion due to overcurrent                                            |                                                                   | 5    | 7   | 12       | ms                                           |
| T <sub>FREV</sub>   | /FLAGX deglitch                                         | /FLAGX assertion due to reverse-voltage                                        |                                                                   | 3    | 5   | 7        | ms                                           |
|                     | VOLTAGE PROTECTION                                      |                                                                                |                                                                   |      |     |          |                                              |
| V <sub>REV</sub>    | Reverse voltage threshold                               | V <sub>OUT</sub> -                                                             | V <sub>IN</sub> drop                                              |      | 150 |          | mV                                           |
| V <sub>RHYST</sub>  | Reverse voltage threshold hysteresis                    | V <sub>OUT</sub> - V <sub>IN</sub> drop decrease                               |                                                                   |      | 30  |          | mV                                           |
| THERMAL             | SHUTDOWN                                                |                                                                                |                                                                   |      | •   | •        | •                                            |
| T <sub>SD</sub>     | Thermal shutdown threshold                              |                                                                                |                                                                   |      | 140 |          | °C                                           |
| T <sub>SDOCP</sub>  | Thermal regulation threshold                            |                                                                                |                                                                   |      | 125 |          | °C                                           |
| T <sub>RST</sub>    | Thermal regulation rearming threshold                   |                                                                                |                                                                   |      | 115 |          | °C                                           |

<sup>9.</sup> Parameters are guaranteed for CLOAD and RLOAD connected to the OUT pin with respect to the ground. 10. Guaranteed by design and by characterization



Figure 3. Ton, Toff, Trise, and Tfall

#### **FUNCTIONAL DESCRIPTION**

#### Overview

The NCP383 is a dual high side N channel MOSFET power distribution switches designed to protect the input supply voltage in case of heavy capacitive loads, short circuit or over current. In addition, the high side MOSFETs are turned off during under voltage, thermal shutdown or reverse voltage condition. Thanks to the soft start circuitry, NCP383 is able to limit large current and voltage surges.

#### **Overcurrent Protection**

NCP383 switches into a constant current regulation mode when the output current is above the  $I_{OCP}$  threshold. Depending on the load, the output voltage is decreased accordingly.

 In case of hot plug with heavy capacitive load, the output voltage is brought down to the capacitor voltage.
 The NCP383 will limit the current to the I<sub>OCP</sub> threshold value until the charge of the capacitor is completed.



In case of overload, the current is limited to the I<sub>OCP</sub> value and the voltage value is reduced according to the load by the following relation:

$$V_{OUTX} = R_{LOADX} \times I_{OCP}$$
 (eq. 1)



Figure 5. Overload

 In case of short circuit or huge load, the current is limited to the I<sub>OCP</sub> value within T<sub>DET</sub> time until the short condition is removed. If the output remains shorted or tied to a very low voltage, the junction temperature of the chip exceeds T<sub>SDOCP</sub> value and the device enters in thermal shutdown (MOSFET is turned-off).



Figure 6. Short Circuit

Then, the device enters in timer regulation mode, described in 2 phases:

- Off-phase: Power MOSFET is off during T<sub>OCP</sub> to allow the die temperature to drop.
- On-phase: regulation current mode during T<sub>REG</sub>. The current is regulated to the I<sub>OCP</sub> level.

The timer regulation mode allows the device to handle high thermal dissipation (in case of short circuit for example) within temperature operating condition.

NCP383 stays in on-phase/off-phase loop until the over current condition is removed or enable pin is toggled.

Remark: other regulation mode can be available for different applications. Please contact our ON Semiconductor representative for availability.

# Adjustable Current-Limit Programming NCP383xMUAJxx Version

The R<sub>LIM</sub> resistor connected between ILIM pin and GND determine the current limit threshold according to the electrical characteristic table.



Figure 7. Typical Ilim Curve vs Rlim External Resistor

## /FLAGx Indicators

The /FLAGx pin are an open-drain MOSFET asserted low during over current, reverse-voltage or over

temperature conditions. When an over current or a reverse voltage fault is detected on the power path, /FLAGx pins are asserted low at the end of the associate deglitch time (see electrical characteristics). Due to this feature, the /FLAGx pins are not tied low during the charge of a heavy capacitive load or a voltage transient on output. Deglitch time is  $T_{FOCP}$  for over current fault and  $T_{FREV}$  for reverse voltage. The /FLAGx pins remain low until the fault is removed. Then, the /FLAG pins go high at the end of  $T_{FGL}$ 

#### Undervoltage Lock-out

Due to a built–in under voltage lockout (UVLO) circuitry, the output remains disconnected from input until  $V_{\rm IN}$  voltage is above  $V_{\rm UVLO}$ . This circuit has a  $V_{\rm HYST}$  hysteresis witch provides noise immunity to transient condition.

#### **Thermal Sense**

Thermal shutdown turns off the power MOSFET if the die temperature exceeds  $T_{SD}$ . A Hysteresis of  $T_{HYST}$  prevents the part from turning on until the die temperature cools at  $T_{SD} - T_{HYST}$ .

## **Enable Input**

Enable pin must be driven by a logic signal (CMOS or TTL compatible) or connected to the GND or VIN. A logic low turns—on the device. A logic high on /ENX turns off device and reduce the current consumption down to I<sub>INOFF</sub>.

Remark: Active high can be available for different applications. Please contact our ON Semiconductor representative for availability.

## **Blocking Control**

The blocking control circuitry switches the bulk of the power MOS. When the part is off, the body diode limits the leakage current I<sub>REV</sub> from OUTX to IN. In this mode, anode of the body diode is connected to IN pin and cathode is connected to OUTX pin. In operating condition, anode of the body diode is connected to OUTX pin and cathode is connected to IN pin preventing the discharge of the power supply.

#### APPLICATION INFORMATION

## **Power Dissipation**

The device's junction temperature depends on different contributor factor such as board layout, ambient temperature, device environment, etc... Yet, the main contributor in term of junction temperature is the power dissipation of the power MOSFET. Assuming this, the power dissipation and the junction temperature in normal mode can be calculated with the following equations:

$$P_D = R_{DS(on)} \times \left( \left( I_{OUT1} \right)^2 + \left( I_{OUT} \right)^2 \right)$$
 (eq. 2)

 $P_D$  = Power dissipation (W)

 $R_{DS(on)}$  = Power MOSFET on resistance ( $\Omega$ )

 $I_{OUTx}$  = Output current in channel X (A)

 $\mathsf{T_J} = \mathsf{P_D} \times \mathsf{R_{\theta JA}} + \mathsf{T_A} \tag{eq. 3}$ 

 $T_J$  = Junction temperature (°C)

 $R_{\theta JA}$  = Package thermal resistance (°C/W)

 $T_A$  = Ambient temperature (°C)

Power dissipation in regulation mode can be calculated by taking into account the drop  $V_{IN}$  – $V_{OUTX}$  link to the load by the following relation:

(ea. 4)

$$\begin{aligned} \mathsf{P}_\mathsf{D} \times \left( \left( \mathsf{V}_\mathsf{IN} - \mathsf{R}_\mathsf{LOAD1} \times \mathsf{I}_\mathsf{OCP} \right) + \left( \mathsf{V}_\mathsf{IN} - \mathsf{R}_\mathsf{LOAD2} \times \mathsf{I}_\mathsf{OCP} \right) \right) \\ \times \mathsf{I}_\mathsf{OCP} \end{aligned}$$

 $P_D$  = Power dissipation (W)  $V_{IN}$  = Input Voltage (V)

 $R_{LOADX}$  = Load Resistance on channel  $X(\Omega)$  $I_{OCP}$  = Output regulated current (A)

## **PCB Recommendations**

The NCP383 integrates two up to 3 A rated NMOS FETs, and the PCB design rules must be respected to properly evacuate the heat out of the silicon. The DFN10 PAD1 must be connected to ground plane to increase the heat transfer if necessary. Of course, in any case, this pad must not connect to any other potential. By increasing PCB area, the  $R_{\theta JA}$  of the package can be decreased, allowing higher current.

#### CIN / COUT1 / COUT2:

- \* AS CLOSE AS POSSIBLE TO NCP383
- \* DIRECTLY CONNECTED TO GND PLANE (LOW IMPEDANCE CONNECTION)
- \* TRY TO AVOID VIAS BETWEEN PIN AND CAPACITOR
- \* IF 120  $\mu F$  COUT1 and COUT2 ARE LOCATED FAR AWAY FROM NCP383, TRY TO ADD EXTRA LOWER VALUE (  $\sim$  0.1  $\mu F)$  CAPACITOR AS CLOSE AS POSSIBLE TO NCP383



Figure 8. Layout Recommendations

## **ORDERING INFORMATION**

| Device           | Package             | Shipping <sup>†</sup> |
|------------------|---------------------|-----------------------|
| NCP383LMUAJAATXG | UDFN10<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



| Code | Contents                                          |  |  |
|------|---------------------------------------------------|--|--|
| а    | L: active low                                     |  |  |
| b    | AJ: adjustable current limit                      |  |  |
| С    | A: No autodischarge output path                   |  |  |
| d    | A: standard regulation (CC + TSD warning + timer) |  |  |



3.30

0.30 **DIMENSIONS: MILLIMETERS**  **DATE 10 OCT 2011** 

#### NOTES:

- IOIES:
  ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
  0.15 AND 0.30mm FROM THE TERMINAL TIP.
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   | 0.45        | 0.55 |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |
| A3  | 0.13 REF    |      |  |  |  |
| b   | 0.15        | 0.25 |  |  |  |
| D   | 3.00        | BSC  |  |  |  |
| D2  | 2.39        | 2.59 |  |  |  |
| E   | 3.00        | BSC  |  |  |  |
| E2  | 1.59        | 1.79 |  |  |  |
| е   | 0.50 BSC    |      |  |  |  |
| L   | 0.35        | 0.45 |  |  |  |
| 1.4 | 0.45        |      |  |  |  |

#### **GENERIC MARKING DIAGRAM\***



Α = Assembly Location

= Wafer Lot

Υ = Year

W = Work Week

= Pb-Free Package (Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: 98AON59624E |                                     | Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                 | UDFN10 3X3, 0.5P (LEADS 2 & 3 TIED) |                                                                                                                                                                                  | PAGE 1 OF 1 |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

0.80

PACKAGE OUTLINE