# Video Amplifier, 1-Channel, With Reconstruction Filter and SAG Correction

The NCS2561 is a single high speed video driver including a 2-pole reconstruction filter and SAG correction capability. The NCS2561 is available in a space saving SC-88 package optimized for low voltage, portable applications. It is designed to be compatible with Digital-to-Analog Converters (DAC) embedded in most video processors.

The NCS2561 internally integrates an 8 MHz 2-pole video DAC reconstruction filter with a fixed gain of 2. The NCS2561 also has a built-in SAG correction circuit when used at the output in an AC -coupled mode. To further reduce power consumption, an enable pin is provided.

#### **Features**

- Internal 8 MHz 2-Pole Reconstruction Filter
- Internal Fixed Gain: 6 dB
- Integrated Level Shifter
- SAG Correction Circuit for Reducing Coupling Capacitor Size
- Low Quiescent Current: 6 mA Typ
- Shutdown Current < 5 μA
- Wide Input Voltage Range
- Capability to Drive 2 CVBS Video Signals Together (2x150Ω Loads)
- Excellent Video Performance
- Operating Supply Voltage Range: +2.7 V to +3.3 V
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

# **Applications**

- Portable Video, Digital Cameras & Camera Phones
- Set-Top Box Video Filters
- NTSC and PAL



Figure 1. Block Diagram



# ON Semiconductor®

www.onsemi.com





**MARKING** 

YG1 = Specific Device Code

M = Date Code\*

= Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation and/or position may vary depending upon manufacturing location.

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

| Device       | Package            | Shipping <sup>†</sup> |
|--------------|--------------------|-----------------------|
| NCS2561SQT1G | SC-88<br>(Pb-Free) | 3000 / Tape & Reel    |
| NCV2561SQT1G | SC-88<br>(Pb-Free) | 3000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Related Resource:**

Refer to Application Note AND8457/D for details regarding SAG Correction

#### PIN FUNCTION AND DESCRIPTION

| Pin | Name            | Туре   | Description                                                                                        |
|-----|-----------------|--------|----------------------------------------------------------------------------------------------------|
| 1   | IN              | Input  | Video Input                                                                                        |
| 2   | GND             | Ground | Ground                                                                                             |
| 3   | SAG             | Output | Sag Compensation                                                                                   |
| 4   | OUT             | Output | Video Output                                                                                       |
| 5   | Enable          | Input  | Enable / Disable Function: High = Enable, Low = Disable. When left open the default state is High. |
| 6   | V <sub>CC</sub> | Power  | Power Supply / 2.7 V ≤ V <sub>CC</sub> ≤ 3.3 V                                                     |

#### **ATTRIBUTES**

| Charac                        | teristic                          | Value                |
|-------------------------------|-----------------------------------|----------------------|
| ESD Protection (Note 1)       | Human Body Model<br>Machine Model | 2 kV<br>200 V        |
| Latch-up Current (Note 2)     |                                   | 75 mA                |
| Moisture Sensitivity (Note 3) |                                   | Level 1              |
| Flammability Rating           | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |

- This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per JEDEC standard JS-001-2017 (AEC-Q100-002) ESD Charged Device Model tested per JEDEC standard JS-002-2014 (AEC-Q100-011).
- 2. Latch-up Current tested per JEDEC standard JESD78E (AEC-Q100-004).
- 3. For additional Moisture Sensitivity information, refer to Application Note AND8003/D.

#### **MAXIMUM RATINGS**

| Rating                                                    | Symbol           | Value                      | Unit |
|-----------------------------------------------------------|------------------|----------------------------|------|
| Power Supply Voltages                                     | V <sub>CC</sub>  | 3.6                        | Vdc  |
| Input Voltage Range                                       | VI               | $-0.5$ to $V_{CC}$ + $0.5$ | Vdc  |
| Output Short–Circuit to GND thru 75 Ω                     | I <sub>SC</sub>  | Continuous                 | _    |
| Maximum Junction Temperature (Note 4)                     | TJ               | 150                        | °C   |
| Operating Ambient Temperature NCS2561<br>NCV2561 (Note 5) | T <sub>A</sub>   | -40 to +125<br>-40 to +125 | °C   |
| Storage Temperature Range                                 | T <sub>stg</sub> | -60 to +150                | °C   |
| Thermal Resistance, Junction–to–Air                       | $R_{\theta JA}$  | 250                        | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 4. Power dissipation must be considered to ensure maximum junction temperature (T<sub>J</sub>) is not exceeded.
- 5. NCV prefix is for automotive and other applications requiring site and change control.

#### MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated is limited by the associated rise in junction temperature. For the plastic packages, the maximum safe junction temperature is 150°C. If the maximum is exceeded momentarily, proper circuit operation will be restored as

soon as the die temperature is reduced. Leaving the device in the "overheated" condition for an extended period can result in device burnout. To ensure proper operation, it is important to observe the de–rating curves.

DC ELECTRICAL CHARACTERISTICS with  $V_{CC}$  = 2.7 V to 3.3 V ( $T_A$  = +25°C,  $R_L$  = 150  $\Omega$  to GND, unless otherwise specified)

| Symbol                  | Characteristic                                                              | Conditions                                                                                  | Min                   | Тур                                            | Max                   | Unit |
|-------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------|-----------------------|------|
| DC PER                  | FORMANCE                                                                    |                                                                                             |                       | •                                              | •                     |      |
| V <sub>OLS</sub>        | Offset Level–Shift Output Voltage T <sub>A</sub> = -40°C to +125°C (Note 6) | V <sub>CC</sub> = 3.3 V, V <sub>IN</sub> = 0 V                                              | 10                    | 60<br>60                                       | 80                    | mV   |
| I <sub>IB</sub>         | Input Bias Current                                                          |                                                                                             |                       | ±3                                             |                       | pА   |
| V <sub>IN</sub>         | Input Voltage Range (Note 7)                                                | V <sub>CC</sub> = 3.3 V                                                                     | GND                   |                                                | V <sub>CC</sub> – 1.5 | V    |
| A <sub>V</sub>          | Voltage Gain                                                                | V <sub>CC</sub> = 3.3 V, 0 < V <sub>IN</sub> < 1.5 V<br>40 IRE Sync,<br>100 IRE White Level | 5.8                   | 6.0                                            | 6.2                   | dB   |
| V <sub>IH</sub>         | Enable Input High Level Voltage                                             |                                                                                             | 1.6                   |                                                | V <sub>CC</sub>       | V    |
| V <sub>IL</sub>         | Enable Input Low Level Voltage                                              |                                                                                             | GND                   |                                                | 0.8                   | V    |
| OUTPUT                  | CHARACTERISTICS                                                             |                                                                                             |                       |                                                |                       |      |
| V <sub>OH</sub>         | Output High Level Voltage                                                   | $R_L$ = 150 $\Omega$ to GND $R_L$ = 75 $\Omega$ to GND                                      | V <sub>CC</sub> - 0.3 | V <sub>CC</sub> - 0.1<br>V <sub>CC</sub> - 0.3 |                       | V    |
| V <sub>OL</sub>         | Output Low Level Voltage (Note 8)                                           |                                                                                             |                       | 60                                             |                       | mV   |
| IO                      | Output Current                                                              | V <sub>CC</sub> = 3.3 V                                                                     |                       | ±50                                            |                       | mA   |
| POWER                   | SUPPLY                                                                      |                                                                                             |                       |                                                |                       |      |
| V <sub>CC</sub>         | Operating Voltage Range                                                     |                                                                                             | 2.7                   |                                                | 3.3                   | V    |
| I <sub>CC, ON</sub>     | Power Supply Current – Enabled<br>T <sub>A</sub> = -40°C to +125°C (Note 6) | $V_{IN} = 0 \text{ V}, V_{CC} = 3.3 \text{ V}, I_{O} = 0 \text{ mA}$                        |                       | 6.0                                            | 7.5<br>9.0            | mA   |
| I <sub>CC,</sub><br>OFF | Power Supply Current – Disabled                                             | $V_{IN} = 0 \text{ V}, V_{CC} = 3.3 \text{ V}, I_{O} = 0 \text{ mA}$                        |                       | 1.5                                            | 5.0                   | μΑ   |
| PSRR                    | Power Supply Rejection Ratio                                                | V <sub>CC</sub> = 2.7 V to 3.3 V                                                            |                       | ±80                                            |                       | μV/V |

<sup>6.</sup> Guaranteed by design and/or characterization.

- 7. Limited by output swing and internal gain.
- 8. Output low voltage level is limited by the internal level shift circuitry.

## AC ELECTRICAL CHARACTERISTICS with $V_{CC}$ = 2.7 V to 3.3 V ( $T_A$ = +25°C, $R_L$ = 150 $\Omega$ to GND, unless otherwise specified)

| Symbol                       | Characteristic                    | Conditions                                                                                                                                                                                                 | Min                 | Тур              | Max          | Unit |  |
|------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|--------------|------|--|
| FREQUENCY DOMAIN PERFORMANCE |                                   |                                                                                                                                                                                                            |                     |                  |              |      |  |
| An                           | Normalized Passband Gain (Note 9) | $\begin{split} &V_{CC}{=}3.3 \text{ V, f=1.0 MHz , V}_{O}{=}2 \text{ V}_{p-p} \\ &V_{CC}{=}3.3 \text{ V, f=4.5 MHz , V}_{O}{=}2 \text{ V}_{p-p} \\ &f=27 \text{ MHz, V}_{O}=2 \text{ V}_{p-p} \end{split}$ | -0.4<br>-0.2<br>-18 | 0<br>+0.4<br>–22 | +0.4<br>+0.8 | dB   |  |
| dG                           | Differential Gain                 | $V_{CC}$ = 3.3 V, $A_V$ = +2, $R_L$ = 150 $\Omega$ , $f$ = 3.58 MHz, 4.43 MHz                                                                                                                              |                     | 0.5              |              | %    |  |
| dP                           | Differential Phase                | $V_{CC} = 3.3 \text{ V}, A_V = +2, R_L = 150 \Omega,$ $f = 3.58 \text{ MHz}, 4.43 \text{ MHz}$                                                                                                             |                     | 1.0              |              | 0    |  |
| SNR                          | Signal to Noise Ratio             | V <sub>CC</sub> = 3.3 V, 100% White Signal                                                                                                                                                                 |                     | 70               |              | dB   |  |
| TIME DO                      | MAIN RESPONSE                     |                                                                                                                                                                                                            |                     |                  |              |      |  |
| $\DeltaT_g$                  | Group Delay Variation             | V <sub>CC</sub> = 3.3 V, 100 kHz to 5.0 MHz                                                                                                                                                                |                     | 15               |              | ns   |  |
| t <sub>ON</sub>              | Turn ON Time                      |                                                                                                                                                                                                            |                     | 1.5              |              | μS   |  |
| t <sub>OFF</sub>             | Turn OFF Time                     |                                                                                                                                                                                                            |                     | 50               |              | ns   |  |

<sup>9.</sup> The normalized gain is guaranteed by design and characterization. The max normalized gain of +0.8 dB is the result of smooth peaking (pre-emphasis, see figure 2) taking into account the increase of the losses at the highest frequencies into connectors and cable at the output. For frequencies lower than 2 MHz the max normalized gain is 0.4 dB.

# **TYPICAL CHARACTERISTICS** (At $T_A$ = +25°C and $R_L$ = 150 $\Omega$ , unless otherwise specified)



Figure 2. Frequency Response



Figure 3. Group Delay vs. Frequency



Figure 4. Differential Gain



Figure 5. Differential Phase



Figure 6. PSRR vs. Frequency



Figure 7. Quiescent Current vs. Supply Voltage



Figure 8. Quiescent Current vs. Temperature ( $V_{CC} = 3.0 \text{ V}$ )



Figure 9. Signal-to-Noise Ratio vs. Temperature

#### **APPLICATIONS INFORMATION**

The NCS2561 is a single video driver optimized for portable applications with low power consumption in a space saving SC-88 package. It includes sag correction circuitry allowing significant reduction of the AC-coupled output capacitor.

#### **Internal Level Shift**

The input common mode voltage range (see specifications  $V_{IN}$ ) of the NCS2561 includes the lower rail (GND) and extends to  $V_{CC}-1.5V$  on a power supply range of 2.7 V to 3.3 V. Many video processors operate with a supply ranging from 0 V to a positive supply (typically 3.3 V), so the lowest voltage of the video signal provided by the DAC is 0 V. Although a 0 V (GND) signal is within the input common—mode range of the NCS2561, the output signal will be limited, specifically at the lower rail. Op amps use transistors with saturation voltage (Vsat) higher than 0 V. If the lowest level of the input voltage is lower than Vsat the signal will be clipped at the output.

To ensure the output signal is not clipped due to the lower rail limit, the NCS2561 has built—in level shift circuitry. The role of this circuitry is to avoid clipping of the sync signal at the output by shifting up the video signal by about 60 mV. The level shift circuitry level shifts the sync signal above the internal op amp transistor saturation limit. This function is particularly useful when the video signal is DC—coupled at the output.

#### **Built-in 2-Pole Reconstruction Filter**

The NCS2561 has a 2-pole reconstruction filter with a -3 dB cut-off frequency at 8 MHz. The filter serves as an anti-alias filter removing the unwanted over-sampling effects produced by the video DAC. The 27 MHz over-sampling frequency from the video DAC is attenuated by 22 dB typical. In order to improve the stop-band attenuation a small capacitor (Cs) of a few tenths pico Farads can be added in parallel with the source resistor (Rs) (See Figure 10).



Figure 10. Block Diagram Showing Filter and Sag Correction Circuits

#### **Shutdown Mode**

If the Enable pin is left open by default the circuit will be enabled. The Enable pin offers a shutdown function, so the NCS2561 can consequently be disabled when not used. This is particularly important for digital still cameras or cell phones with camera having a video output feature. Indeed

this video output is not permanently used and actually used in very specific period of time when pictures or small movies want to be displayed on a bigger screen. The device's quiescent current drops typically down to  $2.7~\mu A$  when the device is in the shutdown mode.

#### Sag Correction

Video drivers that do not incorporate sag compensation traditionally recommend a large coupling capacitor (220  $\mu$ F) on the output of the video driver. Larger output coupling capacitors ( $\geq$  470  $\mu$ F) are often chosen by design engineers when the application allows this (Set–Top Box). A larger output coupling capacitor allows a lower cut–off frequency to avoid field tilt effects; however in portable applications there is a trade–off between large and expensive coupling

capacitors, and a coupling configuration to saving space. The sag compensation circuitry allows the reduction of this output coupling capacitor value by inducing peaking at the lower cutoff frequency of the high pass filter. The high–pass filter is created by the coupling capacitor and the load resistor (1/(2 $\pi$ R<sub>L</sub>Cout), and this peaking lowers the cutoff frequency. Simulation results provided in Figure 11 show the effect of the sag compensation at the low cut–off frequency.



Figure 11. Simulation Results with Csag =  $22 \mu F$  and Variable Cout

Calculations show that a 220  $\mu F$  output capacitor produces a low cutoff frequency of 5 Hz, and a 470  $\mu F$  capacitor will give a low cutoff frequency at 2.6 Hz. The cutoff frequency (–3 dB) is defined by the equation:  $1/(2\pi R_L \text{Cout})$ . In the case where no sag is used (Figure 14), a low Cout value can adversely affect the low cutoff

frequency; the cut—off frequency will be in the critical 50 Hz or 60 Hz frequencies. This undesirable affect will manifest itself as field tilt. Due to the SAG correction the large output capacitor is reduced without degrading the video performances by the use of two smaller and cheaper output capacitors.



Figure 12. Sag Correction Configuration

The Csag value has no significant impact on the coupling even as the value increases. A value of 22  $\mu F$  is recommended for optimal performance.

To achieve similar behavior to an output coupling capacitor value Cout = 220  $\mu F$  (no sag) the nominal equivalent sag combination is Csag = 22  $\mu F$  and Cout = 67  $\mu F$ . A value of 47  $\mu F$  for Cout will yield equivalent results. If we consider a coupling cap of 470  $\mu F$ , the best compromise for sag combination is Csag = 22  $\mu F$  and Cout = 100  $\mu F$ . A value of 67  $\mu F$  for Cout will yield equivalent results.

Figures 13 and 14 show the impact of the output coupling capacitor on a video signal corresponding to a worst case situation regarding the low frequency bandwidth. The video signal used is a 50 Hz 1/2 black - 1/2 white video pattern. This signal is obtained using the PAL Flat Field Square wave signal option available with the video generator TG700 from Tektronix. These measurements show how the sag function can help to reduce the field tilt problem using lower value coupling capacitor than traditional approach.



Figure 13. No sag, Cout = 220 μF (Top : Input, Bottom : Output)



Figure 14. Csag = 22  $\mu$ F, Cout = 47  $\mu$ F (Top : Input, Bottom : Output)



Figure 15. NCS2561 in an AC-Coupled Configuration with no sag

#### **DC-Coupled Output**

Having efficient output AC–coupled capability thanks to the sag correction option, with the built–in level shifter, the NCS2561 can also be DC–coupled to a 150  $\Omega$  load. This has the advantage of eliminating the AC–coupling capacitors at the output by reducing the number of external components and saving space on the board. This can be a key advantage for some portable applications with limited space.

The problems of field tilt effects on the video signal are also eliminated providing the best video quality with optimal dynamic or peak—to—peak amplitude of the video signal allowing operating at the lower power supply voltage (2.7 V) without risk of signal clipping. In this coupling configuration the average output voltage is higher than 0 V and the power consumption can be a little higher than with an AC—coupled configuration.



Figure 16. DC-Coupled Input and Output Configuration

## **Video Driving Capability**

With an output current capability of  $\pm 50$  mA the NSC2561 was designed to be able to drive at least 2 video display loads in parallel (2 different display or 1 display + 1 VCR). This

applications is illustrated in the Figure 17. Figure 18 (multiburst) and Figure 19 (linearity) show that the video signal can efficiently drive a 75  $\Omega$  equivalent load and not degrade the video performance.



Figure 17. NCS2561 Driving 2 Video Display (two 150  $\Omega$  loads)



Figure 18. Multiburst Test with two 150  $\Omega$  loads

#### **ESD Protection**

All the device pins are protected against electrostatic discharge at a level of 2 kV HBM. The output has been considered with a particular attention with ESD structure able to sustain typically more than 2 kV HBM. Actually



Figure 19. Linearity Test with two 150  $\Omega$  loads

more than 4 kV has been measured on this specific output pin. This feature is particularly important for video driver which usually constitutes the last stage in the video chain before the video output connector.

#### SC-88/SC70-6/SOT-363 CASE 419B-02 **ISSUE Y**

**DATE 11 DEC 2012** 





# NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
   CONTROLLING DIMENSION: MILLIMETERS
- CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.20 PER END. DIMENSIONS D AND E1 AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AND DATUM H. DATUMS A AND B ARE DETERMINED AT DATUM H. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.08 AND 0.15 FROM THE TIP.

- DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF DIMENSION 6 AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.

|     | MIL  | MILLIMETERS |      |       | INCHES   | 3     |
|-----|------|-------------|------|-------|----------|-------|
| DIM | MIN  | NOM         | MAX  | MIN   | NOM      | MAX   |
| Α   |      |             | 1.10 |       |          | 0.043 |
| A1  | 0.00 |             | 0.10 | 0.000 |          | 0.004 |
| A2  | 0.70 | 0.90        | 1.00 | 0.027 | 0.035    | 0.039 |
| b   | 0.15 | 0.20        | 0.25 | 0.006 | 0.008    | 0.010 |
| С   | 0.08 | 0.15        | 0.22 | 0.003 | 0.006    | 0.009 |
| D   | 1.80 | 2.00        | 2.20 | 0.070 | 0.078    | 0.086 |
| E   | 2.00 | 2.10        | 2.20 | 0.078 | 0.082    | 0.086 |
| E1  | 1.15 | 1.25        | 1.35 | 0.045 | 0.049    | 0.053 |
| е   |      | 0.65 BS     | С    | 0     | .026 BS  | С     |
| L   | 0.26 | 0.36        | 0.46 | 0.010 | 0.014    | 0.018 |
| L2  |      | 0.15 BS     | C    |       | 0.006 BS | SC    |
| aaa | 0.15 |             |      |       | 0.006    |       |
| bbb | 0.30 |             |      |       | 0.012    |       |
| ccc |      | 0.10        |      |       | 0.004    |       |
| ddd |      | 0.10        |      |       | 0.004    |       |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code\* = Pb-Free Package

(Note: Microdot may be in either location)

- \*Date Code orientation and/or position may vary depending upon manufacturing location.
- \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMEN | IT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|---------|------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DE      | SCRIPTION: | SC-88/SC70-6/SOT-363 |                                                                                                                                                                              | PAGE 1 OF 2 |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

### SC-88/SC70-6/SOT-363 CASE 419B-02 ISSUE Y

**DATE 11 DEC 2012** 

| STYLE 1: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 2:<br>CANCELLED                                                                | STYLE 3:<br>CANCELLED                                                                     | STYLE 4: PIN 1. CATHODE 2. CATHODE 3. COLLECTOR 4. EMITTER 5. BASE 6. ANODE                       | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. CATHODE               | STYLE 6:<br>PIN 1. ANODE 2<br>2. N/C<br>3. CATHODE 1<br>4. ANODE 1<br>5. N/C<br>6. CATHODE 2       |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. SOURCE 2 2. DRAIN 2 3. GATE 1 4. SOURCE 1 5. DRAIN 1 6. GATE 2           | STYLE 8:<br>CANCELLED                                                                | STYLE 9: PIN 1. EMITTER 2 2. EMITTER 1 3. COLLECTOR 1 4. BASE 1 5. BASE 2 6. COLLECTOR 2  | STYLE 10:<br>PIN 1. SOURCE 2<br>2. SOURCE 1<br>3. GATE 1<br>4. DRAIN 1<br>5. DRAIN 2<br>6. GATE 2 | STYLE 11:<br>PIN 1. CATHODE 2<br>2. CATHODE 2<br>3. ANODE 1<br>4. CATHODE 1<br>5. CATHODE 1<br>6. ANODE 2 | STYLE 12: PIN 1. ANODE 2 2. ANODE 2 3. CATHODE 1 4. ANODE 1 5. ANODE 1 6. CATHODE 2                |
| STYLE 13: PIN 1. ANODE 2. N/C 3. COLLECTOR 4. EMITTER 5. BASE 6. CATHODE                 | STYLE 14:<br>PIN 1. VREF<br>2. GND<br>3. GND<br>4. IOUT<br>5. VEN<br>6. VCC          | STYLE 15: PIN 1. ANODE 1 2. ANODE 2 3. ANODE 3 4. CATHODE 3 5. CATHODE 2 6. CATHODE 1     | STYLE 16: PIN 1. BASE 1 2. EMITTER 2 3. COLLECTOR 2 4. BASE 2 5. EMITTER 1 6. COLLECTOR 1         | STYLE 17: PIN 1. BASE 1 2. EMITTER 1 3. COLLECTOR 2 4. BASE 2 5. EMITTER 2 6. COLLECTOR 1                 | STYLE 18:<br>PIN 1. VIN1<br>2. VCC<br>3. VOUT2<br>4. VIN2<br>5. GND<br>6. VOUT1                    |
| STYLE 19:<br>PIN 1. I OUT<br>2. GND<br>3. GND<br>4. V CC<br>5. V EN<br>6. V REF          | STYLE 20: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR | STYLE 21: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. N/C 6. CATHODE 1               | STYLE 22:<br>PIN 1. D1 (i)<br>2. GND<br>3. D2 (i)<br>4. D2 (c)<br>5. VBUS<br>6. D1 (c)            | STYLE 23:<br>PIN 1. Vn<br>2. CH1<br>3. Vp<br>4. N/C<br>5. CH2<br>6. N/C                                   | STYLE 24: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE                      |
| STYLE 25: PIN 1. BASE 1 2. CATHODE 3. COLLECTOR 2 4. BASE 2 5. EMITTER 6. COLLECTOR 1    | STYLE 26: PIN 1. SOURCE 1 2. GATE 1 3. DRAIN 2 4. SOURCE 2 5. GATE 2 6. DRAIN 1      | STYLE 27: PIN 1. BASE 2 2. BASE 1 3. COLLECTOR 1 4. EMITTER 1 5. EMITTER 2 6. COLLECTOR 2 | STYLE 28: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SOURCE 5. DRAIN 6. DRAIN                               | STYLE 29:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE/ANODE<br>6. CATHODE        | STYLE 30:<br>PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 1<br>6. DRAIN 1 |

Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

| DOCUMENT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SC-88/SC70-6/SOT-363 |                                                                                                                                                                                  | PAGE 2 OF 2 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.