# Linear Regulator, Low Dropout, Very Low I<sub>a</sub>

The NCV8664 is a precision 3.3 V and 5.0 V fixed output, low dropout integrated voltage regulator with an output current capability of 150 mA. Careful management of light load current consumption, combined with a low leakage process, achieve a typical quiescent current of 22  $\mu$ A.

NCV8664 is pin and functionally compatible with NCV4264 and NCV4264–2, and it could replace these parts when very low quiescent current is required.

The output voltage is accurate within  $\pm 2.0\%$ , and maximum dropout voltage is 600 mV at full rated load current.

It is internally protected against input supply reversal, output overcurrent faults, and excess die temperature. No external components are required to enable these features.

### Features

- 3.3 V, 5.0 V Fixed Output
- ±2.0% Output Accuracy, Over Full Temperature Range
- 30  $\mu$ A Maximum Quiescent Current at I<sub>OUT</sub> = 100  $\mu$ A
- 600 mV Maximum Dropout Voltage at 150 mA Load Current
- Wide Input Voltage Operating Range of 4.5 V to 45 V
- Internal Fault Protection
  - → -42 V Reverse Voltage
  - Short Circuit/Overcurrent
  - Thermal Overload
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- EMC Compliant
- These are Pb–Free Devices



## **ON Semiconductor®**

www.onsemi.com



#### **PIN CONNECTIONS**

| (SOT-2 | 223/DPAK)        | (SOIC- | -8 Fused)        |
|--------|------------------|--------|------------------|
| PIN    | FUNCTION         | PIN    | FUNCTION         |
| 1      | V <sub>IN</sub>  | 1      | NC               |
| 2,TAB  | GND              | 2,     | V <sub>IN</sub>  |
| 3      | V <sub>OUT</sub> | 3      | GND              |
|        |                  | 4.     | V <sub>OUT</sub> |
|        |                  | 5–8.   | NC               |
|        |                  |        |                  |

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet.



#### Figure 1. Block Diagram

### **PIN FUNCTION DESCRIPTION**

| Pin No.      |        |                  |                                                                          |
|--------------|--------|------------------|--------------------------------------------------------------------------|
| DPAK/SOT-223 | SOIC-8 | Symbol           | Function                                                                 |
| 1            | 2      | V <sub>IN</sub>  | Unregulated input voltage; 4.5 V to 45 V.                                |
| 2            | 3      | GND              | Ground; substrate.                                                       |
| 3            | 4      | V <sub>OUT</sub> | Regulated output voltage; collector of the internal PNP pass transistor. |
| TAB          | -      | GND              | Ground; substrate and best thermal connection to the die.                |
| -            | 1, 5–8 | NC               | No Connection.                                                           |

### **OPERATING RANGE**

| Pin Symbol, Parameter                        | Symbol          | Min | Max  | Unit |
|----------------------------------------------|-----------------|-----|------|------|
| V <sub>IN</sub> , DC Input Operating Voltage | V <sub>IN</sub> | 4.5 | +45  | V    |
| Junction Temperature Operating Range         | TJ              | -40 | +150 | °C   |

### **MAXIMUM RATINGS**

| Rating                                    | Symbol              | Min  | Max  | Unit |
|-------------------------------------------|---------------------|------|------|------|
| V <sub>IN</sub> , DC Voltage              | V <sub>IN</sub>     | -42  | +45  | V    |
| V <sub>OUT</sub> , DC Voltage             | V <sub>OUT</sub>    | -0.3 | +18  | V    |
| Storage Temperature                       | T <sub>stg</sub>    | -55  | +150 | °C   |
| ESD Capability, Human Body Model (Note 1) | V <sub>ESDHB</sub>  | 4000 | -    | V    |
| ESD Capability, Machine Model (Note 1)    | V <sub>ESDMIM</sub> | 200  | -    | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
1. This device series incorporates ESD protection and is tested by the following methods: ESD HBM tested per AEC-Q100-002 (EIA/JESD22-A 114C) ESD MM tested per AEC-Q100-003 (EIA/JESD22-A 115C)

#### THERMAL RESISTANCE

| Paramet             | er                              | Symbol                | Condition | Min         | Max                                | Unit |
|---------------------|---------------------------------|-----------------------|-----------|-------------|------------------------------------|------|
| Junction-to-Ambient | DPAK<br>SOT-223<br>SOIC-8 Fused | $R_{	heta JA}$        |           | -<br>-<br>- | 101 (Note 2)<br>99 (Note 2)<br>145 | °C/W |
| Junction-to-Case    | DPAK<br>SOT-223<br>SOIC-8 Fused | $R_{	extsf{	heta}JC}$ |           | -<br>-<br>- | 9.0<br>17<br>-                     | °C/W |

2. 1 oz., 100 mm<sup>2</sup> copper area.

### LEAD SOLDERING TEMPERATURE AND MSL

| Rating                                       |              | Symbol           | Min | Мах    | Unit |
|----------------------------------------------|--------------|------------------|-----|--------|------|
| Lead Temperature Soldering                   |              | T <sub>sld</sub> |     |        | °C   |
| Reflow (SMD Styles Only), Lead Free (Note 3) |              |                  | -   | 265 pk |      |
| Moisture Sensitivity Level                   | SOT223       | MSL              | 3   | -      | -    |
|                                              | DPAK         |                  | 2   | -      |      |
|                                              | SOIC-8 Fused |                  | 1   | -      |      |

3. Lead Free, 60 sec - 150 sec above 217°C, 40 sec max at peak.

### **ELECTRICAL CHARACTERISTICS** (V<sub>IN</sub> = 13.5 V, Tj = $-40^{\circ}$ C to +150°C, unless otherwise noted.)

| Characteristic                                  | Symbol                                 | Test Conditions                                                                                                                                                                                 | Min     | Тур        | Max            | Unit    |
|-------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|----------------|---------|
| Output Voltage<br>5.0 V Version                 | V <sub>OUT</sub>                       | 0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 150 mA (Note 4)<br>6.0 V $\leq$ V <sub>IN</sub> $\leq$ 28 V                                                                                               | 4.900   | 5.000      | 5.100          | V       |
| Output Voltage<br>5.0 V Version                 | V <sub>OUT</sub>                       | $\begin{array}{l} 0 \text{ mA} \leq I_{OUT} \leq 150 \text{ mA} \\ 5.5 \text{ V} \leq \text{V}_{IN} \leq 28 \text{ V} \\ -40^\circ\text{C} \leq \text{ T}_J \leq 125^\circ\text{C} \end{array}$ | 4.900   | 5.000      | 5.100          | V       |
| Output Voltage<br>3.3 V Version                 | V <sub>OUT</sub>                       | 0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 150 mA (Note 4)<br>4.5 V $\leq$ V <sub>IN</sub> $\leq$ 28 V                                                                                               | 3.234   | 3.300      | 3.366          | V       |
| Line Regulation<br>5.0 V Version                | ΔV <sub>OUT</sub> vs. V <sub>IN</sub>  | $I_{OUT}$ = 5.0 mA<br>6.0 V $\leq$ V <sub>IN</sub> $\leq$ 28 V                                                                                                                                  | -25     | 5.0        | +25            | mV      |
| Line Regulation<br>3.3 V Version                | $\Delta V_{OUT}$ vs. $V_{IN}$          | $I_{OUT}$ = 5.0 mA<br>4.5 V $\leq$ V <sub>IN</sub> $\leq$ 28 V                                                                                                                                  | -25     | 5.0        | +25            | mV      |
| Load Regulation                                 | ΔV <sub>OUT</sub> vs. I <sub>OUT</sub> | $1.0 \text{ mA} \le I_{OUT} \le 150 \text{ mA}$<br>(Note 4)                                                                                                                                     | -35     | 5.0        | +35            | mV      |
| Dropout Voltage<br>5.0 V Version                | V <sub>IN</sub> -V <sub>OUT</sub>      | I <sub>Q</sub> = 100 mA (Notes 4 & 5)<br>I <sub>Q</sub> = 150 mA (Notes 4 & 5)                                                                                                                  |         | 265<br>315 | 500<br>600     | mV      |
| Dropout Voltage<br>3.3 V Version                | V <sub>IN</sub> -V <sub>OUT</sub>      | I <sub>Q</sub> = 100 mA (Notes 4 & 7)<br>I <sub>Q</sub> = 150 mA (Notes 4 & 7)                                                                                                                  |         |            | 1.266<br>1.266 | V       |
| Quiescent Current                               | Iq                                     | $I_{OUT} = 100 \ \mu A$ $T_J = 25^{\circ}C$ $T_J = -40^{\circ}C \ to +85^{\circ}C$                                                                                                              |         | 21<br>22   | 29<br>30       | μΑ      |
| Active Ground Current                           | I <sub>G(ON)</sub>                     | I <sub>OUT</sub> = 50 mA (Note 4)<br>I <sub>OUT</sub> = 150 mA (Note 4)                                                                                                                         |         | 1.3<br>8.0 | 3<br>15        | mA      |
| Power Supply Rejection                          | PSRR                                   | V <sub>RIPPLE</sub> = 0.5 V <sub>P-P</sub> , F = 100 Hz                                                                                                                                         | -       | 67         | -              | dB      |
| Output Capacitor for Stability 5.0 V Version    | C <sub>OUT</sub><br>ESR                | I <sub>OUT</sub> = 0.1 mA to 150 mA<br>(Note 4)                                                                                                                                                 | 10<br>- |            | _<br>9.0       | μF<br>Ω |
| Output Capacitor for Stability<br>3.3 V Version | C <sub>OUT</sub><br>ESR                | I <sub>OUT</sub> = 0.1 mA to 150 mA<br>(Note 4)                                                                                                                                                 | 22<br>- |            | -<br>18        | μF<br>Ω |

#### PROTECTION

| Current Limit               | I <sub>OUT(LIM)</sub> | $V_{OUT}$ = 4.5 V (5.0 V Version) (Note 4)<br>$V_{OUT}$ = 3.0 V (3.3 V Version) (Note 4) | 150<br>150 | - | 500<br>500 | mA |
|-----------------------------|-----------------------|------------------------------------------------------------------------------------------|------------|---|------------|----|
| Short Circuit Current Limit | I <sub>OUT(SC)</sub>  | V <sub>OUT</sub> = 0 V (Note 4)                                                          | 100        | - | 500        | mA |
| Thermal Shutdown Threshold  | T <sub>TSD</sub>      | (Note 6)                                                                                 | 150        | - | 200        | °C |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Use pulse loading to limit power dissipation.

5. Dropout voltage =  $(V_{IN} - V_{OUT})$ , measured when the output voltage has dropped 100 mV relative to the nominal value obtained with  $V_{IN}$  = 13.5 V. 6. Not tested in production. Limits are guaranteed by design. 7.  $V_{DO} = V_{IN} - V_{OUT}$ . For output voltage set to < 4.5 V,  $V_{DO}$  will be constrained by the minimum input voltage.





**Typical Curves** 



5.0 V Version

5.0 V Version

# **Typical Curves**







# **Typical Curves**



#### **Circuit Description**

The NCV8664 is a precision trimmed 3.3 V and 5.0 V fixed output regulator. Careful management of light load consumption combined with a low leakage process results in a typical quiescent current of 22  $\mu$ A. The device has current capability of 150 mA, with 600 mV of dropout voltage at full rated load current. The regulation is provided by a PNP pass transistor controlled by an error amplifier with a bandgap reference. The regulator is protected by both current limit and short circuit protection. Thermal shutdown occurs above 150°C to protect the IC during overloads and extreme ambient temperatures.

#### Regulator

The error amplifier compares the reference voltage to a sample of the output voltage ( $V_{out}$ ) and drives the base of a PNP series pass transistor by a buffer. The reference is a bandgap design to give it a temperature–stable output. Saturation control of the PNP is a function of the load current and input voltage. Over saturation of the output power device is prevented, and quiescent current in the ground pin is minimized. The NCV8664 is equipped with foldback current protection. This protection is designed to reduce the current limit during an overcurrent situation.

#### **Regulator Stability Considerations**

The input capacitor C<sub>IN</sub> in Figure 2 is necessary for compensating input line reactance. Possible oscillations caused by input inductance and input capacitance can be damped by using a resistor of approximately 1  $\Omega$  in series with C<sub>IN</sub>. The output or compensation capacitor, C<sub>OUT</sub> helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. Tantalum, aluminum electrolytic, film, or ceramic capacitors are all acceptable solutions, however, attention must be paid to ESR constraints. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures  $(-25^{\circ}C \text{ to } -40^{\circ}C)$ , both the value and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information. The value for the output capacitor C<sub>OUT</sub> shown in Figure 2 should work for most applications; however, it is not necessarily the optimized solution. Stability is guaranteed at values  $C_{OUT} \ge 10 \,\mu\text{F}$  and ESR  $\leq$  9  $\Omega$  for 5.0 V version, and C<sub>OUT</sub>  $\geq$  22  $\mu$ F and ESR  $\leq$  18  $\Omega$  for 3.3 V version, within the operating temperature range. Actual limits are shown in a graph in the Typical Performance Characteristics section.

# Calculating Power Dissipation in a Single Output Linear Regulator

The maximum power dissipation for a single output regulator (Figure 3) is:

$$\begin{array}{l} \mathsf{P}\mathsf{D}(\mathsf{max}) \ = \ [\mathsf{V}\mathsf{IN}(\mathsf{max}) \ - \ \mathsf{V}\mathsf{OUT}(\mathsf{min})] \ \cdot \\ \mathsf{IQ}(\mathsf{max}) \ + \ \mathsf{V}\mathsf{I}(\mathsf{max}) \ \cdot \ \mathsf{Iq} \end{array} \tag{eq. 1}$$

Where:

V<sub>IN(max)</sub> is the maximum input voltage,

V<sub>OUT(min)</sub> is the minimum output voltage,

 $I_{Q(max)}$  is the maximum output current for the application, and  $I_q$  is the quiescent current the regulator consumes at  $I_{Q(max)}$ .

Once the value of  $P_{D(Max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$P_{\theta JA} = \frac{150^{\circ}C - T_A}{P_D} \qquad (\text{eq. 2})$$

The value of  $R_{\theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ 's less than the calculated value in Equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required. The current flow and voltages are shown in the Measurement Circuit Diagram.

#### **Heat Sinks**

For proper heat sinking of the SOIC-8 Lead device, connect pins 5 - 8 to the heat sink.

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta JA}$ :

$$R_{\theta}JA = R_{\theta}JC + R_{\theta}CS + R_{\theta}SA \qquad (eq. 3)$$

Where:

 $R_{\theta JC}$  = the junction-to-case thermal resistance,

 $R_{\theta CS}$  = the case-to-heat sink thermal resistance, and

 $R_{\theta SA}$  = the heat sink-to-ambient thermal resistance.

 $R_{\theta JA}$  appears in the package section of the data sheet.

Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heat sink and the interface between them. These values appear in data sheets of heat sink manufacturers. Thermal, mounting, and heat sinking are discussed in the ON Semiconductor application note AN1040/D, available on the ON Semiconductor Website.

### **EMC-Characteristics: Conducted Susceptibility**

All EMC-Characteristics are based on limited samples and not part of production testing, according to 47A/658/CD IEC62132-4 (Direct Power Injection)

### **Test Conditions**

 $V_{IN}$  = 12 V Supply Voltage Temperature  $T_A = 23^{\circ}C \pm 5^{\circ}C$  $R_L = 35 \Omega$ Load

Direct Power Injection: 33 dBm forward power CW Acceptance Criteria: Amplitude Dev. max 2% of Output Voltage

100

1000













Figure 29. Single-Pulse Heating Curves

#### **ORDERING INFORMATION**

| Device*        | Marking | Package                   | Shipping <sup>†</sup> |
|----------------|---------|---------------------------|-----------------------|
| NCV8664D50R2G  | V6645   | SOIC-8 Fused<br>(Pb-Free) | 2500 / Tape & Reel    |
| NCV8664D50G    | V6645   | SOIC-8 Fused<br>(Pb-Free) | 98 Units / Rail       |
| NCV8664DT50RKG | V66450G | DPAK<br>(Pb-Free)         | 2500 / Tape & Reel    |
| NCV8664DT33RKG | V66433G | DPAK<br>(Pb-Free)         | 2500 / Tape & Reel    |
| NCV8664ST50T3G | V6645   | SOT-223<br>(Pb-Free)      | 4000 / Tape & Reel    |
| NCV8664ST33T3G | V6643   | SOT-223<br>(Pb-Free)      | 4000 / Tape & Reel    |

+ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

\*NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable.





ON Semiconductor and use trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights for the res.

© Semiconductor Components Industries, LLC, 2018





\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                  | 98ASB42564B                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Report<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                 |                                                       |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|
| DESCRIPTION: SOIC-8 NB                                                            |                                                                                             | PAGE 1 OF 2                                                                                                                                                                                                                                                                                                    |                                                       |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product on<br>incidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |  |  |

© Semiconductor Components Industries, LLC, 2019

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR З. 4. EMITTER EMITTER 5. 6. BASE 7 BASE 8. EMITTER STYLE 5: PIN 1. DRAIN 2. DRAIN З. DRAIN DRAIN 4. 5. GATE 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6. BASE, DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. 4. TXE 5. RXE 6. VFF GND 7. 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 З. CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C З. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. EMITTER, #1 BASE, #2 2. З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 З. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: PIN 1. GROUND BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND BIAS 2 INPUT 6. 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE P-SOURCE 3 P-GATE 4. 5. P-DRAIN 6. P-DRAIN N-DRAIN 7. 8. N-DRAIN STYLE 18: PIN 1. ANODE 2. ANODE SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC I/O LINE 3 4. 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt ENABLE З. 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: PIN 1. DRAIN 1 DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

| STYLE 3:<br>PIN 1. DRAIN, DIE #1<br>2. DRAIN, #1<br>3. DRAIN, #2<br>4. DRAIN, #2<br>5. GATE, #2<br>6. SOURCE, #2<br>7. GATE, #1<br>8. SOURCE, #1                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 7:<br>PIN 1. INPUT<br>2. EXTERNAL BYPASS<br>3. THIRD STAGE SOURCE<br>4. GROUND<br>5. DRAIN<br>6. GATE 3<br>7. SECOND STAGE Vd<br>8. FIRST STAGE Vd                    |
| STYLE 11:<br>PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2<br>4. GATE 2<br>5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1                                               |
| STYLE 15:<br>PIN 1. ANODE 1<br>2. ANODE 1<br>3. ANODE 1<br>4. ANODE 1<br>5. CATHODE, COMMON<br>6. CATHODE, COMMON<br>7. CATHODE, COMMON<br>8. CATHODE, COMMON               |
| STYLE 19:<br>PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2<br>4. GATE 2<br>5. DRAIN 2<br>6. MIRROR 2<br>7. DRAIN 1<br>8. MIRROR 1                                             |
| STYLE 23:<br>PIN 1. LINE 1 IN<br>2. COMMON ANODE/GND<br>3. COMMON ANODE/GND<br>4. LINE 2 IN<br>5. LINE 2 OUT<br>6. COMMON ANODE/GND<br>7. COMMON ANODE/GND<br>8. LINE 1 OUT |
| STYLE 27:<br>PIN 1. ILIMIT<br>2. OVLO<br>3. UVLO<br>4. INPUT+<br>5. SOURCE<br>6. SOURCE<br>7. SOURCE<br>8. DRAIN                                                            |

#### DATE 16 FEB 2011

STYLE 4: ANODE ANODE PIN 1. 2. ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE, #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE SOURCE 2. 3. 4. GATE 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER З. COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE CATHODE COLLECTOR/ANODE 6. 7. COLLECTOR/ANODE 8. STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8. VIN

| DOCUMENT NUMBER:                                                                  | 98ASB42564B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION: SOIC-8 NB                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                              | PAGE 2 OF 2 |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |                                                                                                                                                                              |             |  |  |  |

SOURCE 1/DRAIN 2

7.

8. GATE 1

7.

8

rights of others.

COLLECTOR, #1

COLLECTOR, #1