# High-Speed USB 2.0 (480 Mbps) DPDT Switches ON Semiconductor's NLAS7222B and NLAS7222C are part of a series of analog switch circuits that are produced using the company's advanced sub-micron CMOS technology, achieving industry-leading performance. Both the NLAS7222B and NLAS7222C are 2– to 1–port analog switches. Their wide bandwidth and low bit–to–bit skew allow them to pass high–speed differential signals with good signal integrity. Each switch is bidirectional and offers little or no attenuation of the high–speed signals at the outputs. Industry–leading advantages include a propagation delay of less than 250 ps, resulting from its low channel resistance and low I/O capacitance. Their high channel–to–channel crosstalk rejection results in minimal noise interference. Their bandwidth is wide enough to pass High–Speed USB 2.0 differential signals (480 Mb/s). #### **Features** • $R_{ON}$ is Typically 8.0 $\Omega$ at $V_{CC}$ = 3.3 V • Low Crosstalk: -30 dB @ 250 MHz • Low Current Consumption: 1.0 μA • Channel On-Capacitance: 8.0 pF (Typical) • V<sub>CC</sub> Operating Range: 1.65 V to 4.5 V • > 700 MHz Bandwidth (or Data Frequency) • These are Pb-Free Devices #### **Typical Applications** • Differential Signal Data Routing • USB 2.0 Signal Routing #### **Important Information** • Continuous Current Rating Through Each Switch ±300 mA • 8 kV I/O to GND ESD Protection ## ON Semiconductor® http://onsemi.com #### MARKING DIAGRAM UQFN10 CASE 488AT XX = Device Code 7222B = AS 7222C = AT M = Date Code ■ Pb–Free Device (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet. Figure 1. Pin Connections and Logic Diagram (NLAS7222B, Top View) Figure 2. Pin Connections and Logic Diagram (NLAS7222C, Top View) #### **Table 1. PIN DESCRIPTION** | Pin | Function | |---------------------------------------|---------------| | S | Select Input | | ŌĒ | Output Enable | | HSD1+, HSD1-, HSD2+,<br>HSD2-, D+, D- | Data Ports | Table 2. TRUTH TABLE | ŌĒ | S | HSD1+,<br>HSD1- | HSD2+,<br>HSD2- | |----|---|-----------------|-----------------| | 1 | X | OFF | OFF | | 0 | 0 | ON | OFF | | 0 | 1 | OFF | ON | #### **MAXIMUM RATINGS** | Symbol | Pins | Parameter | Value | Unit | |---------------------|-----------------------------------------|-------------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | V <sub>CC</sub> | Positive DC Supply Voltage | -0.5 to +5.5 | V | | V <sub>IS</sub> | HSD1+, HSD1-<br>HSD2+, HSD2- | Analog Signal Voltage | -0.5 to V <sub>CC</sub> + 0.3 | V | | | D+, D- | | -0.5 to +5.5 | | | V <sub>IN</sub> | S, <del>OE</del> | Control Input Voltage, Output Enable Voltage | -0.5 to +5.5 | V | | I <sub>CC</sub> | V <sub>CC</sub> | Positive DC Supply Current | 50 | mA | | T <sub>S</sub> | | Storage Temperature | −65 to +150 | °C | | I <sub>IS_CON</sub> | HSD1+, HSD1-<br>HSD2+, HSD2-,<br>D+, D- | Analog Signal Continuous Current-Closed Switch | ±300 | mA | | I <sub>IS_PK</sub> | HSD1+, HSD1-<br>HSD2+, HSD2-,<br>D+, D- | Analog Signal Continuous Current 10% Duty Cycle | ± 500 | mA | | I <sub>IN</sub> | S, <del>OE</del> | Control Input Current, Output Enable Current | ±20 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Pins | Parameter | Min | Max | Unit | |-----------------|------------------------------|----------------------------------------------------|------|-----------------|------| | V <sub>CC</sub> | | Positive DC Supply Voltage | 1.65 | 4.5 | V | | V <sub>IS</sub> | HSD1+, HSD1-<br>HSD2+, HSD2- | Analog Signal Voltage | GND | V <sub>CC</sub> | V | | | D+, D- | | GND | 4.5 | | | V <sub>IN</sub> | S, <del>OE</del> | S, OE Control Input Voltage, Output Enable Voltage | | V <sub>CC</sub> | V | | T <sub>A</sub> | | Operating Temperature Range | -40 | +85 | °C | Minimum and maximum values are guaranteed through test or design across the Recommended Operating Conditions, where applicable. Typical values are listed for guidance only and are based on the particular conditions listed for section, where applicable. These conditions are valid for all values found in the characteristics tables unless otherwise specified in the test conditions. #### **ESD PROTECTION** | Symbol | Parameter | Value | Unit | |--------|-------------------------------|-------|------| | ESD | Human Body Model - All Pins | 2.0 | kV | | ESD | Human Body Model - I/O to GND | 8.0 | kV | #### DC ELECTRICAL CHARACTERISTICS ## CONTROL INPUT, OUTPUT ENABLE (Typical: T = $25^{\circ}$ C, $V_{CC} = 3.3 \text{ V}$ ) | | | | | | -40°C to +85°C | | | | |-----------------|-------|----------------------------------------------------------------|---------------------------|---------------------|-------------------|-----|-------------------|------| | Symbol | Pins | Parameter | Test Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Unit | | V <sub>IH</sub> | S, ŌĒ | Control Input, Output<br>Enable HIGH Voltage<br>(See Figure 3) | | 2.7<br>3.3<br>4.2 | 1.3<br>1.4<br>1.6 | - | - | V | | V <sub>IL</sub> | S, ŌĒ | Control Input, Output<br>Enable LOW Voltage<br>(See Figure 3) | | 2.7<br>3.3<br>4.2 | - | | 0.4<br>0.4<br>0.5 | V | | I <sub>IN</sub> | S, ŌĒ | Control Input, Output<br>Enable Leakage<br>Current | $0 \le V_{IS} \le V_{CC}$ | 1.65 – 4.5 | - | - | ±1.0 | μΑ | ## **SUPPLY AND LEAKAGE CURRENT** (Typical: T = 25°C, $V_{CC} = 3.3 \text{ V}$ ) | | | | | | -40°C to +85°C | | i°C | | |------------------|------------------------------|-------------------------------------------------------|-------------------------------------------|---------------------|----------------|-----|------|------| | Symbol | Pins | Parameter | Test Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Unit | | I <sub>CC</sub> | V <sub>CC</sub> | Quiescent Supply<br>Current | $V_{IS} = V_{CC}$ or GND; $I_{OUT} = 0$ A | 1.65 – 4.5 | - | - | 1.0 | μΑ | | I <sub>CCT</sub> | V <sub>CC</sub> | Increase in I <sub>CC</sub><br>per<br>Control Voltage | V <sub>IN</sub> = 2.6 V | 3.6 | - | - | 10 | μΑ | | I <sub>OZ</sub> | HSD1+, HSD1-<br>HSD2+, HSD2- | OFF State<br>Leakage Current | $0 \le V_{IS} \le V_{CC}$ | 1.65 – 4.5 | - | - | ±1.0 | μΑ | | I <sub>OFF</sub> | D+, D- | Power OFF<br>Leakage Current | $0 \le V_{ S} \le 4.5 \text{ V}$ | 0 | - | - | ±1.0 | μΑ | ## **HIGH SPEED ON RESISTANCE** (Typical: T = $25^{\circ}$ C, $V_{CC} = 3.3 \text{ V}$ ) | | | | | | –40°C to +85°C | | C | | |-------------------|------|---------------------------|--------------------------------------------------------|---------------------|----------------|----------------------|-----------------|------| | Symbol | Pins | Parameter | Test Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Unit | | R <sub>ON</sub> | | On-Resistance | V <sub>IS</sub> = 0 V to 0.4 V, I <sub>ON</sub> = 8 mA | 2.7<br>3.3<br>4.2 | - | 9.0<br>8.0<br>7.0 | 12<br>10<br>8.0 | Ω | | R <sub>FLAT</sub> | | On-Resistance<br>Flatness | V <sub>IS</sub> = 0 V to 1.0 V, I <sub>ON</sub> = 8 mA | 2.7<br>3.3<br>4.2 | - | 1.6<br>1.5<br>1.4 | - | Ω | | ΔR <sub>ON</sub> | | On–Resistance<br>Matching | V <sub>IS</sub> = 0 V to 0.4 V, I <sub>ON</sub> = 8 mA | 2.7<br>3.3<br>4.2 | - | 1.05<br>0.85<br>0.65 | - | Ω | ## DC ELECTRICAL CHARACTERISTICS (continued) ## FULL SPEED ON RESISTANCE (Typical: T = $25^{\circ}$ C, $V_{CC} = 3.3 \text{ V}$ ) | | | | | | –40°C to +85°C | | C | | |-------------------|------|---------------------------|--------------------------------------------------------|---------------------|----------------|----------------------|-------------------|------| | Symbol | Pins | Parameter | Test Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Unit | | R <sub>ON</sub> | | On-Resistance | $V_{IS}$ = 0 V to $V_{CC}$ , $I_{ON}$ = 8 mA | 2.7<br>3.3<br>4.2 | | 9.0<br>8.5<br>7.5 | 12<br>10.5<br>8.5 | Ω | | R <sub>FLAT</sub> | | On-Resistance<br>Flatness | V <sub>IS</sub> = 0 V to 1.0 V, I <sub>ON</sub> = 8 mA | 2.7<br>3.3<br>4.2 | | 1.6<br>1.5<br>1.4 | | Ω | | ΔR <sub>ON</sub> | | On-Resistance<br>Matching | $V_{IS}$ = 0 V to $V_{CC}$ , $I_{ON}$ = 8 mA | 2.7<br>3.3<br>4.2 | | 2.20<br>2.45<br>2.65 | | Ω | #### **AC ELECTRICAL CHARACTERISTICS** **TIMING/FREQUENCY** (Typical: T = 25°C, $V_{CC}$ = 3.3 V, $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz) | | | | | | -40°C to +85°C | | | | |------------------|-------------------|----------------------------|-----------------------|---------------------|----------------|-----|-----|------| | Symbol | Pins | Parameter | Test Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Unit | | t <sub>ON</sub> | Closed<br>to Open | Turn-ON Time | | 1.65 – 4.5 | _ | 14 | 30 | ns | | t <sub>OFF</sub> | Open to<br>Closed | Turn-OFF Time | | 1.65 – 4.5 | - | 10 | 20 | ns | | t <sub>BBM</sub> | | Break-Before-Make<br>Delay | | 1.65 – 4.5 | 3.0 | 4.4 | 7.0 | ns | | BW | | -3 dB Bandwidth | C <sub>L</sub> = 5 pF | 1.65 – 4.5 | _ | 500 | _ | MHz | | | | | C <sub>L</sub> = 0 pF | | ı | 750 | ı | | **ISOLATION** (Typical: T = 25°C, $V_{CC}$ = 3.3 V, $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz) | | | | | | -40°C to +85°C | | | | |-------------------|-------------------|-----------------------------------|-----------------|---------------------|----------------|-----|-----|------| | Symbol | Pins | Parameter | Test Conditions | V <sub>CC</sub> (V) | Min | Тур | Max | Unit | | O <sub>IRR</sub> | Open | OFF-Isolation | f = 250 MHz | 1.65 – 4.5 | - | -22 | - | dB | | X <sub>TALK</sub> | HSD1+ to<br>HSD1- | Non-Adjacent<br>Channel Crosstalk | f = 250 MHz | 1.65 – 4.5 | - | -30 | - | dB | ## **NLAS7222B CAPACITANCE** (Typical: T = 25°C, $V_{CC}$ = 3.3 V, $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz) | | | | | -4 | -40°C to +85°C | | | |------------------|----------------------------|-------------------------------|------------------------------------------------------------------------------------|-----|----------------|-----|------| | Symbol | Pins | Parameter | Test Conditions | Min | Тур | Max | Unit | | C <sub>IN</sub> | S, <del>OE</del> | Control Pin Input Capacitance | V <sub>CC</sub> = 0 V | - | 3.0 | - | pF | | C <sub>ON</sub> | D+ to<br>HSD1+ or<br>HSD2+ | ON Capacitance | V <sub>CC</sub> = 3.3 V; <del>OE</del> = 0 V<br>S = 0 V or 3.3 V | - | 8.0 | - | pF | | C <sub>OFF</sub> | HSD1n or<br>HSD2n | OFF Capacitance | V <sub>CC</sub> = V <sub>IS</sub> = 3.3 V; <del>OE</del> = 0 V<br>S = 3.3 V or 0 V | _ | 4.5 | - | pF | # **NLAS7222C CAPACITANCE** (Typical: T = 25°C, $V_{CC}$ = 3.3 V, $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz) | | | | | -40°C to +85°C | | | | |------------------|----------------------------|----------------------------------------------|--------------------------------------------------------------------------------------|----------------|-----|-----|------| | Symbol | Pins | Parameter | Test Conditions | Min | Тур | Max | Unit | | C <sub>IN</sub> | S, <del>OE</del> | Control Pin, Output Enable Input Capacitance | V <sub>CC</sub> = 0 V | _ | 3.0 | - | pF | | C <sub>ON</sub> | D+ to<br>HSD1+ or<br>HSD2+ | ON Capacitance | V <sub>CC</sub> = 3.3 V; <del>OE</del> = 0 V<br>S = 0 V or 3.3 V | - | 10 | - | pF | | C <sub>OFF</sub> | HSD1n or<br>HSD2n | OFF Capacitance | $V_{CC} = V_{IS} = 3.3 \text{ V}; \overline{OE} = 3.3 \text{ V}$<br>S = 3.3 V or 0 V | - | 5.5 | - | pF | Figure 3. $I_{CC}$ vs. $V_{IN}$ Figure 4. t<sub>BBM</sub> (Time Break-Before-Make) Figure 5. $t_{ON}/t_{OFF}$ Figure 6. t<sub>ON</sub>/t<sub>OFF</sub> Channel switch control/s test socket is normalized. Off isolation is measured across an off channel. On loss is the bandwidth of an On switch. $V_{\rm ISO}$ , Bandwidth and $V_{\rm ONL}$ are independent of the input signal direction. $$V_{ISO} = Off Channel Isolation = 20 Log \left(\frac{V_{OUT}}{V_{IN}}\right)$$ for $V_{IN}$ at 100 kHz $$V_{ONL}$$ = On Channel Loss = 20 Log $\left(\frac{V_{OUT}}{V_{IN}}\right)$ for $V_{IN}$ at 100 kHz to 50 MHz Bandwidth (BW) = the frequency 3 dB below V<sub>ONL</sub> $V_{CT}$ = Use $V_{ISO}$ setup and test to all other switch analog input/outputs terminated with 50 $\Omega$ Figure 7. Off Channel Isolation/On Channel Loss (BW)/Crosstalk (On Channel to Off Channel)/V<sub>ONL</sub> #### **APPLICATIONS INFORMATION** The low on resistance and capacitance of the NLAS7222B provides for a high bandwidth analog switch suitable for applications such as USB data switching. Results for the USB 2.0 signal quality tests will be shown in this section, along with a description of the evaluation test board. The data for the eye diagram signal quality and jitter tests verifies that the NLAS7222B can be used as a data switch in low, full and high speed USB 2.0 systems. Figures 8, 9 and 10 provide a description of the test evaluation board. The USB tests were conducted per the procedures provided by the USB Implementers Forum (www.usb.org), the industry group responsible for defining the USB certification requirements. The test patterns were generated by a PC and MATLAB software, and were inputted to the analog switch through USB connectors J1 (HSD1) or J2 (HSD2). A USB certified device was plugged into connector J4 to function as a data transceiver. The high speed and full speed tests used a flash memory device, while the low speed tests used a mouse. Test connectors J3 and J5 provide a direct connection of the USB device and were used to verify that the analog switch does not distort the data signals. Figure 8. Schematic of the NLAS7222B USB Demo Board Figure 9. Block Diagram of the NLAS7222B USB Demo Board Figure 10. Photograph of the NLAS7222B USB Demo Board ## **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |----------------|---------|---------------------|-----------------------| | NLAS7222BMUTAG | AS | UQFN10<br>(Pb-Free) | 3000 / Tape & Reel | | NLAS7222BMUTBG | AS | UQFN10<br>(Pb-Free) | 3000 / Tape & Reel | | NLAS7222CMUTBG | AT | UQFN10<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. PIN 1 REFERENCE **DATE 01 AUG 2007** - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM - FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN | MAX | | | Α | 0.45 | 0.60 | | | A1 | 0.00 | 0.05 | | | A3 | 0.127 REF | | | | b | 0.15 | 0.25 | | | D | 1.40 BSC | | | | E | 1.80 BSC | | | | е | 0.40 BSC | | | | L | 0.30 | 0.50 | | | L1 | 0.00 | 0.15 | | | L3 | 0.40 | 0.60 | | #### **GENERIC MARKING DIAGRAM\*** XX = Specific Device Code = Date Code Μ = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. #### **DETAIL A** 0.10 C **Bottom View** (Optional) 0.10 C MOLD CMPD EXPOSED Cu-В **TOP VIEW** АЗ 0.05 C 0.05 C $\triangle$ **DETAIL B** Α1 SEATING PLANE Side View SIDE VIEW (Optional) 10 X 0.10 C A B ## MOUNTING FOOTPRINT **BOTTOM VIEW** Œ 0.05 С | DOCUMENT NUMBER: 98AON22493D | | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | 10 PIN UQFN, 1.4 X 1.8, 0.4 | iP | PAGE 1 OF 1 | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.