# **1-Bit 20 Mb/s Dual-Supply Level Translator**

The NLSX4401DFT2G is a 1-bit configurable dual-supply bidirectional auto sensing translator that does not require a directional control pin. The I/O  $V_{CC}$  and I/O  $V_L$  ports are designed to track two different power supply rails,  $V_{CC}$  and  $V_L$  respectively. Both the  $V_{CC}$  and  $V_L$  supply rails are configurable from 1.65 V to 5.5 V. This allows voltage logic signals on the  $V_L$  side to be translated into lower, higher or equal value voltage logic signals on the  $V_{CC}$  side, and vice-versa.

The NLSX4401DFT2G translator has integrated 10 k $\Omega$  pull–up resistors on the I/O lines. The integrated pull–up resistors are used to pull up the I/O lines to either V<sub>L</sub> or V<sub>CC</sub>. The NLSX4401 is an excellent match for open–drain applications such as the I<sup>2</sup>C communication bus.

### Features

- $V_L$  can be Less than, Greater than or Equal to  $V_{CC}$
- Wide V<sub>CC</sub> Operating Range: 1.65 V to 5.5 V Wide V<sub>L</sub> Operating Range: 1.65 V to 5.5 V
- High Speed with 24 Mb/s Guaranteed Date Rate
- Low Bit-to-Bit Skew
- Enable Input and I/O Pins are Overvoltage Tolerant (OVT) to 5.5 V
- Non-preferential Powerup Sequencing
- Partial Power–Off Protection I/Os at High Impedance with Either Supply at 0 V
- Integrated 10 kΩ Pull–up Resistors
- Small Space Saving Packages: SC-88/SC70-6/SOT-363 Package
- These Devices are Pb-Free and are RoHS Compliant

### **Typical Applications**

- I<sup>2</sup>C, SMBus, PMBus
- Low Voltage ASIC Level Translation
- Mobile Phones, PDAs, Cameras

#### Important Information

- ESD Protection for All Pins
  - Human Body Model (HBM) > 5000 V



\*Date Code orientation and/or position may vary depending upon manufacturing location.

#### LOGIC DIAGRAM



#### ORDERING INFORMATION

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NLSX4401DFT2G | SC–88<br>(Pb–Free) | 3000 / Tape<br>& Reel |

<sup>+</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.







(Top Through View)

Figure 2. Pinout Diagram

### **PIN ASSIGNMENT**

| Pins                | Description                             |
|---------------------|-----------------------------------------|
| V <sub>CC</sub>     | V <sub>CC</sub> Supply Voltage          |
| VL                  | V <sub>L</sub> Supply Voltage           |
| GND                 | Ground                                  |
| EN                  | Output Enable, Referenced to $V_L$      |
| I/O V <sub>CC</sub> | I/O Port, Referenced to V <sub>CC</sub> |
| I/O V <sub>L</sub>  | I/O Port, Referenced to VL              |

FUNCTION TABLE

| EN | Operating Mode      |
|----|---------------------|
| L  | Hi–Z                |
| н  | I/O Buses Connected |

## MAXIMUM RATINGS

| Symbol              | Parameter                                                          | Value        | Condition            | Unit |
|---------------------|--------------------------------------------------------------------|--------------|----------------------|------|
| V <sub>CC</sub>     | DC Supply Voltage                                                  | -0.5 to +7.0 |                      | V    |
| VL                  | DC Supply Voltage                                                  | -0.5 to +7.0 |                      | V    |
| I/O V <sub>CC</sub> | V <sub>CC</sub> -Referenced DC Input/Output Voltage                | -0.5 to +7.0 |                      | V    |
| I/O V <sub>L</sub>  | V <sub>L</sub> -Referenced DC Input/Output Voltage                 | -0.5 to +7.0 |                      | V    |
| $V_{EN}$            | Enable Control Pin DC Input Voltage                                | -0.5 to +7.0 |                      | V    |
| I <sub>I/O_SC</sub> | Short–Circuit Duration (I/O $\rm V_L$ and I/O $\rm V_{CC}$ to GND) | ±50          | Continuous           | mA   |
| I <sub>I/OK</sub>   | Input/Output Clamping Current (I/O $\rm V_L$ and I/O $\rm V_{CC})$ | -50          | V <sub>I/O</sub> < 0 | mA   |
| T <sub>STG</sub>    | Storage Temperature                                                | -65 to +150  |                      | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol              | Parameter                                                                             | Min | Max      | Unit |
|---------------------|---------------------------------------------------------------------------------------|-----|----------|------|
| V <sub>CC</sub>     | Positive DC Supply Voltage                                                            | 1.5 | 5.5      | V    |
| VL                  | Positive DC Supply Voltage                                                            | 1.5 | 5.5      | V    |
| V <sub>EN</sub>     | Enable Control Pin Voltage                                                            | GND | 5.5      | V    |
| V <sub>IO_VCC</sub> | I/O Pin Voltage (Side referred to $V_{CC}$ )                                          | GND | 5.5      | V    |
| V <sub>IO_VL</sub>  | I/O Pin Voltage (Side referred to V <sub>L</sub> )                                    | GND | 5.5      | V    |
| Δt/ΔV               | Input Transition Rise and Fall Rate A– or B–Ports, Push–Pull Driving<br>Control Input |     | 10<br>10 | ns/V |
| T <sub>A</sub>      | Operating Temperature Range                                                           | -55 | +125     | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

|                     | Parameter                                               |                                                                                                                                                                                            | –55°C to +125°C       |               |                                                |      |
|---------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|------------------------------------------------|------|
| Symbol              |                                                         | Test Conditions (Note 2)                                                                                                                                                                   | Min                   | Тур           | Max                                            | Unit |
| V <sub>IHC</sub>    | I/O V <sub>CC</sub> Input HIGH Voltage                  |                                                                                                                                                                                            | $V_{CC} - 0.4$        | -             | -                                              | V    |
| VILC                | I/O V <sub>CC</sub> Input LOW Voltage                   |                                                                                                                                                                                            | -                     | -             | 0.15                                           | V    |
| VIHL                | I/O VL Input HIGH Voltage                               |                                                                                                                                                                                            | $V_L - 0.4$           | -             | -                                              | V    |
| V <sub>ILL</sub>    | I/O VL Input LOW Voltage                                |                                                                                                                                                                                            | -                     | -             | 0.15                                           | V    |
| V <sub>IH</sub>     | Control Pin Input HIGH Voltage                          |                                                                                                                                                                                            | 0.65 * V <sub>L</sub> | -             | -                                              | V    |
| $V_{IL}$            | Control Pin Input LOW Voltage                           | $V_L = 1.65 V \text{ to } 1.95 V$<br>$V_L = 2.3 V \text{ to } 5.5 V$                                                                                                                       |                       |               | 0.25 * V <sub>L</sub><br>0.35 * V <sub>L</sub> | V    |
| V <sub>OHC</sub>    | I/O Vcc Output HIGH Voltage                             | I/O V <sub>CC</sub> source current = 20 $\mu$ A                                                                                                                                            | 2/3 * V <sub>CC</sub> | -             | -                                              | V    |
| V <sub>OLC</sub>    | I/O Vcc Output LOW Voltage                              | I/O V <sub>CC</sub> sink current = 1 mA                                                                                                                                                    | -                     | -             | 0.4                                            | V    |
| V <sub>OHL</sub>    | I/O V∟Output HIGH Voltage                               | I/O V <sub>L</sub> source current = 20 $\mu$ A                                                                                                                                             | 2/3 * V <sub>L</sub>  | -             | -                                              | V    |
| V <sub>OLL</sub>    | I/O V₋Output LOW Voltage                                | I/O V <sub>L</sub> sink current = 1 mA                                                                                                                                                     | -                     | -             | 0.4                                            | V    |
| IQVCC               | V <sub>CC</sub> Supply Current                          | I/O V <sub>CC</sub> and I/O V <sub>L</sub> unconnected, V <sub>EN</sub> = V <sub>L</sub><br>V <sub>L</sub> = 5.5 V, V <sub>CC</sub> = 0 V<br>V <sub>L</sub> = 0 V, V <sub>CC</sub> = 5.5 V |                       | 0.5<br>_<br>_ | 3.0<br>-1.0<br>1.0                             | μΑ   |
| I <sub>QVL</sub>    | V <sub>L</sub> Supply Current                           | I/O V <sub>CC</sub> and I/O V <sub>L</sub> unconnected, V <sub>EN</sub> = V <sub>L</sub><br>V <sub>L</sub> = 5.5 V, V <sub>CC</sub> = 0 V<br>V <sub>L</sub> = 0 V, V <sub>CC</sub> = 5.5 V | -<br>-<br>-           | 0.3<br>_<br>_ | 3.0<br>1.0<br>-1.0                             | μΑ   |
| I <sub>TS-VCC</sub> | V <sub>CC</sub> Tristate Output Mode                    | I/O V <sub>CC</sub> and I/O V <sub>L</sub> unconnected, V <sub>EN</sub> = GND                                                                                                              | _                     | 0.1           | 1.5                                            | μΑ   |
| $I_{\text{TS-VL}}$  | V <sub>L</sub> Tristate Output Mode Supply<br>Current   | I/O V <sub>CC</sub> and I/O V <sub>L</sub> unconnected, V <sub>EN</sub> = GND                                                                                                              | -                     | 0.1           | 1.5                                            | μΑ   |
| l                   | Enable Pin Input Leakage Current                        |                                                                                                                                                                                            | -                     | I             | 1.0                                            | μΑ   |
| I <sub>OFF</sub>    | I/O Power-Off Leakage Current                           | I/O V <sub>CC</sub> Port, V <sub>CC</sub> = 0 V, V <sub>L</sub> = 0 to 5.5 V                                                                                                               | -                     | I             | 1.0                                            | μΑ   |
|                     |                                                         | I/O VL Port, VCC = 0 to 5.5 V, $V_L = 0$ V                                                                                                                                                 | -                     | I             | 1.0                                            |      |
| I <sub>OZ</sub>     | I/O Tristate Output Mode<br>Leakage Current             |                                                                                                                                                                                            | -                     | 0.1           | 1.0                                            | μΑ   |
| R <sub>PU</sub>     | Pull–Up Resistors I/O V <sub>L</sub> and V <sub>C</sub> |                                                                                                                                                                                            | -                     | 10            | -                                              | kΩ   |

## DC ELECTRICAL CHARACTERISTICS (V<sub>L</sub> = 1.65 V to 5.5 V and V<sub>CC</sub> = 1.65 V to 5.5 V, unless otherwise specified) (Note 1)

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. Typical values are for  $V_L = +1.8$  V,  $V_{CC} = +3.3$  V and  $T_A = +25^{\circ}$ C. 2. All units are production tested at  $T_A = +25^{\circ}$ C. Limits over the operating temperature range are guaranteed by design.

#### TIMING CHARACTERISTICS - RAIL-TO-RAIL DRIVING CONFIGURATIONS

(I/O test circuit of Figures 3 and 4,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1 M $\Omega$ )

|                                     | Parameter                                                     |                 |     | 0°C to +8<br>Notes 3 & |     | Unit |
|-------------------------------------|---------------------------------------------------------------|-----------------|-----|------------------------|-----|------|
| Symbol                              |                                                               | Test Conditions | Min | Тур                    | Max |      |
| V <sub>L</sub> = 1.65 V,            | V <sub>CC</sub> = 1.65 V                                      |                 |     | •                      |     |      |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |     | 9                      | 32  | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |     | 11                     | 20  | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |     | 20                     | 30  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |     | 10                     | 13  | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |     | 7                      | 16  | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |     | 12                     | 15  | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |     |                        | 269 | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |     |                        | 300 | ns   |
| <b>t</b> PPSKEW                     | Part-to-Part Skew                                             |                 |     |                        | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 15  |                        |     | Mbps |
| V <sub>L</sub> = 1.65 V,            | V <sub>CC</sub> = 5.5 V                                       | ·               |     |                        |     |      |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |     | 9                      | 12  | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |     | 17                     | 30  | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |     | 8                      | 10  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |     | 5                      | 9   | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |     | 14                     | 24  | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |     | 4                      | 6   | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |     |                        | 66  | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |     |                        | 250 | ns   |
| <b>t</b> PPSKEW                     | Part-to-Part Skew                                             |                 |     |                        | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 20  |                        |     | Mbps |
| V <sub>L</sub> = 1.8 V, V           | $V_{\rm CC} = 2.8  \rm V$                                     |                 |     | •                      |     |      |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |     | 11                     | 18  | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |     | 10                     | 15  | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |     | 12                     | 15  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |     | 5                      | 8   | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |     | 7                      | 10  | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |     | 1                      | 12  | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |     |                        | 100 | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |     |                        | 300 | ns   |
| <b>t</b> PPSKEW                     | Part-to-Part Skew                                             |                 |     |                        | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 20  |                        |     | Mbps |

I/O V<sub>CC</sub> Rise Time t<sub>RVCC</sub> 8 12 ns Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product perfor-

mance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Typical values are for the specified  $V_L$  and  $V_{CC}$  at  $T_A = +25^{\circ}C$ . All units are production tested at  $T_A = +25^{\circ}C$ . 4. Limits over the operating temperature range are guaranteed by design.

5. Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (I/O\_VLn or I/O\_VCCn) and switching with the same polarity (LOW-to-HIGH or HIGH-to-LOW). Skew is defined by applying a single input to the two input channels and measuring the difference in propagation delays between the output channels.

#### TIMING CHARACTERISTICS - RAIL-TO-RAIL DRIVING CONFIGURATIONS (continued)

(I/O test circuit of Figures 3 and 4,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1 M $\Omega$ )

|                                     | Parameter                                                     |                 |     | <b>10°C to +8</b><br>Notes 3 & |     | Unit |
|-------------------------------------|---------------------------------------------------------------|-----------------|-----|--------------------------------|-----|------|
| Symbol                              |                                                               | Test Conditions | Min | Тур                            | Мах |      |
| V <sub>L</sub> = 2.5 V, V           | $V_{\rm CC} = 3.6  \rm V$                                     |                 |     |                                |     |      |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |     | 8                              | 12  | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |     | 7                              | 10  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |     | 5                              | 7   | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |     | 7                              | 10  | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |     | 5                              | 8   | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |     |                                | 74  | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |     |                                | 225 | ns   |
| t <sub>PPSKEW</sub>                 | Part-to-Part Skew                                             |                 |     |                                | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 24  |                                |     | Mbps |
| V <sub>L</sub> = 2.8 V, V           | V <sub>CC</sub> = 1.8 V                                       |                 |     |                                |     | 1    |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |     | 13                             | 20  | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |     | 7                              | 10  | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |     | 8                              | 13  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |     | 9                              | 15  | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |     | 6                              | 9   | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |     | 7                              | 12  | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |     |                                | 103 | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |     |                                | 250 | ns   |
| <b>t</b> PPSKEW                     | Part-to-Part Skew                                             |                 |     |                                | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 24  |                                |     | Mbps |
| V <sub>L</sub> = 3.6 V, V           | / <sub>CC</sub> = 2.5 V                                       |                 | 1   | •                              |     | 1    |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |     | 9                              | 12  | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |     | 6                              | 9   | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |     | 6                              | 12  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |     | 7                              | 12  | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |     | 5                              | 7   | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |     | 6                              | 9   | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |     |                                | 77  | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |     |                                | 250 | ns   |
| <b>t</b> PPSKEW                     | Part-to-Part Skew                                             |                 |     |                                | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 24  | 1                              |     | Mbps |
| / <sub>L</sub> = 5.5 V, V           | / <sub>CC</sub> = 1.65 V                                      | •               | •   |                                |     | •    |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |     | 13                             | 20  | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |     | 6                              | 9   | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Typical values are for the specified V<sub>L</sub> and V<sub>CC</sub> at  $T_A = +25^{\circ}C$ . All units are production tested at  $T_A = +25^{\circ}C$ . 4. Limits over the operating temperature range are guaranteed by design.

5. Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (I/O\_VLn or I/O\_VCCn) and switching with the same polarity (LOW-to-HIGH or HIGH-to-LOW). Skew is defined by applying a single input to the two input channels and measuring the difference in propagation delays between the output channels.

#### TIMING CHARACTERISTICS - RAIL-TO-RAIL DRIVING CONFIGURATIONS (continued)

(I/O test circuit of Figures 3 and 4,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1 M $\Omega$ )

|                                     |                                                               |                 | -40°C to +85°C<br>(Notes 3 & 4) |     |     |      |
|-------------------------------------|---------------------------------------------------------------|-----------------|---------------------------------|-----|-----|------|
| Symbol                              | Parameter                                                     | Test Conditions | Min                             | Тур | Max | Unit |
| V <sub>L</sub> = 5.5 V, V           | / <sub>CC</sub> = 1.65 V                                      | ·               |                                 |     |     |      |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |                                 | 8   | 10  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |                                 | 22  | 37  | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |                                 | 9   | 13  | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |                                 | 13  | 25  | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |                                 |     |     | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |                                 |     |     | ns   |
| t <sub>PPSKEW</sub>                 | Part-to-Part Skew                                             |                 |                                 |     | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 20                              |     |     | Mbps |
| V <sub>L</sub> = 5.5 V, V           | / <sub>CC</sub> = 5.5 V                                       |                 |                                 |     |     |      |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |                                 | 5   | 7   | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |                                 | 6   | 8   | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |                                 | 5   | 7   | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |                                 | 5   | 8   | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |                                 | 4   | 6   | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |                                 | 4   | 6   | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |                                 |     | 30  | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |                                 |     | 225 | ns   |
| <b>t</b> PPSKEW                     | Part-to-Part Skew                                             |                 |                                 |     | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 24                              |     |     | Mbps |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Typical values are for the specified V<sub>L</sub> and V<sub>CC</sub> at  $T_A = +25^{\circ}C$ . All units are production tested at  $T_A = +25^{\circ}C$ .

4. Limits over the operating temperature range are guaranteed by design.

5. Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (I/O\_VLn or I/O\_VCCn) and switching with the same polarity (LOW-to-HIGH or HIGH-to-LOW). Skew is defined by applying a single input to the two input channels and measuring the difference in propagation delays between the output channels.

### TIMING CHARACTERISTICS - OPEN DRAIN DRIVING CONFIGURATIONS

(I/O test circuit of Figures 5 and 6, C<sub>LOAD</sub> = 15 pF, driver output impedance  $\leq$  50  $\Omega$ , R<sub>LOAD</sub> = 1 M $\Omega$ )

|                          |                               |                 | -40°C to +85°C<br>(Notes 6 & 7)   Min Typ Max |    |     |      |  |
|--------------------------|-------------------------------|-----------------|-----------------------------------------------|----|-----|------|--|
| Symbol                   | Parameter                     | Test Conditions |                                               |    | Max | Unit |  |
| V <sub>L</sub> = 1.65 V, | V <sub>CC</sub> = 1.65 V      |                 |                                               |    |     |      |  |
| t <sub>RVCC</sub>        | I/O V <sub>CC</sub> Rise Time |                 |                                               | 55 | 70  | ns   |  |
| t <sub>FVCC</sub>        | I/O V <sub>CC</sub> Fall Time |                 |                                               | 7  | 14  | ns   |  |
| t <sub>RVL</sub>         | I/O V <sub>L</sub> Rise Time  |                 |                                               | 50 | 65  | ns   |  |
| t <sub>FVL</sub>         | I/O V <sub>L</sub> Fall Time  |                 |                                               | 7  | 12  | ns   |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

6. Typical values are for the specified V<sub>L</sub> and V<sub>CC</sub> at T<sub>A</sub> = +25°C. All units are production tested at T<sub>A</sub> = +25°C.

7. Limits over the operating temperature range are guaranteed by design.

8. Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (I/O\_VLn or I/O\_VCCn) and switching with the same polarity (LOW-to-HIGH or HIGH-to-LOW). Skew is defined by applying a single input to the two input channels and measuring the difference in propagation delays between the output channels.

#### TIMING CHARACTERISTICS - OPEN DRAIN DRIVING CONFIGURATIONS (continued)

(I/O test circuit of Figures 5 and 6,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1 M $\Omega$ )

|                                     |                                                               |                               | -40°C to +85°C<br>(Notes 6 & 7) |              |     |          |
|-------------------------------------|---------------------------------------------------------------|-------------------------------|---------------------------------|--------------|-----|----------|
| Symbol                              | Parameter                                                     | Parameter Test Conditions Min |                                 | Тур          | Max | Unit     |
| V <sub>L</sub> = 1.65 V,            | V <sub>CC</sub> = 1.65 V                                      |                               |                                 |              |     |          |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                               |                                 | 20           | 34  | ns       |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                               |                                 | 19           | 34  | ns       |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                               |                                 |              | 100 | ns       |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                               |                                 |              | 300 | ns       |
| t <sub>PPSKEW</sub>                 | Part-to-Part Skew                                             |                               |                                 |              | 2   | ns       |
| MDR                                 | Maximum Data Rate                                             |                               | 3                               |              |     | Mbps     |
| V <sub>L</sub> = 1.65 V,            | V <sub>CC</sub> = 5.5 V                                       |                               |                                 |              |     |          |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                               |                                 | 22           | 34  | ns       |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                               |                                 | 20           | 27  | ns       |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                               |                                 | 43           | 55  | ns       |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                               |                                 | 6            | 12  | ns       |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                               |                                 | 13           | 26  | ns       |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                               |                                 | 19           | 24  | ns       |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                               |                                 |              | 80  | ns       |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                               |                                 |              | 250 | ns       |
| t <sub>PPSKEW</sub>                 | Part-to-Part Skew                                             |                               |                                 |              | 2   | ns       |
| MDR                                 | Maximum Data Rate                                             |                               | 3                               |              |     | Mbps     |
| V <sub>L</sub> = 1.8 V, V           | / <sub>CC</sub> = 3.3 V                                       |                               | <b>I</b>                        |              | 1   | 1        |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                               |                                 | 34           | 40  | ns       |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                               |                                 | 1            | 15  | ns       |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                               |                                 | 40           | 48  | ns       |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                               |                                 | 1            | 2   | ns       |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                               |                                 | 9            | 15  | ns       |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                               |                                 | 6            | 11  | ns       |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                               |                                 |              | 70  | ns       |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                               |                                 |              | 300 | ns       |
| <b>t</b> PPSKEW                     | Part-to-Part Skew                                             |                               |                                 |              | 2   | ns       |
| MDR                                 | Maximum Data Rate                                             |                               | 7                               |              |     | Mbps     |
| V <sub>L</sub> = 5.5 V, V           | / <sub>CC</sub> = 1.65 V                                      |                               | <b>ļ</b>                        | <del> </del> | ļ   | <b>I</b> |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                               |                                 | 44           | 52  | ns       |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                               |                                 | 1            | 2   | ns       |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                               |                                 | 7            | 30  | ns       |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                               |                                 | 17           | 23  | ns       |
| tPDVL-VCC                           | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                               |                                 | 10           | 17  | ns       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

6. Typical values are for the specified V<sub>L</sub> and V<sub>CC</sub> at  $T_A = +25^{\circ}C$ . All units are production tested at  $T_A = +25^{\circ}C$ . 7. Limits over the operating temperature range are guaranteed by design.

8. Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (I/O\_VLn or I/O\_VCCn) and switching with the same polarity (LOW-to-HIGH or HIGH-to-LOW). Skew is defined by applying a single input to the two input channels and measuring the difference in propagation delays between the output channels.

#### TIMING CHARACTERISTICS - OPEN DRAIN DRIVING CONFIGURATIONS (continued)

(I/O test circuit of Figures 5 and 6,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1 M $\Omega$ )

|                                     |                                                               |                 | -40°C to +85°C<br>(Notes 6 & 7) |     |     |      |
|-------------------------------------|---------------------------------------------------------------|-----------------|---------------------------------|-----|-----|------|
| Symbol                              | Parameter                                                     | Test Conditions | Min                             | Тур | Max | Unit |
| V <sub>L</sub> = 5.5 V, V           | / <sub>CC</sub> = 1.65 V                                      |                 |                                 |     |     |      |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |                                 | 12  | 24  | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |                                 |     | 100 | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |                                 |     | 300 | ns   |
| t <sub>PPSKEW</sub>                 | Part-to-Part Skew                                             |                 |                                 |     | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 3                               |     |     | Mbps |
| V <sub>L</sub> = 5.5 V, V           | / <sub>CC</sub> = 5.5 V                                       |                 |                                 |     |     |      |
| t <sub>RVCC</sub>                   | I/O V <sub>CC</sub> Rise Time                                 |                 |                                 | 42  | 50  | ns   |
| t <sub>FVCC</sub>                   | I/O V <sub>CC</sub> Fall Time                                 |                 |                                 | 2   | 3   | ns   |
| t <sub>RVL</sub>                    | I/O V <sub>L</sub> Rise Time                                  |                 |                                 | 44  | 48  | ns   |
| t <sub>FVL</sub>                    | I/O V <sub>L</sub> Fall Time                                  |                 |                                 | 2   | 3   | ns   |
| t <sub>PDVL-VCC</sub>               | Propagation Delay (Driving I/O $V_L$ , $V_L$ to $V_{CC}$ )    |                 |                                 | 4   | 6   | ns   |
| t <sub>PDVCC-VL</sub>               | Propagation Delay (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ ) |                 |                                 | 6   | 9   | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Enable Time                                                   |                 |                                 |     | 60  | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Disable Time                                                  |                 |                                 |     | 225 | ns   |
| t <sub>PPSKEW</sub>                 | Part-to-Part Skew                                             |                 |                                 |     | 2   | ns   |
| MDR                                 | Maximum Data Rate                                             |                 | 7                               |     |     | Mbps |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

6. Typical values are for the specified V<sub>L</sub> and V<sub>CC</sub> at T<sub>A</sub> = +25°C. All units are production tested at T<sub>A</sub> = +25°C.

7. Limits over the operating temperature range are guaranteed by design.

Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (I/O\_VLn or I/O\_VCCn) and switching with the same polarity (LOW-to-HIGH or HIGH-to-LOW). Skew is defined by applying a single input to the two input channels and measuring the difference in propagation delays between the output channels.

## **TEST SETUP**





Figure 4. Rail-to-Rail Driving I/O V<sub>CC</sub>



Figure 5. Open–Drain Driving I/O  $V_L$ 

Figure 6. Open–Drain Driving I/O V<sub>CC</sub>



Figure 7. Definition of Timing Specification Parameters



| Test                                | Switch            |  |
|-------------------------------------|-------------------|--|
| t <sub>PZH</sub> , t <sub>PHZ</sub> | Open              |  |
| t <sub>PZL</sub> , t <sub>PLZ</sub> | $2 \times V_{CC}$ |  |

 $C_L$  = 15 pF or equivalent (Includes jig and probe capacitance)  $R_L$  =  $R_1$  = 50  $k\Omega$  or equivalent





Figure 9. Timing Definitions for Propagation Delays and Enable/Disable Measurement

## APPLICATIONS INFORMATION

#### Level Translator Architecture

The NLSX4401 auto sense translator provides bi-directional voltage level shifting to transfer data in multiple supply voltage systems. This device has two supply voltages,  $V_L$  and  $V_{CC}$ , which set the logic levels on the input and output sides of the translator. When used to transfer data from the I/O  $V_L$  to the I/O  $V_{CC}$  ports, input signals referenced to the  $V_L$  supply are translated to output signals with a logic level matched to  $V_{CC}$ . In a similar manner, the I/O  $V_{CC}$  to I/O  $V_L$  translation shifts input signals with a logic level compatible to  $V_{CC}$  to an output signal matched to  $V_L$ .

The NLSX4401 consists of a bi-directional channels that independently determines the direction of the data flow without requiring a directional pin. The one-shot circuits are used to detect the rising input signals. In addition, the one shots decrease the rise time of the output signal for low-to-high transitions.

Each input/output channel has an internal 10 k $\Omega$  pull-up. The magnitude of the pull-up resistors can be reduced by connecting external resistors in parallel to the internal 10 k $\Omega$  resistors.

### **Input Driver Requirements**

The rise  $(t_R)$  and fall  $(t_F)$  timing parameters of the open drain outputs depend on the magnitude of the pull-up resistors. In addition, the propagation times  $(t_{PHL} / t_{PLH})$ , skew  $(t_{PSKEW})$  and maximum data rate depend on the

impedance of the device that is connected to the translator. The timing parameters listed in the data sheet assume that the output impedance of the drivers connected to the translator is less than 50 k $\Omega$ .

## Enable Input (EN)

The NLSX4401 has an Enable pin (EN) that provides tri–state operation at the I/O pins. Driving the Enable pin to a low logic level minimizes the power consumption of the device and drives the I/O  $V_{CC}$  and I/O  $V_L$  pins to a high impedance state. Normal translation operation occurs when the EN pin is equal to a logic high signal. The EN pin is referenced to the  $V_L$  supply and has Overvoltage Tolerant (OVT) protection.

## Power Supply Guidelines

During normal operation, supply voltage  $V_L$  can be greater than, less than or equal to  $V_{CC}$ . The sequencing of the power supplies will not damage the device during the power up operation.

For optimal performance, 0.01  $\mu$ F to 0.1  $\mu$ F decoupling capacitors should be used on the V<sub>CCA</sub> and V<sub>CCB</sub> power supply pins. Ceramic capacitors are a good design choice to filter and bypass any noise signals on the voltage lines to the ground plane of the PCB. The noise immunity will be maximized by placing the capacitors as close as possible to the supply and ground pins, along with minimizing the PCB connection traces.

0.043

0.004





- XXX = Specific Device Code

(Note: Microdot may be in either location)

\*Date Code orientation and/or position may vary depending upon manufacturing location.

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering

details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Electronic versions are uncontrolled except when accessed directly from the Document Repository. DOCUMENT NUMBER: 98ASB42985B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** SC-88/SC70-6/SOT-363 PAGE 1 OF 2 ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

#### SC-88/SC70-6/SOT-363 CASE 419B-02 ISSUE Y

## DATE 11 DEC 2012

| STYLE 1:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 | STYLE 2:<br>CANCELLED | STYLE 3:<br>CANCELLED                                                                                      | STYLE 4:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. ANODE     | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. CATHODE               | STYLE 6:<br>PIN 1. ANODE 2<br>2. N/C<br>3. CATHODE 1<br>4. ANODE 1<br>5. N/C<br>6. CATHODE 2          |
|------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 7:<br>PIN 1. SOURCE 2<br>2. DRAIN 2<br>3. GATE 1<br>4. SOURCE 1<br>5. DRAIN 1<br>6. GATE 2           | STYLE 8:<br>CANCELLED | STYLE 9:<br>PIN 1. EMITTER 2<br>2. EMITTER 1<br>3. COLLECTOR 1<br>4. BASE 1<br>5. BASE 2<br>6. COLLECTOR 2 | STYLE 10:<br>PIN 1. SOURCE 2<br>2. SOURCE 1<br>3. GATE 1<br>4. DRAIN 1<br>5. DRAIN 2<br>6. GATE 2 | STYLE 11:<br>PIN 1. CATHODE 2<br>2. CATHODE 2<br>3. ANODE 1<br>4. CATHODE 1<br>5. CATHODE 1<br>6. ANODE 2 | STYLE 12:<br>PIN 1. ANODE 2<br>2. ANODE 2<br>3. CATHODE 1<br>4. ANODE 1<br>5. ANODE 1<br>6. CATHODE 2 |
| STYLE 13:                                                                                                  | STYLE 14:             | STYLE 15:                                                                                                  | STYLE 16:                                                                                         | STYLE 17:                                                                                                 | STYLE 18:                                                                                             |
| PIN 1. ANODE                                                                                               | PIN 1. VREF           | PIN 1. ANODE 1                                                                                             | PIN 1. BASE 1                                                                                     | PIN 1. BASE 1                                                                                             | PIN 1. VIN1                                                                                           |
| 2. N/C                                                                                                     | 2. GND                | 2. ANODE 2                                                                                                 | 2. EMITTER 2                                                                                      | 2. EMITTER 1                                                                                              | 2. VCC                                                                                                |
| 3. COLLECTOR                                                                                               | 3. GND                | 3. ANODE 3                                                                                                 | 3. COLLECTOR 2                                                                                    | 3. COLLECTOR 2                                                                                            | 3. VOUT2                                                                                              |
| 4. EMITTER                                                                                                 | 4. IOUT               | 4. CATHODE 3                                                                                               | 4. BASE 2                                                                                         | 4. BASE 2                                                                                                 | 4. VIN2                                                                                               |
| 5. BASE                                                                                                    | 5. VEN                | 5. CATHODE 2                                                                                               | 5. EMITTER 1                                                                                      | 5. EMITTER 2                                                                                              | 5. GND                                                                                                |
| 6. CATHODE                                                                                                 | 6. VCC                | 6. CATHODE 1                                                                                               | 6. COLLECTOR 1                                                                                    | 6. COLLECTOR 1                                                                                            | 6. VOUT1                                                                                              |
| STYLE 19:                                                                                                  | STYLE 20:             | STYLE 21:                                                                                                  | STYLE 22:                                                                                         | STYLE 23:                                                                                                 | STYLE 24:                                                                                             |
| PIN 1. I OUT                                                                                               | PIN 1. COLLECTOR      | PIN 1. ANODE 1                                                                                             | PIN 1. D1 (i)                                                                                     | PIN 1. Vn                                                                                                 | PIN 1. CATHODE                                                                                        |
| 2. GND                                                                                                     | 2. COLLECTOR          | 2. N/C                                                                                                     | 2. GND                                                                                            | 2. CH1                                                                                                    | 2. ANODE                                                                                              |
| 3. GND                                                                                                     | 3. BASE               | 3. ANODE 2                                                                                                 | 3. D2 (i)                                                                                         | 3. Vp                                                                                                     | 3. CATHODE                                                                                            |
| 4. V CC                                                                                                    | 4. EMITTER            | 4. CATHODE 2                                                                                               | 4. D2 (c)                                                                                         | 4. N/C                                                                                                    | 4. CATHODE                                                                                            |
| 5. V EN                                                                                                    | 5. COLLECTOR          | 5. N/C                                                                                                     | 5. VBUS                                                                                           | 5. CH2                                                                                                    | 5. CATHODE                                                                                            |
| 6. V REF                                                                                                   | 6. COLLECTOR          | 6. CATHODE 1                                                                                               | 6. D1 (c)                                                                                         | 6. N/C                                                                                                    | 6. CATHODE                                                                                            |
| STYLE 25:                                                                                                  | STYLE 26:             | STYLE 27:                                                                                                  | STYLE 28:                                                                                         | STYLE 29:                                                                                                 | STYLE 30:                                                                                             |
| PIN 1. BASE 1                                                                                              | PIN 1. SOURCE 1       | PIN 1. BASE 2                                                                                              | PIN 1. DRAIN                                                                                      | PIN 1. ANODE                                                                                              | PIN 1. SOURCE 1                                                                                       |
| 2. CATHODE                                                                                                 | 2. GATE 1             | 2. BASE 1                                                                                                  | 2. DRAIN                                                                                          | 2. ANODE                                                                                                  | 2. DRAIN 2                                                                                            |
| 3. COLLECTOR 2                                                                                             | 3. DRAIN 2            | 3. COLLECTOR 1                                                                                             | 3. GATE                                                                                           | 3. COLLECTOR                                                                                              | 3. DRAIN 2                                                                                            |
| 4. BASE 2                                                                                                  | 4. SOURCE 2           | 4. EMITTER 1                                                                                               | 4. SOURCE                                                                                         | 4. EMITTER                                                                                                | 4. SOURCE 2                                                                                           |
| 5. EMITTER                                                                                                 | 5. GATE 2             | 5. EMITTER 2                                                                                               | 5. DRAIN                                                                                          | 5. BASE/ANODE                                                                                             | 5. GATE 1                                                                                             |
| 6. COLLECTOR 1                                                                                             | 6. DRAIN 1            | 6. COLLECTOR 2                                                                                             | 6. DRAIN                                                                                          | 6. CATHODE                                                                                                | 6. DRAIN 1                                                                                            |

Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                        | 98ASB42985B Electronic versions are uncontrolled except when accessed directly from the Document Repository.   Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                            | SC-88/SC70-6/SOT-363                                                                                                                                                                           | PAGE 2 OF 2 |  |  |  |  |
| ON Semiconductor and 🕕 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding |                                                                                                                                                                                                |             |  |  |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.