# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# **Dual Type D Flip-Flop**

The MC14013B dual type D flip-flop is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Each flip-flop has independent Data, (D), Direct Set, (S), Direct Reset, (R), and Clock (C) inputs and complementary outputs (Q and  $\overline{Q}$ ). These devices may be used as shift register elements or as type T flip-flops for counter and toggle applications.

#### **Features**

- Static Operation
- Diode Protection on All Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Logic Edge-Clocked Flip-Flop Design
- Logic State is Retained Indefinitely with Clock Level either High or Low; Information is Transferred to the Output only on the Positive—going Edge of the Clock Pulse
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range
- Pin-for-Pin Replacement for CD4013B
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant

## MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                         | Value                         | Unit |
|------------------------------------|---------------------------------------------------|-------------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                           | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                         | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                         | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8–Second Soldering)          | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



## ON Semiconductor®

## http://onsemi.com







SOIC-14 D SUFFIX CASE 751A SOEIAJ-14 F SUFFIX CASE 965 TSSOP-14 DT SUFFIX CASE 948G

## **PIN ASSIGNMENT**

| $Q_A$            | d | 1● |    |   | $V_{DD}$         |
|------------------|---|----|----|---|------------------|
| $\overline{Q}_A$ | d | 2  | 13 |   |                  |
| $C_A$            | d | 3  | 12 | þ | $\overline{Q}_B$ |
| $R_A$            | q | 4  | 11 |   |                  |
| $D_A$            |   |    | 10 |   |                  |
| $S_A$            | d | 6  |    |   | $D_B$            |
| $V_{SS}$         | þ | 7  | 8  | þ | $S_B$            |

#### MARKING DIAGRAMS







#### TSSOP-14

A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

TRUTH TABLE

|                    | Inp  | Out   | outs |   |   |
|--------------------|------|-------|------|---|---|
| Clock <sup>†</sup> | Data | Reset | Set  | Q | Q |
|                    | 0    | 0     | 0    | 0 | 1 |
|                    | 1    | 0     | 0    | 1 | 0 |
| ~                  | Х    | 0     | 0    | Q | Q |
| Х                  | Х    | 1     | 0    | 0 | 1 |
| Х                  | Х    | 0     | 1    | 1 | 0 |
| Х                  | Х    | 1     | 1    | 1 | 1 |

No Change

## **BLOCK DIAGRAM**



## **ORDERING INFORMATION**

| Device          | Package                | Shipping <sup>†</sup>    |
|-----------------|------------------------|--------------------------|
| MC14013BDG      | SOIC-14<br>(Pb-Free)   | 55 Units / Rail          |
| NLV14013BDG*    | SOIC-14<br>(Pb-Free)   | 55 Units / Rail          |
| MC14013BDR2G    | SOIC-14<br>(Pb-Free)   | 2500 Units / Tape & Reel |
| NLV14013BDR2G*  | SOIC-14<br>(Pb-Free)   | 2500 Units / Tape & Reel |
| MC14013BDTR2G   | TSSOP-14<br>(Pb-Free)  | 2500 Units / Tape & Reel |
| NLV14013BDTR2G* | TSSOP-14<br>(Pb-Free)  | 2500 Units / Tape & Reel |
| MC14013BFG      | SOEIAJ-14<br>(Pb-Free) | 50 Units / Rail          |
| MC14013BFELG    | SOEIAJ-14<br>(Pb-Free) | 2000 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

X = Don't Care

<sup>† =</sup> Level Change

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                 | V <sub>DD</sub>        | -55                           | 5°C                  |                               | 25°C                                         |                      | 125                           | 5°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|----------------------------------------------|----------------------|-------------------------------|----------------------|------|
| Characteristic                                                                                                                                    |           | Symbol          | Vdc                    | Min                           | Max                  | Min                           | Typ <sup>(2)</sup>                           | Max                  | Min                           | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                          | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0<br>0<br>0                                  | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                                          | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | 5.0<br>10<br>15                              | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | Vdc  |
| Input Voltage $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$      | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 2.25<br>4.50<br>6.75                         | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$              | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11              |                      | 3.5<br>7.0<br>11              | 2.75<br>5.50<br>8.25                         |                      | 3.5<br>7.0<br>11              |                      | Vdc  |
| Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | Source    | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 |                      | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8               | 1 1 1 1              | -1.7<br>-0.36<br>-0.9<br>-2.4 |                      | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                      | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2            | -<br>-<br>-          | 0.51<br>1.3<br>3.4            | 0.88<br>2.25<br>8.8                          | -<br>-<br>-          | 0.36<br>0.9<br>2.4            | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                     |           | I <sub>in</sub> | 15                     | _                             | ±0.1                 | _                             | ±0.00001                                     | ±0.1                 | -                             | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                        |           | C <sub>in</sub> | -                      | -                             | -                    | -                             | 5.0                                          | 7.5                  | _                             | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 1.0<br>2.0<br>4.0    | -<br>-<br>-                   | 0.002<br>0.004<br>0.006                      | 1.0<br>2.0<br>4.0    | -<br>-<br>-                   | 30<br>60<br>120      | μAdc |
| Total Supply Current <sup>(3) (4)</sup> (Dynamic plus Quiescer Per Package) (C <sub>L</sub> = 50 pF on all output buffers switching)              |           | I <sub>T</sub>  | 5.0<br>10<br>15        |                               |                      | $I_T = (1$                    | 75 μΑ/kHz)<br>I.5 μΑ/kHz) f<br>2.3 μΑ/kHz) f | + I <sub>DD</sub>    |                               |                      | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.002.

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.

<sup>4.</sup> To calculate total supply current at loads other than 50 pF:

## **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| Characteristic                                                     | Symbol                            | V <sub>DD</sub> | Min | Typ (Note 6) | Max | Unit |
|--------------------------------------------------------------------|-----------------------------------|-----------------|-----|--------------|-----|------|
| Output Rise and Fall Time                                          | t <sub>TLH</sub> ,                |                 |     |              |     | ns   |
| $t_{TLH}$ , $t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$    | t <sub>THL</sub>                  | 5.0             | -   | 100          | 200 |      |
| $t_{TLH}$ , $t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$ |                                   | 10              | _   | 50           | 100 |      |
| $t_{TLH}$ , $t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$  |                                   | 15              | _   | 40           | 80  |      |
| Propagation Delay Time                                             | t <sub>PLH</sub>                  |                 |     |              |     | ns   |
| Clock to Q, $\overline{Q}$                                         | t <sub>PHL</sub>                  |                 |     |              |     |      |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 90 \text{ ns}$    |                                   | 5.0             | _   | 175          | 350 |      |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 42 \text{ ns}$   |                                   | 10              | _   | 75           | 150 |      |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 25 \text{ ns}$    |                                   | 15              | _   | 50           | 100 |      |
| Set to Q, $\overline{Q}$                                           |                                   |                 |     |              |     |      |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 90 \text{ ns}$    |                                   | 5.0             | _   | 175          | 350 |      |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 42 \text{ ns}$   |                                   | 10              | _   | 75           | 150 |      |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 25 \text{ ns}$    |                                   | 15              | -   | 50           | 100 |      |
| Reset to Q, $\overline{Q}$                                         |                                   |                 |     |              |     |      |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 265 \text{ ns}$   |                                   | 5.0             | _   | 225          | 450 |      |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 67 \text{ ns}$   |                                   | 10              | _   | 100          | 200 |      |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 50 \text{ ns}$    |                                   | 15              | _   | 75           | 150 |      |
| Setup Times (Note 7)                                               | t <sub>su</sub>                   | 5.0             | 40  | 20           | -   | ns   |
|                                                                    |                                   | 10              | 20  | 10           | _   |      |
|                                                                    |                                   | 15              | 15  | 7.5          | _   |      |
| Hold Times (Note 7)                                                | t <sub>h</sub>                    | 5.0             | 40  | 20           | -   | ns   |
|                                                                    |                                   | 10              | 20  | 10           | _   |      |
|                                                                    |                                   | 15              | 15  | 7.5          | _   |      |
| Clock Pulse Width                                                  | t <sub>WL</sub> , t <sub>WH</sub> | 5.0             | 250 | 125          | -   | ns   |
|                                                                    |                                   | 10              | 100 | 50           | _   |      |
|                                                                    |                                   | 15              | 70  | 35           | _   |      |
| Clock Pulse Frequency                                              | f <sub>cl</sub>                   | 5.0             | -   | 4.0          | 2.0 | MHz  |
|                                                                    |                                   | 10              | _   | 10           | 5.0 |      |
|                                                                    |                                   | 15              | -   | 14           | 7.0 |      |
| Clock Pulse Rise and Fall Time                                     | t <sub>TLH</sub>                  | 5.0             | -   | _            | 15  | μS   |
|                                                                    | t <sub>THL</sub>                  | 10              | _   | _            | 5.0 |      |
|                                                                    |                                   | 15              | -   | _            | 4.0 |      |
| Set and Reset Pulse Width                                          | t <sub>WL</sub> , t <sub>WH</sub> | 5.0             | 250 | 125          | -   | ns   |
|                                                                    |                                   | 10              | 100 | 50           | _   |      |
|                                                                    |                                   | 15              | 70  | 35           | _   |      |
| Removal Times                                                      | t <sub>rem</sub>                  |                 |     |              |     | ns   |
| Set                                                                |                                   | 5               | 80  | 0            | _   |      |
|                                                                    |                                   | 10              | 45  | 5            | _   |      |
|                                                                    |                                   | 15              | 35  | 5            | _   |      |
| Reset                                                              |                                   | 5               | 50  | -35          | _   | 1    |
|                                                                    |                                   | 10              | 30  | -10          | _   |      |
|                                                                    |                                   | 15              | 25  | -5           | _   |      |

- The formulas given are for the typical characteristics only at 25°C.
   Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
   Data must be valid for 250 ns with a 5 V supply, 100 ns with 10 V, and 70 ns with 15 V.









Figure 2. Dynamic Signal Waveforms (Set, Reset, Clock, and Output)

## **TYPICAL APPLICATIONS**

## n-STAGE SHIFT REGISTER



## BINARY RIPPLE UP-COUNTER (Divide-by-2<sup>n</sup>)



## MODIFIED RING COUNTER (Divide-by-(n+1))



## **PACKAGE DIMENSIONS**

## SOIC-14 NB CASE 751A-03 ISSUE K









- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.

  3. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.

  5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 1.35   | 1.75   | 0.054 | 0.068 |
| A1  | 0.10   | 0.25   | 0.004 | 0.010 |
| A3  | 0.19   | 0.25   | 0.008 | 0.010 |
| b   | 0.35   | 0.49   | 0.014 | 0.019 |
| D   | 8.55   | 8.75   | 0.337 | 0.344 |
| Е   | 3.80   | 4.00   | 0.150 | 0.157 |
| е   | 1.27   | BSC    | 0.050 | BSC   |
| Н   | 5.80   | 6.20   | 0.228 | 0.244 |
| h   | 0.25   | 0.50   | 0.010 | 0.019 |
| L   | 0.40   | 1.25   | 0.016 | 0.049 |
| N/I | 0 0    | 70     | 0 0   | 70    |



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **PACKAGE DIMENSIONS**

## TSSOP-14 CASE 948G **ISSUE B**



#### NOTES:

- OTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
  7. DIMENSION A AND B ARE TO BE

| <del>DETERMINED AT DATUM PLANE -W</del> |         |        |           |       |  |  |
|-----------------------------------------|---------|--------|-----------|-------|--|--|
|                                         | MILLIN  | IETERS | INC       | HES   |  |  |
| DIM                                     | MIN MAX |        | MIN       | MAX   |  |  |
| Α                                       | 4.90    | 5.10   | 0.193     | 0.200 |  |  |
| В                                       | 4.30    | 4.50   | 0.169     | 0.177 |  |  |
| С                                       |         | 1.20   |           | 0.047 |  |  |
| D                                       | 0.05    | 0.15   | 0.002     | 0.006 |  |  |
| F                                       | 0.50    | 0.75   | 0.020     | 0.030 |  |  |
| G                                       | 0.65    | BSC    | 0.026 BSC |       |  |  |
| H                                       | 0.50    | 0.60   | 0.020     | 0.024 |  |  |
| J                                       | 0.09    | 0.20   | 0.004     | 0.008 |  |  |
| J1                                      | 0.09    | 0.16   | 0.004     | 0.006 |  |  |
| K                                       | 0.19    | 0.30   | 0.007     | 0.012 |  |  |
| K1                                      | 0.19    | 0.25   | 0.007     | 0.010 |  |  |
| L                                       | 6.40    | BSC    | 0.252     | BSC   |  |  |
| М                                       | 0°      | 8 °    | 0 °       | 8 °   |  |  |

## **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.