# <span id="page-0-0"></span>XGS 12000, XGS 9400 and XGS 8000 Global Shutter CMOS Image Sensors

# XGS Family

### **Description**

The XGS CMOS image sensor family provides high resolution, high performance global shutter image capture. The family comes in different resolutions in a single package; 8.8, 9.4 and 12.6 Megapixels with up to 1−inch optical format. The 21 mm x 20 mm package makes the XGS family particularly suited for integration in 29 mm x 29 mm In the XOS Tamily particularly suited for integration in 29 mm x 29 mm<br>camera formats. The high speed, 12–bit output maximally leverages<br>interfaces such as USB 3.2, Thunderbolt<sup>™</sup> 2 and 10 GigE. interfaces such as USB 3.2, Thunderbolt<sup>™</sup> 2 and 10 GigE.

Image data is read out through a column ADC architecture and then transferred over a HiSPi interface. On−chip logic, programmable via the serial interface, generates internal timing for integration and readout control. Up to three register conÂfigurations can be programmed and sequentially enabled (frame by frame) using a single command over the control interface.



### **Table 1. KEY PERFORMANCE PARAMETERS**



## **ON Semiconductor®**

#### **[www.onsemi.com](http://www.onsemi.com/)**

### **Features**

- On−chip 12−bit Column ADCs
- 10−bit Mode with Increased Frame Rate of 100 fps (24−lane) at Full Resolution
- Companding and 10−Bit Mode at 60 fps (12−lane) and 30 fps (6−lane)
- Data Interface: 24−lane HiSPi (Scalable Low−Voltage Signaling)
- Configurable Number of HiSPi Lanes: 24, 18, 12 or 6 Lanes
- Two−Wire (I2C) and Four−Wire (SPI) Serial Interface
- Triggered Integration and Readout Control
- Programmable Control for up to 8 Regions of Interest (ROI)
- Context Switching
- These Devices are Pb−Free, Halogen Free/ BFR Free and are RoHS Compliant

## **Applications**

- Machine Vision
- Security
- Intelligent Transportation Systems (ITS)
- Broadcasting
- Medical
- Scientific

## <span id="page-1-0"></span>**ORDERING INFORMATION**

## **Table 2. ORDERABLE PART NUMBERS** (Notes 1 and 2)







1. See the ON Semiconductor Device Nomenclature document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at www.onsemi.com.

2. All devices listed in Table 2 are equipped with microlenses.

## **Table 3. ORDERING INFORMATION EVALUATION KITS**



3. Sensors are soldered to the headboard.

### <span id="page-2-0"></span>**GENERAL DESCRIPTION**

The XGS family from ON Semiconductor covers three resolutions: 12.6 Mp, 9.4 Mp and 8.8 Mp and three speed grades (24, 12 or 6 HiSPi lanes). Refer to Table [2](#page-1-0) for an overview of the available combinations of resolution and speed. Various operating modes enable flexible sensor operation to meet application specific requirements such as reduced data rate implemented by HiSPi lane multiplexing.

#### **FUNCTIONAL OVERVIEW**

The XGS family features global shutter technology for accurate capture of moving objects. Global shutter requires

all pixels to simultaneously integrate light although the subsequent readout is sequential. Note that integration and readout can occur in parallel; while reading out one frame, integration of the next frame can start (i.e. *pipelined operation*). The core of the sensor is the 12.6 Mp active pixel array.

Figure 1 gives an overview of the major functional blocks of the XGS sensor.





The on−chip logic, programmable through the Two−Wire (I2C) or Four−Wire (SPI) Serial Interface, generates all internal timing for integration control and frame readout. Once a row has been read, the data from the columns is sequenced through an analog signal chain (providing coarse analog gain) and then through a 12−bit column ADC. The data from the ADCs is first stored in the on−chip column memory bank prior to being processed by the digital data path (which provides additional data processing including digital gain and offset). The digital multiplexer can be configured to reduce the number of active data lanes. The maximum output pixel rate on a single lane is 64.8 Megapixel per second, corresponding to a clock rate of 32.4 MHz.

Advanced trigger functions enable synchronization to external events (triggered master and slave mode) but also allow synchronizing image readout with the host (receiver) on a frame or line basis (triggered frame or line readout). The sensor supports configuration of up to eight independent ROIs and up to three register configurations (*contexts*) can be programmed and sequentially applied (frame by frame) with a single command over the control interface.

Refer to Figure [1](#page-2-0) for the functional blocks described hereafter.

- Two−Wire Serial Interface (I2C) I2C−compatible, two−wire serial interface enables user interaction with sensor.
- (Four−Wire) Serial Peripheral Interface (SPI) The Four−Wire serial interface can be used as an alternative to the two−wire interface. The SPI enables faster sensor (re−)configuration compared to the two−wire serial interface.
- EXTCLK

The nominal input−clock frequency is 32.4 MHz. This clock serves as the base clock for the derived clock domains required by the internal sub−blocks and HiSPi output interface.

- Phase−locked Loop (PLL) The on−chip phase−locked loop generates all the internal system clocks, including the HiSPi clock.
- Bias Generator

The bias generator generates the required reference currents used by the on−chip blocks.

• Sequencer

The sequencer generates the sensor timing and controls the image core which contains all pixels, driving and readout circuits. It controls the ADC circuits and provides the necessary information to the digital data path. The sequencer operating and readout modes (ROI readout, subsampling...) can be configured through the SPI interface. The readout parameters are synchronized to frame boundaries to support dynamic reconfiguration without generating any corrupted images.

• Row Driver

The row drivers generate the reset and select signals used to operate the pixel array.

• Monitor Pins

The sequencer can communicate its internal states through the monitor output pins.

• Column Structure

The column structure contains the analog circuits necessary to ensure a proper transfer of the signal to the column ADC. This structure includes the column amplifiers which can be used to apply analog gain to the signal before these are converted by the ADCs. The sensor supports analog gain of 1x, 2x and 4x. The analog gain is applied globally to all pixels.

- Column ADC For each column, a 12−bit ADC converts the analog signal into a digital value.
- Digital Gain

A linear, digital gain ranging from 1/32x up to 2x can be configured separately for each color channel in steps of 1/32.

- Data Pedestal This block adds a user programmable, per color channel digital offset to the pixel values.
- Digital Mux

This block handles the lane multiplexing which can be used to reduce the number of output lanes.

• HiSPi

The 24 HiSPi lanes are laid out in six identical HiSPi blocks. Each block consists of four data lanes and one clock lane. The number of active data lanes (1, 2, 3 or 4) depends on the selected multiplex mode.

## **PIXEL DATA FORMAT**

### **PIXEL ARRAY STRUCTURE**

The XGS 12000 active pixel array consists of 4096 columns by 3072 rows of optically active pixels. The active resolution of XGS 8000 and XGS 9600 can be found in Table [1](#page-0-0). As shown in Figures [2](#page-5-0) through [4,](#page-7-0) the active array is surrounded by a four−pixel wide collar of interpolation pixels for color interpolation purposes. The entire active array (including interpolation pixels) is isolated from the black reference pixels by a collar of dummy pixels. The purpose of these dummy pixels is to improve the image uniformity within the active area. The complete pixel array, including all dummy, black and interpolation pixels, consists of a total of 4176 columns and 3102 rows (2190 rows for XGS 8000). The sensor's active pixel array is shown with the first pixel in the bottom left corner (refer to Figures [2](#page-5-0) through [4](#page-7-0)).

The color version of the sensor has a Bayer Color Filter Array (CFA) placed on top of the pixels. The mapping of the CFA with respect to the active pixel array is shown in Figure [2](#page-5-0) through [4](#page-7-0).

## **PIXEL ARRAY READOUT**

The electrical black reference lines are read out at the start of every frame. The number of lines to be read out is configurable through the M lines configuration

(configurable for each context). The ROI configurations are processed after the black reference lines. The lines accessible through the window configurations are limited to the active area region, including interpolation rows. Note that the windows are configured in logical kernel addresses. A kernel contains four image lines and the kernel with logical address 0 corresponds to the lines with physical addresses:

− 15:18 for XGS 12000 and XGS 9400

− 471:474 for XGS 8000

Each window configuration consists of two parameters: a start address and window height. The configured windows are reordered such that the ROI with the smallest start address is read out first. After completion of the readout of the first ROI, the line address pointer will be initialized to the start address of the next ROI. For overlapping windows, the sequencer will just continue the readout. Note that the overlapping part is read out only once.

Lines are read out from left to right and each line contains different types of pixels. A line starts with 4 dummy pixels followed by 24 electrical black reference pixels. The regular image pixels are preceded and followed by 4 dummy pixels. Dummy pixels are identical to the regular pixels, but may deviate in performance. Therefore the dummy pixels should be discarded. Each line is ended by another 32 black reference pixels followed by 4 dummy pixels.

<span id="page-5-0"></span>

**Figure 2. XGS 12000 Pixel Array**



**Figure 3. XGS 9400 Pixel Array**

<span id="page-7-0"></span>

**Figure 4. XGS 8000 Pixel Array**

## *Readout Order*

Frame readout starts by setting the read address to the first row of the configured ROI. Once the row is read, the read address is incremented and the next row is read. This cycle continues until the last row of the ROI has been read. The incremental addressing scheme is depicted in Figure 5.



**Figure 5. Incremental Row Addressing Sequence**

## *Subsampled Readout*

During subsampled readout only a subset of the pixel array is read out, enabling faster read out with the same field of view but at the expense of reduced image resolution. In order to support subsampling on both monochrome and color sensors, XGS supports two different subsampling schemes:

1. Read One Skip One

In this mode, one out of four pixels is selected for readout by selecting every other line and column in the image array. The Read−One−Skip−One mode is depicted in Figure 6 below. This subsampling mode does not preserve the Bayer pattern so it is recommended for monochrome devices only.



2. Read Two Skip Two

The Read−Two−Skip−Two subsampling scheme is recommended for color sensors as it preserves the Bayer pattern. When using the Read−Two−Skip−Two scheme, the sensor first reads two rows and then skips two rows. From each row being read, first two adjacent pixels will be read, then two will be skipped. This readout scheme is depicted in Figure 7.



## *Reverse Readout*

XGS supports reverse readout in the vertical (Y−) direction. If *active\_config\_reg.active\_reversed* is set to 1, the ROIs will be read top to bottom instead of the default (*active\_config\_reg.active\_reversed* = 0) bottom to top readout direction.

## **CONFIGURATION AND PINOUT**

## **TYPICAL CONFIGURATIONS**

Two possible configuration examples are depicted in the figures below. The first example (Figure [8](#page-10-0)) uses the Four−Wire Serial Interface while the second example (Figure [9\)](#page-11-0) depicts a typical Two−Wire Serial Interface implementation. Pin connections to (and from) the sensor and power supply configurations are shown in the figures below. The recommended decoupling capacitors are listed in Table [4.](#page-12-0)

*Configuration Example:*

- $V_{DD}$  SLVS = 1.2 V (or 0.4 V);  $V_{DD}$  = 1.2 V;  $V_{DD}$  IO  $= 2.8$  V (or 1.8 V); V<sub>DD</sub>\_PLL = 2.8 V;
- $V_{AA} = 2.8 V$ ;  $V_{AA}$  PIX = 3.0 V;  $V_{AA}$  RD = 3.0 V;  $V_{AA}$  PIX\_BST = 3.0 V
- 24 data lanes + 2 clock lanes

<span id="page-10-0"></span>



- 1. All power supplies must be adequately decoupled (see Table [4](#page-12-0)) Decoupling.
- 2. In this example, only 2 (out of 6) HiSPi clock lanes are used; D\_CLK\_2 to sample data on the even data lanes (top readout) and D CLK 3 to sample data on the odd data lanes (bottom readout).
- 3. The active HiSPi lanes need to be terminated using 100  $\Omega$  resistors placed as close to the receiver as possible.
- 4. Unused HiSPi outputs (data and/or clock lanes) must be left floating.
- 5. It is highly recommended to route the monitor signals to the receiver (FPGA) for debugging purposes. If the MONITOR outputs are not used, they must be left floating.
- 6. If the TRIGGER inputs are not used, tie them to GND.
- 7. No distinction is made between analog and digital ground (internally shorted).
- 8. FWSI\_EN must be connected to V<sub>DD</sub>\_IO through a 10 kΩ resistor (enable Four−Wire Serial Interface).
- 9. I/O signals voltage must be configured to match  $V_{DD}$  IO voltage to minimize any leakage currents.
- 10. Digital inputs RESET\_N and CS\_N are both active low.

<span id="page-11-0"></span>

#### **Figure 9. Typical Configuration (Two−Wire Serial Interface)**

- 1. All power supplies must be adequately decoupled (see Table [4](#page-12-0)) Decoupling.
- 2. In this example, only 2 (out of 6) HiSPi clock lanes are used; D\_CLK\_2 to sample data on the even data lanes (top readout) and D\_CLK\_3 to sample data on the odd data lanes (bottom readout).
- 3. The active HiSPi lanes need to be terminated using 100  $\Omega$  resistors placed as close to the receiver as possible.
- 4. Unused HiSPi outputs (data and/or clock lanes) must be left floating. 5. It is highly recommended to route the monitor signals to the receiver (FPGA) for debugging purposes. If the MONITOR outputs
- are not used, they must be left floating.
- 6. If the TRIGGER inputs are not used, tie them to GND.
- 7. No distinction is made between analog and digital ground (internally shorted).
- 8. FWSI\_EN and CS\_N must be tied to GND when using the Two−Wire Serial Interface. S<sub>dataout</sub> can be left floating.
- 9. I/O signals voltage must be configured to match  $V_{DD}$  IO voltage to minimize any leakage currents.
- 10. Digital input RESET\_N is active low.
- 11. ON Semiconductor recommends using a 1.5 kΩ pull−up resistor to V<sub>DD</sub>\_IO on both Sclk and Sdata.

## <span id="page-12-0"></span>**Table 4. DECOUPLING RECOMMENDATIONS**



## **PINOUT**



**Figure 10. XGS CLGA Package Pinout (Top View; Pads Down)**

## <span id="page-13-0"></span>**PIN LIST**

**Table 5. PIN DESCRIPTIONS (163−PIN LGA PACKAGE)**

| Name                  | <b>LGA Pin Name</b>                                                                                                                                                   | <b>Type</b>      | <b>Description</b>                                                                                                             |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|
| <b>GND</b>            | A1, A18, C3, C7, C12, C16, F4, F15,<br>G3, G16, J4, J15, K3, K16, M4, M11,<br>M15, N8, N11, P7, P12, T3, T10, T16,<br>V1, V18, D12, F10, G8, G9, G10, G11,<br>P6, P13 | Ground           | Ground                                                                                                                         |
| V <sub>DD</sub> _PLL  | C <sub>10</sub>                                                                                                                                                       | Power            | PLL Power Supply                                                                                                               |
| <b>V<sub>AA</sub></b> | C5, C14, M9, M10, N3, N9, N10, N16,<br>R5, R6, R13, R14, T9                                                                                                           | Power            | Analog Supply                                                                                                                  |
| $V_{AA}\_RD$          | C6, C13, T5, T14                                                                                                                                                      | Power            | Analog Supply for Row Driver                                                                                                   |
| $V_{DD}$ IO           | C8, C9, C11, P3, P16                                                                                                                                                  | Power            | I/O Supply                                                                                                                     |
| FWSI_EN               | D <sub>10</sub>                                                                                                                                                       | Input            | 'HIGH' -> Four-Wire Serial Interface (SPI)<br>'LOW' -> Two-Wire Serial Interface (I <sup>2</sup> C)                            |
| $S_{\text{DATA}}$     | D11                                                                                                                                                                   | Input/<br>Output | Four-Wire Serial Interface (SPI): SPI Slave In<br>Two-Wire Serial Interface (I <sup>2</sup> C): Serial Data Input/<br>Output   |
| V <sub>AA</sub> _PIX  | D5, D14, P5, P14                                                                                                                                                      | Power            | <b>Pixel Supply</b>                                                                                                            |
| $V_{DD}$              | D6, D13, E3, E16, F7, F12, H3, H16,<br>J7, J12, L3, L16, M7, M12                                                                                                      | Power            | <b>Digital Supply</b>                                                                                                          |
| MONITOR_2             | D7                                                                                                                                                                    | Output           | Monitor Output 2. If unused, do not connect.                                                                                   |
| MONITOR_1             | D <sub>8</sub>                                                                                                                                                        | Output           | Monitor Output 1. If unused, do not connect.                                                                                   |
| <b>EXTCLK</b>         | D9                                                                                                                                                                    | Input            | <b>External Clock Input</b>                                                                                                    |
| <b>SDATAOUT</b>       | E10                                                                                                                                                                   | Output           | Four-Wire Serial Interface (SPI): SPI Slave Out<br>Two-Wire Serial Interface (I <sup>2</sup> C): Do not connect                |
| TRIG_RD               | E11                                                                                                                                                                   | Input            | Trigger Input for Readout Control. If unused, connect to<br>ground.                                                            |
| DATA 0 N              | E12                                                                                                                                                                   | HiSPi            | Differential Data Channel [0], Negative                                                                                        |
| DATA 0 P              | E <sub>13</sub>                                                                                                                                                       | HiSPi            | Differential Data Channel [0], Positive                                                                                        |
| DATA <sub>2</sub> N   | E14                                                                                                                                                                   | HiSPi            | Differential Data Channel [2], Negative                                                                                        |
| DATA_2_P              | E15                                                                                                                                                                   | HiSPi            | Differential Data Channel [2], Positive                                                                                        |
| DATA_3_P              | E4                                                                                                                                                                    | <b>HiSPi</b>     | Differential Data Channel [3], Positive                                                                                        |
| DATA_3_N              | E <sub>5</sub>                                                                                                                                                        | HiSPi            | Differential Data Channel [3], Negative                                                                                        |
| DATA_1_P              | E6                                                                                                                                                                    | <b>HiSPi</b>     | Differential Data Channel [1], Positive                                                                                        |
| $DATA_1_N$            | E7                                                                                                                                                                    | HiSPi            | Differential Data Channel [1], Negative                                                                                        |
| MONITOR 0             | E8                                                                                                                                                                    | Output           | Monitor Output 0. If unused do not connect.                                                                                    |
| CS_N                  | E <sub>9</sub>                                                                                                                                                        | Input            | Four-Wire Serial Interface (SPI): SPI Chip Select (active low)<br>Two-Wire Serial Interface (I <sup>2</sup> C): Connect to GND |
| TRIG INT              | F11                                                                                                                                                                   | Input            | Trigger Input for Integration Control. If unused, connect to<br>ground.                                                        |
| D_CLK_0_N             | F <sub>13</sub>                                                                                                                                                       | <b>HiSPi</b>     | Differential Clock [0], Negative                                                                                               |
| D_CLK_0_P             | F14                                                                                                                                                                   | <b>HiSPi</b>     | Differential Clock [0], Positive                                                                                               |
| V <sub>DD</sub> _SLVS | F3, F16, J3, J16, M3, M16                                                                                                                                             | Power            | <b>HiSPi Supply</b>                                                                                                            |
| D_CLK_1_P             | F5                                                                                                                                                                    | <b>HiSPi</b>     | Differential Clock [1], Positive                                                                                               |
| D_CLK_1_N             | F6                                                                                                                                                                    | <b>HiSPi</b>     | Differential Clock [1], Negative                                                                                               |
| RESET_N               | F8                                                                                                                                                                    | Input            | Asynchronous Hard Reset (Active Low)                                                                                           |
| $S_{CLK}$             | F <sub>9</sub>                                                                                                                                                        | Input            | Serial Interface Clock Input                                                                                                   |

## **Table [5](#page-13-0). PIN DESCRIPTIONS (163−PIN LGA PACKAGE)**





## **Table [5](#page-13-0). PIN DESCRIPTIONS (163−PIN LGA PACKAGE)**

#### **SENSOR STATES**

After Power−Up and while the RESET\_N pin is driven low, the image sensor enters a RESET state until the RESET\_N signal is de–asserted.

Once the RESET N pin is driven high, the sensor will start loading the default configuration, stored in the on−chip memory, into its configuration registers before it enters the SLEEP state. While the sensor is in the SLEEP state, the registers can be programmed using the serial interface. To exit the SLEEP state and enter STANDBY mode, the *reset\_register\_reg (R0x3700)* needs to be set to *0x001C*. This register upload enables all analog blocks (including the on-chip PLL) and as soon as the sensor status reg (R0x3706) returns value 0xEB, the sensor is in STANDBY state.

When in STANDBY mode and upon user intervention the training patterns or IDLE words can be sent over the video interface allowing receiver locking. Once the host is ready to receive image data, the sensor's sequencer can be enabled. Depending on the configured operation mode, the sensor will either wait for user interaction or start grabbing images autonomously (CAPTURE). Disabling the sequencer moves the sensor state back to STANDBY. When disabling the PLL and analog blocks while in STANDBY state, the state machine will transition back to the SLEEP state. Asserting the RESET\_N pin forces the sensor to enter the RESET state, regardless of the current state.

The sensor state diagram is shown in Figure 11.



#### **Figure 11. Sensor State Diagram**

\*The sleep mode functionality is not available. Please use the standby mode when the sensor is idle. Technical details on this issue can be found in the developer guide.



#### **Table 6. TYPICAL TRANSITION TIMES**

## **POWER−UP AND POWER−DOWN SEQUENCE POWER−UP SEQUENCE**

The mandatory Power−Up sequence for the XGS sensor is shown in Figure 12. The available power supplies  $(V_{DD}$  IO,  $V_{DD}$  PLL,  $V_{DD}$ ,  $V_{AA}$ ,  $V_{AA}$  PIX,  $V_{AA}$  PIX BST,  $V_{AA}$  RD and  $V_{DD}$  SLVS) must have the separation specified below.

- 1. Turn on  $V_{DD}$  IO power supply.
- 2. After 0–100  $\mu$ s, turn on V<sub>DD</sub>\_PLL power supply.
- 3. After 0–100 µs, turn on  $V_{\text{DD}}$  power supply.
- 4. After 0–100 μs, turn on V<sub>AA</sub> power supply.
- 5. Once  $V_{AA}$  is stable, power up  $V_{AA}$  PIX,  $V_{AA}$  PIX\_BST and  $V_{AA}$  RD.
- 6. Once  $V_{AA}$  PIX,  $V_{AA}$  PIX BST and  $V_{AA}$  RD are stable, power up V<sub>DD\_</sub>SLVS.
- 7. After V<sub>DD</sub> SLVS is stable, enable EXTCLK.
- 8. After EXTCLK has settled, hold RESET\_N low (active) for at least 30 EXTCLK cycles before de−asserting the reset signal.
- 9. The sensor then loads the default register values from its on−chip memory. As soon as RESET\_N is pulled up (released), the sensor starts loading the default register values from it internal memory. When loading is done (*sensor\_status\_reg R0x3706[4:0] −>0x03*), the sensor is ready to accept user uploads. user uploads (e.g. to configure a special mode).
- 10. Enable PLL and initialize sensor's internal analog blocks (*reset\_register\_reg = 0x001C*).
- 11. Once the analog blocks are initialized (*sensor\_status\_reg R03706 −> 0xEB*), the sensor transitions to STANDBY state and is ready to start image operations.
- 12. Enable the sequencer to transition to the CAPTURE state (*general\_config0\_reg[0] = 1*).



## **Figure 12. Power−Up Sequence**

## **Table 7. POWER−UP SEQUENCE**



4. The EXTCLK settling time is component−dependent.

5. The minimum time does not include the settling time of the power supply.

## **POWER−DOWN SEQUENCE**

The recommended Power−Down sequence for the XGS sensor is shown in Figure 13. The available power supplies must have the separation specified below.

- 1. Disable CAPTURE if output is active by disabling the sequencer (*general\_config0\_reg[0]* = 0).
- 2. Issue a sensor STANDBY request (*reset\_register\_reg[2] = 0)*. By default, the transition to STANDBY state happens either after completion of current row (or frame) readout or instantly (configurable).
- 3. In STANDBY mode, activate reset by pulling down the RESET\_N line for at least 30 EXTCLKs.
- 4. EXTCLK can be stopped 0.5 ms after RESET\_N.
- 5. Turn off power supplies one by one. Wait at least until the supplies are stable before turning off the next supply. (reverse order of Power−Up Sequence).



#### **Table 8. POWER−DOWN SEQUENCE**



6. The minimum time does not include the settling time of the power supply.

## **INTEGRATION MODES**

In a global shutter sensor, light integration takes place on all pixels in parallel, although subsequent readout is sequential. Figure 14 shows the integration and readout sequence for the global shutter. All pixels are light sensitive during the same period of time.



**Figure 14. Global Shutter Operation**

## **MASTER MODE (NON−TRIGGERED)**

The whole pixel core is reset simultaneously and after the integration time all pixel values are sampled at the same time on the storage node inside each pixel. The pixel core is read out line by line after integration. Note that Figure 14 shows a configuration where integration and readout operations are not pipelined. In a pipelined configuration, integration and readout are performed simultaneously.

## *Pipelined Global Shutter Mode*

In pipelined shutter mode, the integration and readout are active concurrently. Images are continuously read and integration of frame N is ongoing during readout of the previous frame N−1. The readout of every frame starts with a Frame Overhead time (EFOT), during which the analog value on the pixel diode is transferred to the pixel memory element. After the Frame Overhead Time, the sensor is read out line per line. Image array operations and readout are pipelined. The image array operations are performed in the Row Overhead Time (ROT). During the ROT sequence, an image row is selected for readout.

At the start of the integration the sequencer schedules another global operation on the pixel array. This sequence is referred to as Start of integration frame overhead sequence (SFOT). During this SFOT, the readout shall be halted temporarily.



In this operation mode, the integration time is set through the register interface and the sensor integrates and reads out the images autonomously. The sensor acquires images without any user interaction as shown in Figure 15.

On a high level, the frame time consists of a non−integrating time and integration time (during which the pixels are light sensitive and integrating light). The sum of both parameters is the frame time, which is configured in multiple of line periods. Within this total frame time, the

Sequencer schedules the frame operations required to initiate and terminate the light integration. The integration period is started with a Start−of−Integration FOT (SFOT) sequence and is ended with an End−of−Integration FOT (EFOT) sequence. Note that both SFOT and EFOT operations take some time during which the readout will be halted. This will be reflected in an idle period on the sensor's interface. The parameters defining the frame and integration properties are listed in Table [9](#page-21-0) below.

<span id="page-21-0"></span>



The frame parameters and their relations are depicted in Figure 16 below. Note that the green area depicts the readout of regular lines (black reference / ROI defined image lines), while the grey area represents the access to dummy lines (no image data). The shaded green part represents the line

periods during which the control and datapath pipeline is flushed.

Minimum integration time limitations are listed in Table [10](#page-24-0).



= Coarse configurations expressed in integer multiple of line periods = Fine configurations expressed in integer multiple of clock periods

#### **Figure 16. Frame Timing and Exposure Parameters**

### **MASTER MODE (TRIGGERED)**



In Triggered Master Mode, a rising edge on the TRIG\_INT pin is used to trigger the start of integration as shown in Figure 17. The integration time is defined by register configuration (*integration\_coarse*, *integration fine*). The sensor shall autonomously integrate during this predefined time, after which the EFOT operation starts and the image array is read out sequentially. A falling edge on the synchronization pin does not have any impact on the readout or integration and subsequent frames are started again for each rising edge.

Figure 18 below shows the pipelined operation in triggered master mode (i.e. trigger assertion during frame readout).





Note that each trigger reads out only one image.

The latency between a trigger event and the start of the SFOT operation is constant and predictable. It is defined by the coarse offset configuration + overhead. NOTES:

- The trigger is an asynchronous signal which is synchronized in the SCU. As a consequence, synchronization jitter can be observed.
- The polarity of the TRIG INT pin is controlled by *trig\_int\_polarity*. The operation described above corresponds to *trig\_int \_polarity* = '0'.
- The response time between a rising edge of TRIG INT and the start of integration is fixed, besides the synchronization uncertainty and jitter.
- Changes in registers such as gain and integration\_offset can be configured to take effect in the same frame (when uploaded before the raising edge of the trigger signal) if gain lat comp or offset lat comp is disabled or in the next frame  $(N+1$  with readout in  $N+2$ ) when gain lat comp or offset lat comp is enabled. By default, these registers are enabled in R0x3802.
- The following register is not used in this mode and has no influence (implicitly defined by the trigger)
	- ♦ *frame\_length*

Minimum integration time limitations are listed in Table [10](#page-24-0).

## **SLAVE MODE (TRIGGERED)**



The slave mode depicted in Figure 19 adds more manual control to the sensor. The integration time registers (*frame\_length* and *integration*) are ignored in this mode and the integration time is rather controlled by an external pin.

As soon as the control pin is asserted, the Sequencer schedules the SFOT operations. The integration continues until the external pin is deasserted by the user/system. Now, the image is sampled and the readout is initiated.





The latency between the trigger events and the SFOT/EFOT operations respectively is fixed and predictable. The latency between a trigger assertion and the SFOT operation is controlled through *integration\_offset\_coarse*.

## NOTES:

- The trigger is an asynchronous signal which is synchronized in the Sequencer. As a consequence, synchronization jitter can be observed.
- The response time between a TRIG\_INT event and the start/end of integration shall be constant, besides the synchronization uncertainty and jitter.
- Changes in registers such as *gain* and *integration\_offset* can be configured to take effect in the same frame (when

uploaded before the raising edge of the trigger signal) or in the next frame  $(N+1$  with readout in  $N+2$ ) when either *gain\_lat\_com*p or *offset\_lat\_comp* is enabled. By default, these registers are enabled in R0x3802 and gain will take effect in the exposure of frame N+1.

- The following registers are not used in this mode and do not have any influence (implicitly defined by the trigger):
	- ♦ *integration\_coarse*,
	- ♦ *integration\_fine*,
	- ♦ *frame\_length*

Minimum integration time limitations are listed in Table [10](#page-24-0) below.

## <span id="page-24-0"></span>**Table 10. MINIMUM INTEGRATION TIME LIMITATIONS** (Note 7)



7. The minimum integration time depends on the configured line time. The values in this table assume the minimum recommended line time is used.

8. Refer to the XGS 12000 Developer Guide for more information on the minimum integration times.

## **READOUT MODES**

By default, the readout of the pixel array does not require any user interaction. The sequencer initiates the readout as soon as integration ends and the entire readout is done autonomously. This is the default readout mode.

Optionally, the frame readout can be controlled externally. This requires configuring the TRIG\_RD input as a frame or line trigger. Table 11 below lists the parameters that control the triggered readout operation.





Note that *contexts\_reg.frames* determines how many frames can be read out. This implies that the sequencer will not accept any new trigger once the number of *contexts\_reg.frames* have been read out. If this is not desired, frames should be configured to 0.

## **FRAME TRIGGERED READOUT**



XGS 12000 supports two frame triggered readout options, configurable in the *frame\_trigger\_mode* register (refer to Table 11).

## *frame\_trigger\_mode = 0*

In a global shutter mode, the integration is ended by the EFOT. In a non−triggered readout mode, the readout is initiated automatically after the EFOT operations. In frame triggered mode, the Sequencer will not start the readout, but instead it waits until the frame−trigger gets asserted. Once an event (rising of falling depending on the configured polarity) is detected the readout starts and the image is read out line after line.

Note that the trigger assertion is latched and served at the first coming internal new line reference (internal time base). As a consequence one may observe a trigger latency up to a line time.

Frame triggered readout can be combined with triggered integration modes.

#### *frame\_trigger\_mode = 1*

In this mode, the trigger acts as an external sequencer enable signal. An event (rising or falling depending on the configured polarity) starts the frame readout. After this first frame, the sequencer continues running, cycling through the active contexts, if more than one context is enabled. The end condition depends on the value given in *contexts\_reg.frames*:

- *contexts reg.frames* > 0: The Sequencer continues running and reads out the given amount of frames, after which it returns to the WAIT\_ON\_TRIGGER state. After the readout, the sequencer is waiting for another trigger, after which a new sequence is initiated. Note that a new batch of frames shall be read out in case the trigger is asserted at the end of the previous batch.
- *contexts\_reg.frames* = 0: The Sequencer continues running as long as the TRIG\_RD is asserted. Once the trigger is deasserted, the Sequencer returns to the

WAIT\_ON\_TRIGGER state, in which it is ready to accept a new trigger event.

Note that this mode is available for both triggered and non−triggered global shutter modes and it can be combined with the use of multiple contexts. When using multiple contexts it is also possible to configure the number of desired

#### **LINE TRIGGERED READOUT**

frames per context. The sequencer cycles through the active contexts and generates as many frames as configured per context. When retriggered, the sequencer reinitializes the frame properties and starts the readout from a fresh state (i.e. does not continue from where it ended in the previous batch).



**Figure 22. Line Triggered Readout**

The line triggered readout mode is enabled when *line\_trigger\_en* is asserted and *frame\_trigger\_en* is deasserted. The line triggered readout mode is comparable to frame triggered readout, but in this mode only one line is read out for each trigger. Note that a trigger is latched and interpreted during the following line period if the sensor is retriggered during readout.

Line triggered readout is to be used in conjunction with triggered integration modes.

#### **Features Overview**

The XGS family has a wide array of features to enhance functionality or to increase versatility. A summary of features follows.

#### **RESET**

The RESET N input (pin F8) is an active low control input for asynchronous hard reset. During the power−up period, RESET\_N must be asserted, then must be deasserted after the power supplies are settled. The minimum RESET\_N assert time is 30 EXTCLK cycles.

#### **MONITOR OUTPUTS**

The XGS sequencer provides three monitor outputs (pins E8, D8 and D7) which can be used to monitor the internal states of the sequencer. The monitor signals can be configured separately for each monitor output.

#### **CONTEXT SWITCHING**

XGS supports up to three contexts which allow the user to program a number of configurations and let the sensor cycle through these. Switching from one context to another is done at the start of a frame and cannot corrupt the ongoing readout. The registers that control the switching are grouped in the *contexts reg*. The active context switching can be done manually by changing the value in the *active\_contexts* register or the sequencer can take control. If programmed, the sequencer will cycle through two or three contexts sequentially as depicted in Figures 23 and 24.

• Two Context Switching (*context\_reg.active\_contexts* = 0x3) context  $0 \rightarrow$  context  $1 \rightarrow$  context  $0...$ 



**Figure 23. Two Context Switching**

• Three Context Switching (*context\_reg.active\_contexts* = 0x7) context  $0 \rightarrow$  context  $1 \rightarrow$  context  $2 \rightarrow$  context 0...



**Figure 24. Three Context Switching**

• Multiple Frame Context Switching In addition to defining up to three contexts, the number

of frames per context can be configured for each context separately. In the example configuration depicted in Figure 25, the sensor first generates three frames using *context 0* settings followed by a single *context 1* frame and two *context 2* frames. The sensor loops through this sequence until the sequencer is disabled. The number of frames per context switch is configured in *contexts\_reg.frames\_ctxt0* (for context0).  $3 \times$  context  $0 \rightarrow$  context  $1 \rightarrow 2 \times$  context 2

 $\rightarrow$  3 x context 0...



**Figure 25. Multiple Frame Context Switching**

#### **TEST PATTERN**

The XGS sensor has the capability of injecting a number of test patterns into the datapath. As the test pattern generator is placed at the beginning âof the digital datapath, it can be used to check the functions of the digital blocks or to test the frame grabber or receiver operation. The test patterns can be configured in the *test\_pattern\_mode\_reg.test\_pattern\_mode* and only one pattern can be activated at a given point in time.

## **DATA PEDESTAL**

The data pedestal is a constant offset that is added to the pixel values at the end of the datapath. The pedestal or offset value can be configured separately for each color channel  $(G_R, G_B, R \text{ and } B)$  and for each context. The offset is a 12-bit value.

## **GAIN STAGES**

#### *Analog Gain*

A column−based analog gain of 1x, 2x or 4x can be applied to the output signal.

## *Digital Gain*

As opposed to the analog gain stage, the digital gain can be configured to separate levels for each color channel  $(G_R)$ ,  $G_B$ , R and B). The digital gain factor ranges from  $1/32$  to 2 in steps of 1/32 (64 steps) and its configuration can be represented by the equation below:

$$
Digital gain = Dg\_factor/2^5 \qquad (eq. 1)
$$

#### **COMPANDING MODE**

The companding mode can be used to compress 12−bit pixel data into 10−bit values. The line time remains the time required to convert a 12−bit ADC sample; gain is only achieved when, due to lane multiplexing, the system becomes I/O limited. In that situation, being able to send out 12−bit pixels using only 10 bits, can be useful to boost the frame rate. When companding mode is enabled, the precision of the digital output is 1 Least Significant Bit (LSB) in the low light area, but towards the upper region, the granularity gradually increases to 2, 4, and 8 LSBs as shown in Figure 26. In all cases the ADC quantization steps will be less than the photon shot noise performance of the pixel.



**Figure 26. ADC Granularity − Companding Mode**

## **10−BIT MODE**

The sensor can operate in true 10−bit mode. Unlike companding mode in 10−bit mode the ADC works in 10−bit. This, combined with a reduced line time, allows an increase in frame rate at the expense of 50% higher temporal noise. The framerate for the full resolution (12 Megapixels) is 100 FPS when operating in 24 lanes and 30 FPS when operating in 6 lanes.

Extra information about how to implement 10−bit can be found in the XGS 12000, XGS 9400 and XGS 8000 INI file.

## **FRAME RATE**

Assuming the readout of a frame takes longer than the integration, the frame rate can be influenced by changing one or more of the following parameters:

- Vertical resolution (number of lines in ROI)
- Number of data output lanes  $(24 / 18 / 12 / 6)$  or mux mode (4:4 / 4:3 / 4:2 / 4:1)

The frame rate scales linearly with the number of lines (vertical direction) but not with the number of columns (horizontal direction) due to the column ADC architecture. Using the sensor with a reduced number of data lanes will lower the frame rate.

Alternatively, the frame time can be configured through *line time* and *frame time*. The line time should be large enough in order to process a full line and the frame time should be configured such that at least all ROIs can be read out and that the maximum integration can be scheduled in. When one of the two conditions are violated the sensor gives either priority to the readout or the integration (*int\_priority*).

## **LANE MULTIPLEXING**

The lane multiplexing function can be used to reduce the number of output data lanes and thus the output data rate. This can be useful in case the receiver cannot accept all 24 data lanes or the backend is unable to process the sensor's full data rate. The sensor has one multiplexer for each PHY; six in total. Each multiplexer connects 4 datapath outputs to one PHY and can be configured to distribute the data from the 4 datapath inputs over either 1, 2, 3 or 4 outputs; i.e. the sensor supports 4 multiplexing schemes:

• 4:4 multiplexing: no multiplexing; each datapath lane is connected to a HiSPi lane (total of 24 lanes).



## **Figure 27. 4:4 Multiplexing (24 Lanes) Figure 28. 4:3 Multiplexing (18 Lanes)**



**Figure 29. 4:2 Multiplexing (12 Lanes) Figure 30. 4:1 Multiplexing (6 Lanes)**

Table 12 lists the active data lanes in function of the multiplexing scheme. As depicted in Table 12, HiSPi lane 0

- 4:3 multiplexing: four datapath lanes are multiplexed to three HiSPi lanes (total of 18 lanes).
- 4:2 multiplexing: four datapath lanes are multiplexed to two HiSPi lanes (total of 12 lanes).
- 4:1 multiplexing: four datapath lanes are multiplexed to a single HiSPi lane (total of 6 lanes).

The four different multiplexing schemes are illustrated in Figures 27 to 30. The pixel readout order for each multiplexing mode is depicted in Figures [31](#page-29-0) to [34.](#page-29-0)





is the lane that is always active, regardless of the selected multiplex scheme.





NOTE: Lane usage is illustrated using the first four lanes only (i.e. for a single PHY).

<span id="page-29-0"></span>The data output on each lane within a single PHY, depending on the multiplexing scheme, is represented in



**Figure 31. Column Output with 4:4 Multiplexing Figure 32. Column Output with 4:3 Multiplexing**



Figure [35](#page-30-0) shows on which output lane columns are sent in case a row with an even address is read and the sensor is configured to have  $G_R$  and  $G_B$  pixels sent out on top (even

Figures 31 to 34. The numbers in the squares represent the actual column address in the pixel array.







numbered lanes) and R and B pixels to the bottom (odd numbered lanes). Figure [36](#page-30-0) shows the column output in case a row with an odd address is read.

<span id="page-30-0"></span>

**Figure 35. Column Output Sequence (Even Row Address)**







#### **SENSOR CONTROL INTERFACE**

The sensor's configuration registers are accessible through either the Two−Wire (I2C) or Four−Wire (SPI) Serial Interface. At the cost of speed, the two−wire serial interface can be considered as a simple and cost−efficient alternative to the faster, but more complex, four−wire serial

interface. The four−wire serial interface is recommended for applications requiring fast and frequent sensor (re−)configuration. As shown in Figure 38 below, the type of user interface can be selected through the external FWSI\_EN pin ('LOW' = two–wire, 'HIGH' = four–wire).



**Figure 38. Serial Interface Selection**

#### **TWO−WIRE SERIAL INTERFACE**

The two−wire serial interface bus enables read/write access to control and status registers within the sensor.

The interface protocol uses a master/slave model in which a master controls one or more slave devices. The sensor acts as a slave device. The master generates a clock  $(S_{CLK})$  that is an input to the sensor and is used to synchronize transfers.

Data is transferred between the master and the slave on a bidirectional signal ( $S_{DATA}$ ).  $S_{DATA}$  is pulled up to  $V_{DD}$  IO off-chip by a 1.5 k $\Omega$  resistor. Either the slave or master device can drive  $S<sub>DATA</sub>$  LOW – the interface protocol determines which device is allowed to drive  $S<sub>DATA</sub>$  at any given time.

The protocols described in the two−wire serial interface specification allow the slave device to drive  $S_{CLK}$  LOW; the sensor uses  $S_{CLK}$  as an input only and therefore never drives it LOW.

#### **Protocol**

Data transfers on the two−wire serial interface bus are performed by a sequence of low−level protocol elements:

- a (repeated) start condition
- a slave address/data direction byte
- an (a no) acknowledge bit
- a message byte
- a stop condition

The bus is idle when both  $S_{CLK}$  and  $S_{DATA}$  are HIGH. Control of the bus is initiated with a start condition, and the bus is released with a stop condition. Only the master can generate the start and stop conditions.

#### *Start Condition*

A start condition is defined as a HIGH−to−LOW transition on  $S_{DATA}$  while  $S_{CLK}$  is HIGH. At the end of a transfer, the master can generate a start condition without previously generating a stop condition; this is known as a "repeated start" or "restart" condition.

#### *Stop Condition*

A stop condition is defined as a LOW−to−HIGH transition on  $S_{DATA}$  while  $S_{CLK}$  is HIGH.

#### *Data Transfer*

Data is transferred serially, 8 bits at a time, with the MSB transmitted first. Each byte of data is followed by an acknowledge bit or a no−acknowledge bit. This data transfer mechanism is used for the slave address/data direction byte and for message bytes.

One data bit is transferred during each  $S_{CLK}$  clock period.  $S<sub>DATA</sub>$  can change when  $S<sub>CLK</sub>$  is LOW and must be stable while  $S_{CLK}$  is HIGH.

#### *Slave Address/Data Direction Byte*

Bits [7:1] of this byte represent the device slave address and bit  $[0]$  indicates the data transfer direction. A '0' in bit [0] indicates a WRITE, and a '1' indicates a READ.

The default slave addresses used by the sensor are 0x20 (write address) and 0x21 (read address).

## <span id="page-32-0"></span>*Message Byte*

Message bytes are used for sending register addresses and register write data to the slave device and for retrieving register read data.

## *Acknowledge Bit*

Each 8−bit data transfer is followed by an acknowledge bit or a no–acknowledge bit in the S<sub>CLK</sub> clock period following the data transfer. The transmitter (which is the master when writing, or the slave when reading) releases  $S<sub>DATA</sub>$ . The receiver indicates an acknowledge bit by driving S<sub>DATA</sub> LOW. As for data transfers,  $S_{DATA}$  can change when  $S_{CLK}$  is LOW and must be stable while  $S_{CLK}$  is HIGH.

## *No−Acknowledge Bit*

The no−acknowledge bit is generated when the receiver does not drive  $S_{DATA}$  LOW during the  $S_{CLK}$  clock period following a data transfer. A no−acknowledge bit is used to terminate a read sequence.

## **Typical Sequence**

A typical READ or WRITE sequence begins by the master generating a start condition on the bus. After the start condition, the master sends the 8−bit slave address/data direction byte. The last bit indicates whether the request is for a read or a write, where a '0' indicates a write and a '1' indicates a read. If the address matches the address of the slave device, the slave device acknowledges receipt of the address by generating an acknowledge bit on the bus.

If the request was a WRITE, the master then transfers the 16−bit register address to which the WRITE should take

place. This transfer takes place as two 8−bit sequences and the slave sends an acknowledge bit after each sequence to indicate that the byte has been received. The master then transfers the data as an 8−bit sequence; the slave sends an acknowledge bit at the end of the sequence. The master stops writing by generating a (re)start or stop condition.

If the request was a READ, the master sends the 8−bit write slave address/data direction byte and 16−bit register address, the same way as with a WRITE request. The master then generates a (re)start condition and the 8−bit read slave address/data direction byte, and clocks out the register data, eight bits at a time. The master generates an acknowledge bit after each 8−bit transfer. The slave's internal register address is automatically incremented after every 8 bits are transferred. The data transfer is stopped when the master sends a no−acknowledge bit.

## **Single READ from Random Location**

This sequence (Figure 39) starts with a dummy WRITE to the 16−bit address that is to be used for the READ. The master terminates the WRITE by generating a restart condition. The master then sends the 8−bit read slave address/data direction byte and clocks out one byte of register data. The master terminates the READ by generating a no−acknowledge bit followed by a stop condition. Figure 39 shows how the internal register address maintained by the sensor is loaded and incremented as the sequence proceeds.





## **Single READ from Current Location**

This sequence (Figure 40) performs a read using the current value of the sensor's internal register address. The

master terminates the READ by generating a no−acknowledge bit followed by a stop condition. The figure shows two independent READ sequences.



**Figure 40. Single READ from Current Location**

## <span id="page-33-0"></span>**Sequential READ, Start from Random Location**

This sequence (Figure 41) starts in the same way as the single READ from random location (Figure [39](#page-32-0)). Instead of generating a no−acknowledge bit after the first byte of data has been transferred, the master generates an acknowledge bit and continues to perform byte READs until "L" bytes have been read.



**Figure 41. Sequential READ, Start from Random Location**

## **Sequential READ, Start from Current Location**

This sequence (Figure 42) starts in the same way as the single READ from current location (Figure [40\)](#page-32-0). Instead of generating a no−acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte READS until 'L' bytes have been read.



**Figure 42. Sequential READ, Start from Current Location**

## **Single WRITE to Random Location**

This sequence (Figure 43) begins with the master generating a start condition. The slave address/data direction byte signals a WRITE and is followed by the HIGH

then LOW bytes of the register address that is to be written. The master follows this with the byte of write data. The WRITE is terminated by the master generating a stop condition.



**Figure 43. Single WRITE to Random Location**

## **Sequential WRITE, Start at Random Location**

This sequence (Figure 44) starts in the same way as the single WRITE to random location (Figure [43](#page-33-0)). Instead of generating a no−acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte WRITEs until 'L' bytes have been written. The WRITE is terminated by the master generating a stop conditions.



**Figure 44. Sequential WRITE, Start at Random Location**

## **FOUR−WIRE SERIAL INTERFACE**

The sensor's configuration registers are accessible through a Four−Wire or Serial Peripheral Interface (SPI). The SPI is a full−duplex, synchronous interface and uses four wires:

- CS\_N: Chip Select (*active low*)
- S<sub>CLK</sub>: Serial Input Clock
- $S<sub>DATA</sub>: Serial Data Input$
- S<sub>DATAOUT</sub>: Serial Data Output

The SPI interface uses a master−slave setup in which the sensor is the slave. Every read or write access is initiated by the master by pulling down the CS\_N line. The master then sends a 15−bit register address followed by a single read/write bit. If the read/write bit is set to 1, the slave *reads* the 16−bit data stored at the specified register address and returns it to the master over the  $S_{DATAOUT}$  line. A single SPI read operation is shown in Figure 45. In case the read/write bit is set to '0', the master sends another 16 bits of data for the slave to *write* to the previously specified register address. A single SPI write transaction is depicted in Figure 46.

Both address and register data is sent serially and synchronous to the  $S_{CLK}$ . A single SPI transaction consists of 32 bits. In order to speed up the SPI communication, a 32 sequential read and write is possible. The sequential register access is illustrated in Figure 47 and 48.



### **ELECTRICAL SPECIFICATIONS**

Unless stated otherwise, the following specifications apply to the following conditions:

$$
V_{AA\_PIX} = V_{AA\_PIX\_BST} = V_{AA\_RD} = 3.0 \text{ V};
$$
  
\n $V_{AA} = V_{DD\_PLL} = 2.8 \text{ V};$   
\n $V_{DD\_IO} = 1.8 \text{ V};$ 

 $V_{DD} = 1.2 V;$ 

 $V<sub>DD</sub>$ SLVS = 1.2 V; EXTCLK = 32.4 MHz;

 $T_A = 25$ °C;

#### **TWO−WIRE SERIAL REGISTER INTERFACE**

The electrical characteristics of the two−wire serial register interface ( $S_{CLK}$ ,  $S_{DATA}$ ) are shown in Figure 49 and Table 13.



NOTE: Read sequence: For an 8−bit READ, read waveforms start after WRITE command and register address are issued.

#### **Figure 49. Two−Wire Serial Bus Timing Parameters**



#### **Table 13. TWO−WIRE SERIAL BUS CHARACTERISTICS**

9. This table is based on I<sup>2</sup>C standard (v2.1 January 2000). Philips Semiconductor.

10.Two−wire control is I2C−compatible.

11. A device must internally provide a hold time of at least 300 ns for the S<sub>DATA</sub> signal to bridge the undefined region of the falling edge of S<sub>CLK</sub>. 12. The maximum tHD;DAT has only to be met if the device does not stretch the LOW period (tLOW) of the S<sub>CLK</sub> signal.

13.A Fast−mode I2C−bus device can be used in a Standard−mode I2C−bus system, but the requirement tSU;DAT 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the  $S_{\text{CLK}}$  signal. If such a device does stretch the LOW period of the S<sub>CLK</sub> signal, it must output the next data bit to the S<sub>DATA</sub> line tr max + tSU;DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C−bus specification) before the S<sub>CLK</sub> line is released.

14.Cb = total capacitance of one bus line in pF.

## **FOUR−WIRE SERIAL INTERFACE**

The electrical characteristics of the of the Serial Peripheral Interface (SPI) or Four−Wire interface (CS\_N, SCLK, SDATA

and SDATAOUT) are shown in Figures 50, 51 and [55.](#page-43-0) The timing parameters are listed in Table [14](#page-38-0).



**Figure 52. SPI Timing Diagram − Data Output**

## <span id="page-38-0"></span>**Table 14. SPI TIMING PARAMETERS**



## **I/O TIMING**

*External Clock*



**Figure 53. External Clock Timing**

## **Table 15. EXTERNAL CLOCK SPECIFICATIONS**



15.Any deviation from the typical EXTCLK frequency needs to be compensated by reconfiguring the internal PLL (guidelines available upon request).

*Trigger Input*



**Figure 54. Trigger Input Pulse Timing**

## **Table 16. TRIGGER INPUT PULSE SPECIFICATIONS**



#### **DC ELECTRICAL CHARACTERISTICS**

The DC electrical characteristics of the XGS 12000/8000 sensor are listed in Tables 17 through [28](#page-44-0).



#### **Table 17. DC ELECTRICAL CHARACTERISTICS**

CAUTION: Stresses greater than those listed in Table 18 below may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Table 18. ABSOLUTE MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

16.Exposure to absolute maximum rating conditions for extended periods may affect reliability.

17.Operating ratings are conditions in which operation of the device is intended to be functional.

18. ON Semiconductor recommends that customers become familiar with, and follow the procedures in JEDEC Standard JESD625 [JA. Refer to (AN52561/D). Long term exposure toward the maximum storage temperature will accelerate color filter degradation.

19.Caution needs to be taken to avoid dried stains on the underside of the glass due to condensation. The glass lid glue is permeable and can absorb moisture if the sensor is placed in a high % RH environment.

## **Table 19. OPERATING CURRENT CONSUMPTION (XGS 12000−X1)**

 $(V_{AA}$ \_PIX = V<sub>AA</sub>\_PIX\_BST = V<sub>AA</sub>\_RD = 3.0 V; V<sub>AA</sub> = V<sub>DD</sub>\_PLL = 2.8 V; V<sub>DD</sub>\_IO = 1.8 V; V<sub>DD</sub> = 1.2 V; V<sub>DD</sub>\_SLVS = 0.4 V / 1.2 V;  $T_A = 25^{\circ}C$ 



## **Table 20. OPERATING CURRENT CONSUMPTION (XGS 12000−X3)**

 $(V_{AA}$ \_PIX =  $V_{AA}$ \_PIX\_BST =  $V_{AA}$ \_RD = 3.0 V;  $V_{AA}$  =  $V_{DD}$ \_PLL = 2.8 V;  $V_{DD}$ \_IO = 1.8 V;  $V_{DD}$  = 1.2 V;  $V_{DD}$ \_SLVS = 0.4 V / 1.2 V;  $T_A = 25^{\circ}C$ 



## **Table 21. OPERATING CURRENT CONSUMPTION (XGS 9400−X1)**

 $(V_{AA}$ \_PIX = VAA\_PIX\_BST = V<sub>AA</sub>\_RD = 3.0 V; V<sub>AA</sub> = V<sub>DD</sub>\_PLL = 2.8 V; V<sub>DD</sub>\_IO = 1.8 V; V<sub>DD</sub> = 1.2 V; V<sub>DD</sub>\_SLVS = 0.4 V / 1.2 V;  $T_A = 25^{\circ}C$ 



### **Table 22. OPERATING CURRENT CONSUMPTION (XGS 9400−X2)**

 $(V_{AA}$ \_PIX =  $V_{AA}$ \_PIX\_BST =  $V_{AA}$ \_RD = 3.0 V;  $V_{AA}$  =  $V_{DD}$ \_PLL = 2.8 V;  $V_{DD}$ \_IO = 1.8 V;  $V_{DD}$  = 1.2 V;  $V_{DD}$ \_SLVS = 0.4 V / 1.2 V;  $T_A = 25^{\circ}C$ 



## **Table 23. OPERATING CURRENT CONSUMPTION (XGS 8000−X1)**

 $(V_{AA}$ \_PIX = V<sub>AA</sub>\_PIX\_BST = V<sub>AA</sub>\_RD = 3.0 V; V<sub>AA</sub> = V<sub>DD</sub>\_PLL = 2.8 V; V<sub>DD</sub>\_IO = 1.8 V; V<sub>DD</sub> = 1.2 V; V<sub>DD</sub>\_SLVS = 0.4 V / 1.2 V;  $T_A = 25^{\circ}C$ 



## **Table 24. OPERATING CURRENT CONSUMPTION (XGS 8000−X2)**

 $(V_{AA}$ \_PIX = V<sub>AA</sub>\_PIX\_BST = V<sub>AA</sub>\_RD = 3.0 V; V<sub>AA</sub> = V<sub>DD</sub>\_PLL = 2.8 V; V<sub>DD</sub>\_IO = 1.8 V; V<sub>DD</sub> = 1.2 V; V<sub>DD</sub>\_SLVS = 0.4 V / 1.2 V; T<sub>A</sub> =  $25^{\circ}$ C)



## **Table 25. STANDBY CURRENT CONSUMPTION**

 $(V_{AA}$ \_PIX =  $V_{AA}$ \_PIX\_BST =  $V_{AA}$ \_RD = 3.0 V;  $V_{AA}$  =  $V_{DD}$ \_PLL = 2.8 V;  $V_{DD}$ \_IO = 1.8 V;  $V_{DD}$  = 1.2 V;  $V_{DD}$ \_SLVS = 0.4 V / 1.2 V;  $T_A = 25^{\circ}C$ 



#### <span id="page-43-0"></span>**HISPI ELECTRICAL SPECIFICATION**

The XGS sensor from ON Semiconductor supports SLVS mode only. SLVS is typically meant only for short transmission line connections, with the advantage that SLVS drivers consume less power. Tables 26, 27 and [28](#page-44-0) detail the physical layer electrical specifications, refer to the HiSPi Physical Layer Specification V2.00.00 (AND9509/D) for electrical definitions and timing information. Note that the V<sub>DD</sub> SLVS supply in this datasheet corresponds to V<sub>DD\_</sub>TX in the HiSPi Physical Layer Specification. Similarly,  $V_{DD}$  IO is equivalent to  $V_{DD}$  HiSPi as referenced in the specification.

Table 4 in the HiSPi Physical Layer specification v2.00.00 (AND9509/D) document sets the maximum PHY−to−PHY skew to 2.1 UI. The XGS products adhere to this specification when looking at all HiSPi data and HiSPi clock lanes on the same side of the sensor. The maximum PHY−to−PHY skew between any odd clock lane and any odd data lane is 2.1 UI. The same holds for the skew between any even clock lane and any even data lane.

However the maximum PHY−to−PHY skew between any odd clock lane and any even data lane, or between any even clock lane and any odd data lane, can be maximum 4 pixels. The maximum value for this depends on the mux mode that is used. In 4:4 mux mode, the maximum is 1 pixel. In 4:2 mux mode, the maximum is 2 pixels. And in 4:1 mux mode, the maximum is 4 pixels.

Note that the HiSPi implementation in XGS is limited to the Packetized SP protocol only.



**Figure 55. HiSPi DC Parameters**

### **Table 26. HISPI DC SPECIFICATIONS**  $(V_{DD}\_SLVS = 0.4 V)$



## **Table 27. DIFFERENTIAL DATA OUTPUT DC SPECIFICATIONS** (V<sub>DD\_</sub>SLVS = 1.2 V)



<span id="page-44-0"></span>

**Figure 56. Differential Data Output AC Parameters**

## **Table 28. DIFFERENTIAL DATA OUTPUT AC SPECIFICATIONS** (V<sub>DD\_</sub>SLVS = 0.4 V, 1.2 V)



20.One UI is defined as the normalized mean time between one edge and the following edge of the clock.

## **IMAGE SENSOR CHARACTERISTICS**

#### **ELECTRO−OPTICAL SPECIFICATIONS**

An overview of the XGS key electro−optical specifications can be found in Table 29. Unless otherwise noted, all measurements were done using the recommended configuration and default operation mode.

## **SPECTRAL RESPONSE**

Quantum efficiency curves are measured using a monochromator with step size of 5 nm. The curves for monochrome and color devices are shown in Figure 57.

## **Table 29. ELECTRO−OPTICAL SPECIFICATIONS**



21.Measured on devices with cover glass (typical transmittance cover glass = 91%).



**Figure 57. Quantum Efficiency**

## **COVER GLASS**



## **Table 30. COVER GLASS SPECIFICATIONS**





## **Table 31. XGS 12000 ARRAY DIMENSIONS**



## **PACKAGING**





## **REFERENCES**

AN52561/D. (n.d.). *Image Sensor Handling and Best Practices* AND9509/D. (n.d.). *High−Speed Serial Pixel (HiSPi) Interface Physical Layer v2.00.00* AND9510/D. (n.d.). *High−Speed Serial Pixel (HiSPi) Interface Protocol* TND310/D. (n.d.). *Device Nomenclature (Naming Convention for Image Sensors)*









Thunderbolt is a trademark of Intel Corporation or its subsidiaries in the U.S. and/or other countries.





DATE 11 SEP 2018



RECOMMENDED MOUNTING FOOTPRINT



ON Semiconductor and **all are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.** ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particula

 $16.00$ 

DATE 11 SEP 2018

## **GENERIC MARKING DIAGRAM\***



\*This information is generic. Please refer to device data sheet for actual part marking. device data sneet for actual part marking.<br>Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

