# IVN Bus Protector, Single Line LIN & Dual Line CAN

# NUP1128, NUP2128

The NUP1128/NUP2128 are designed to protect both CAN and LIN transceivers from ESD and other harmful transient voltage events. These devices provide bidirectional protection for each data line with a single compact SC-70 (SOT-323) or SOD-323 package, giving the system designer a low cost option for improving system reliability and meeting stringent EMI requirements.

## Features

- Low Reverse Leakage Current (< 100 nA)
- SZNUPH1128, SZNUP2128 175°C T<sub>J(max)</sub> Devices
  - Rated for High Temperature, Mission Critical and Grade 0 Applications
- IEC Compatibility:
  - IEC 61000-4-2 (ESD): Level 4
  - IEC 61000-4-4 (EFT): 50 A (5/50 ns)
  - + IEC 61000-4-5 (Lighting) 3.0 A (8/20 μs)
- ISO 7637–1, Nonrepetitive EMI Surge Pulse 2, 8.0 A (1/50 μs)
- ISO 7637–3, Repetitive Electrical Fast Transient (EFT) EMI Surge Pulses, 50 A (5/50 ns)
- Flammability Rating UL 94 V-0
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

## Applications

- Automotive Networks
  - CAN / CAN-FD
  - Low and High-Speed CAN
  - Fault Tolerant CAN
  - LIN



# **ON Semiconductor®**

www.onsemi.com



(Note: Microdot may be in either location)





## **ORDERING INFORMATION**

See detailed ordering, marking and shipping information on page 7 of this data sheet.

## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C, unless otherwise specified)

| Symbol | Rating                                                                                                                                                                               | Value                                  | Unit                             |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------|
| PPK    | Peak Power Dissipation, 8/20 $\mu s$ Double Exponential Waveform (Note 1)                                                                                                            | 165                                    | W                                |
| TJ     | Operating Junction Temperature Range<br>NUP1128HT1G, SZNUP1128HT1G<br>All other devices                                                                                              | –55 to 150<br>–55 to 175               | °C                               |
| TJ     | Storage Temperature Range<br>NUP1128HT1G, SZNUP1128HT1G<br>All other devices                                                                                                         | –55 to 150<br>–55 to 175               | °C                               |
| TL     | Lead Solder Temperature (10 s)                                                                                                                                                       | 260                                    | °C                               |
| ESD    | Human Body Model (HBM)<br>IEC 61000–4–2 Contact<br>IEC 61000–4–2 Air<br>ISO 10605 Contact (330 pF / 330 Ω)<br>ISO 10605 Contact (330 pF / 2 kΩ)<br>ISO 10605 Contact (150 pF / 2 kΩ) | 8.0<br>±30<br>±30<br>±30<br>±30<br>±30 | k∨<br>k∨<br>k∨<br>k∨<br>k∨<br>k∨ |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Non-repetitive current pulse per Figure 1.

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C, unless otherwise specified)

| Symbol           | Parameter                  | Test Conditions                                                | Min  | Тур      | Max        | Unit |
|------------------|----------------------------|----------------------------------------------------------------|------|----------|------------|------|
| V <sub>RWM</sub> | Reverse Working Voltage    | (Note 2)                                                       |      |          | 26.5       | V    |
| V <sub>BR</sub>  | Breakdown Voltage          | I <sub>T</sub> = 1 mA (Note 3)                                 | 27.5 | 31       | 35.5       | V    |
| I <sub>R</sub>   | Reverse Leakage Current    | V <sub>RWM</sub> = 26.5 V<br>T <sub>A</sub> = 150°C            |      | 1<br>150 | 100<br>750 | nA   |
| V <sub>C</sub>   | Clamping Voltage           | $I_{PP}$ = 1 A (8/20 $\mu s$ Waveform) (Note 4) $I_{PP}$ = 3 A |      | 39<br>46 | 47<br>55   | V    |
| I <sub>PP</sub>  | Maximum Peak Pulse Current | 8/20 μs Waveform (Note 4)                                      | 3.0  |          |            | А    |
| CJ               | Capacitance                | $V_R = 0 V$ , f = 1 MHz (Line to GND)                          |      | 11       | 13         | pF   |
| ΔC               | Diode Capacitance Matching | V <sub>R</sub> = 0 V, f = 1 MHz (Note 5)                       |      |          | 2          | %    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. TVS devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal or greater than the DC or continuous peak operating voltage level.

3. V<sub>BR</sub> is measured at pulse test current I<sub>T</sub>.

4. Pulse waveform per Figure 1.

5. ΔC is the percentage difference between C<sub>J</sub> of lines 1 and 2 measured according to the test conditions given in the electrical characteristics table.



(8/20 μs)



## IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |







Figure 10. Diagram of ESD Clamping Voltage Test Setup

### The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



NOTE: TLP parameter:  $Z_0 = 50 \Omega$ ,  $t_p = 100 \text{ ns}$ ,  $t_r = 300 \text{ ps}$ , averaging window:  $t_1 = 30 \text{ ns}$  to  $t_2 = 60 \text{ ns}$ .

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 13. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 14 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 13. Simplified Schematic of a Typical TLP System



Figure 14. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

### **ORDERING INFORMATION**

| Device          | Marking | Package   | Operating Junction<br>Temperature Range | Shipping <sup>†</sup> |  |
|-----------------|---------|-----------|-----------------------------------------|-----------------------|--|
| NUP1128WTT1G    | 77      |           |                                         |                       |  |
| SZNUP1128WTT1G* | 78      | SC-70     |                                         | 3000 / Tape & Reel    |  |
| NUP2128WTT1G    | 711     | (Pb-Free) |                                         |                       |  |
| SZNUP2128WTT1G* | 70      |           | -55 10 175 0                            |                       |  |
| NUPH1128HT1G    | A1      |           |                                         |                       |  |
| SZNUPH1128HT1G* | AL      | SOD-323   |                                         | - 3000 / Tape & Reel  |  |
| NUP1128HT1G     | 74      | (Pb-Free) | 55 14 45000                             |                       |  |
| SZNUP1128HT1G*  | /A      |           | -00 10 150 0                            |                       |  |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
 \*SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP

Capable.

Honeywell and SDS are registered trademarks of Honeywell International Inc. DeviceNet is a trademark of Rockwell Automation.





|                | 3. CATHODE   | 3. COLLECTOR | 3. ANODE         | 3. CATHODE       |                |
|----------------|--------------|--------------|------------------|------------------|----------------|
| STYLE 6:       | STYLE 7:     | STYLE 8:     | STYLE 9:         | STYLE 10:        | STYLE 11:      |
| PIN 1. EMITTER | PIN 1. BASE  | PIN 1. GATE  | PIN 1. ANODE     | PIN 1. CATHODE   | PIN 1. CATHODE |
| 2. BASE        | 2. EMITTER   | 2. SOURCE    | 2. CATHODE       | 2. ANODE         | 2. CATHODE     |
| 3. COLLECTOR   | 3. COLLECTOR | 3. DRAIN     | 3. CATHODE-ANODE | 3. ANODE-CATHODE | 3. CATHODE     |

| DOCUMENT NUMBER: | 98ASB42819B     | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SC-70 (SOT-323) |                                                                                                                                                                                    | PAGE 1 OF 1 |  |

ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

© Semiconductor Components Industries, LLC, 2019











#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

DATE 13 MAR 2007

- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. LEAD THICKNESS SPECIFIED PER L/F DRAWING WITH SOLDER PLATING. 1. DIMENSIONAL AND R. DO NOT INCLUSE MOLD.
- WITH SOLDER PLATING.
  4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
  5. DIMENSION L IS MEASURED FROM END OF RADIUS.

|     | MILLIMETERS |      |           | INCHES |       |       |
|-----|-------------|------|-----------|--------|-------|-------|
| DIM | MIN         | NOM  | MAX       | MIN    | NOM   | MAX   |
| Α   | 0.80        | 0.90 | 1.00      | 0.031  | 0.035 | 0.040 |
| A1  | 0.00        | 0.05 | 0.10      | 0.000  | 0.002 | 0.004 |
| A3  | 0.15 REF    |      | 0.006 REF |        |       |       |
| b   | 0.25        | 0.32 | 0.4       | 0.010  | 0.012 | 0.016 |
| С   | 0.089       | 0.12 | 0.177     | 0.003  | 0.005 | 0.007 |
| D   | 1.60        | 1.70 | 1.80      | 0.062  | 0.066 | 0.070 |
| E   | 1.15        | 1.25 | 1.35      | 0.045  | 0.049 | 0.053 |
| L   | 0.08        |      |           | 0.003  |       |       |
| HE  | 2.30        | 2.50 | 2.70      | 0.090  | 0.098 | 0.105 |

#### GENERIC **MARKING DIAGRAM\***



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present.

| DOCUMENT NUMBER: 98ASB17533C Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  | the Document Repository.<br>COPY" in red. |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|-------------------------------------------|--|--|--|
| DESCRIPTION: SOD-323                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |                                           |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |                                           |  |  |  |
| ON Semiconductor and a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |  |  |                                           |  |  |  |

SOD-323 CASE 477-02

**ISSUE H** 

STYLE 1: PIN 1. CATHODE (POLARITY BAND) 2. ANODE STYLE 2: NO POLARITY