# NUP5120X6

# **ESD Protection Diode Array,** 5-Line

This 5-line surge protection array is designed for application requiring surge protection capability. It is intended for use in over-transient voltage and ESD sensitive equipment such as cell phones, portables, computers, printers and other applications. This device features a monolithic common anode design which protects five independent lines in a single SOT-563 package.

#### **Features**

- Protects up to 5 Lines in a Single SOT-563 Package
- ESD Rating of Class 3B (Exceeding 8 kV) per Human Body Model and Class C (Exceeding 400 V) per Machine Model.
- Compliance with IEC 61000-4-2 (ESD) 15 kV (Air), 8 kV (Contact)
- This is a Pb-Free Device

# **Applications**

- Hand Held Portable Applications
- Serial and Parallel Ports
- Notebooks, Desktops, Servers

## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C, unless otherwise specified)

| Symbol            | Rating                                                                                                 | Value                         | Unit |
|-------------------|--------------------------------------------------------------------------------------------------------|-------------------------------|------|
| P <sub>PK</sub> 1 | Peak Power Dissipation<br>8x20 μsec double exponential waveform,<br>(Note 1)                           | 90                            | W    |
| TJ                | Operating Junction Temperature Range                                                                   | -40 to 125                    | °C   |
| T <sub>STG</sub>  | Storage Temperature Range                                                                              | -55 to 150                    | °C   |
| TL                | Lead Solder Temperature – Maximum (10 seconds)                                                         | 260                           | °C   |
| ESD               | Human Body Model (HBM)<br>Machine Model (MM)<br>IEC 61000-4-2 Air (ESD)<br>IEC 61000-4-2 Contact (ESD) | 16000<br>400<br>15000<br>8000 | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Non-repetitive current pulse per Figure 1.



# ON Semiconductor®

www.onsemi.com

# SOT-563 5-LINE SURGE **PROTECTION**

#### **PIN ASSIGNMENT**



PIN 1. CATHODE

- 2. ANODE
- 3. CATHODE
- 4. CATHODE
- 5. CATHODE
- 6. CATHODE



**DIAGRAM** SOT-563 CASE 463A



**MARKING** 

RN = Specific Device Code

STYLE 6

М = Month Code = Pb-Free Package

(Note: Microdot may be in either location)

### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NUP5120X6T1G | SOT-563<br>(Pb-Free) | 4000/Tape & Reel      |
| NUP5120X6T2G | SOT-563<br>(Pb-Free) | 4000/Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# NUP5120X6

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C, unless otherwise specified)

| Parameter               | Conditions                                                                     | Symbol         | Min | Тур  | Max | Unit |
|-------------------------|--------------------------------------------------------------------------------|----------------|-----|------|-----|------|
| Reverse Working Voltage | (Note 2)                                                                       | $V_{RWM}$      |     | -    | 5.0 | V    |
| Breakdown Voltage       | I <sub>T</sub> = 1 mA, (Note 3)                                                | $V_{BR}$       | 6.2 | 6.8  | 7.2 | V    |
| Reverse Leakage Current | V <sub>RWM</sub> = 3 V                                                         | I <sub>R</sub> | -   | 0.01 | 0.5 | μΑ   |
| Capacitance             | $V_R = 0$ V, f = 1 MHz (Line to GND)<br>$V_R = 2.5$ V, f = 1 MHz (Line to GND) | СЈ             | -   | 54   | 70  | pF   |

Surge protection devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal or greater than the DC or continuous peak operating voltage level.
 V<sub>BR</sub> is measured at pulse test current I<sub>T</sub>.

# NUP5120X6



Figure 1. Power Derating vs. Ambient Temperature



Figure 2. Peak Power vs. Pulse Duration



Figure 3. Peak Current vs. Clamp Voltage



Figure 4. Typical Capacitance vs. Reverse Voltage



Figure 5. Reverse Current vs. Reverse Voltage



Figure 6. Typical Forward Current vs. Forward Voltage

# MECHANICAL CASE OUTLINE

PACKAGE DIMENSIONS





## SOT-563, 6 LEAD CASE 463A ISSUE H

**DATE 26 JAN 2021** 

#### NOTES:

- I. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.



## RECOMMENDED MOUNTING FOOTPRINT\*

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98AON11126D     | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-563, 6 LEAD |                                                                                                                                                                                     | PAGE 1 OF 2 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

# **SOT-563, 6 LEAD**

CASE 463A ISSUE H

2

1

**DATE 26 JAN 2021** 

| STYLE 1:<br>PIN 1. EMITTER 1<br>2. BASE 1<br>3. COLLECTOR 2<br>4. EMITTER 2<br>5. BASE 2<br>6. COLLECTOR 1 | STYLE 2:<br>PIN 1. EMITTER 1<br>2. EMITTER 2<br>3. BASE 2<br>4. COLLECTOR 2<br>5. BASE 1<br>6. COLLECTOR 1  | STYLE 3: PIN 1. CATHODE 1 2. CATHODE 1 3. ANODE/ANODE 4. CATHODE 2 5. CATHODE 2 6. ANODE/ANODE   |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| STYLE 4: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR                        | STYLE 5: PIN 1. CATHODE 2. CATHODE 3. ANODE 4. ANODE 5. CATHODE 6. CATHODE                                  | STYLE 6: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE                     |
| STYLE 7: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. ANODE 6. CATHODE                                 | STYLE 8: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SDURCE 5. DRAIN 6. DRAIN                                          | STYLE 9:<br>PIN 1. SDURCE 1<br>2. GATE 1<br>3. DRAIN 2<br>4. SDURCE 2<br>5. GATE 2<br>6. DRAIN 1 |
| STYLE 10:<br>PIN 1. CATHODE 1<br>2. N/C<br>3. CATHODE 2<br>4. ANODE 2<br>5. N/C<br>6. ANODE 1              | STYLE 11:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 |                                                                                                  |

# GENERIC MARKING DIAGRAM\*



XX = Specific Device CodeM = Month Code= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON11126D     | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-563, 6 LEAD |                                                                                                                                                                                     | PAGE 2 OF 2 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.