# RENESAS

## **Description**

The P9235A-RB is a highly integrated, magnetic induction, wireless power transmitter supporting up to 5W of total wireless system power with in-band, bi-directional data communication requiring no additional circuitry. The P9235A-RB offers a pre-programmed bootloader that must be used in conjunction with an external flash memory that contains control firmware. This architecture allows the user to change the firmware in the external flash to meet application-specific requirements. Renesas also provides firmware to implement standard WPC coil configurations, such as the A11a addendum.

The P9235A-RB includes an industry-leading 32-bit ARM® Cortex®-M0 processor offering a high level of programmability while consuming extremely low standby power. The transmitter features two open-drain LED outputs with pre-defined blinking patterns and five general-purpose input/output (GPIO) pins. The GPIOs can be firmware-defined for functions such as setting the current limit, setting FOD limits, driving additional coils, or sounding a buzzer, which supports a wide range of applications. The I2C serial communication allows the user to read information such as voltage, current, frequency, and fault conditions.

The P9235A-RB includes an under-voltage lockout and thermal management circuit to safeguard the device under fault conditions. Together with the P9225-R receiver  $(R_x)$ , the P9235A-RB forms a complete 5W wireless power system solution with bi-directional data communication.

The P9235A-RB is available in a Pb-free, space-saving  $5 \times 5$  mm 40-VFQFPN package. The product is rated over an operating temperature range of -40ºC to +85ºC.

### Features

- Power transfer up to 5W
- Wide input voltage range: 4.25V to 21V
- WPC compatible
- Integrated step-down switching regulator
- Embedded 32-bit ARM® Cortex®-M0 processor (trademark of ARM, Ltd.)
- Integrated drivers for external power FETs
- Supports bi-directional data communication
- Simultaneous voltage and current demodulation scheme for robust communication
- Integrated current sense amplifier
- Low standby power
- Dedicated remote temperature sensing
- Two LED outputs that can indicate power transfer and fault conditions
- Foreign object detection (FOD)
- Active-low enable pin for electrical on/off
- Over-current and over-temperature protection
- Supports I2C interface
- SPI interface to access external flash memory
- -40 to +85°C ambient operating temperature range
- 40-VFQFPN,  $5 \times 5$  mm RoHS-compliant package

## Typical Applications

- Smart Watches
- **Headsets**
- Health and Fitness Monitors
- Portable Medical Applications



## Application Diagram

## **Contents**



## **List of Figures**



## **List of Tables**



RENESAS

### <span id="page-3-0"></span>1. Pin Information

#### <span id="page-3-1"></span>1.1 Pin Assignments

#### <span id="page-3-2"></span>Figure 1. Pin Assignments – Top View



### <span id="page-4-0"></span>1.2 Pin Descriptions

#### <span id="page-4-1"></span>Table 1. Pin Descriptions





## <span id="page-6-0"></span>2. Specifications

#### <span id="page-6-1"></span>2.1 Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the device at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions might affect device reliability.

#### <span id="page-6-3"></span>Table 2. Absolute Maximum Ratings Summary<sup>[a]</sup>



[a] All voltages are referred to ground.

### <span id="page-6-2"></span>2.2 Thermal Characteristics

#### <span id="page-6-4"></span>Table 3. Package Thermal Characteristics



<span id="page-6-6"></span>[a] The maximum power dissipation is  $P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$  where  $T_{J(MAX)}$  is 85°C. Exceeding the maximum allowable power dissipation will result in excessive die temperature, and the device will enter thermal shutdown.

<span id="page-6-8"></span>[b] This thermal rating was calculated on JEDEC 51 standard 4-layer board with dimensions 3" x 4.5" in still air conditions.

<span id="page-6-7"></span>[c] Actual thermal resistance is affected by PCB size, solder joint quality, layer count, copper thickness, air flow, altitude, and other unlisted variables.

#### <span id="page-6-5"></span>Table 4. ESD Information



### <span id="page-7-0"></span>2.3 Electrical Characteristics

#### <span id="page-7-1"></span>Table 5. Electrical Characteristics

Note:  $V_{IN} = 5V$ ,  $\overline{EN} = LOW$ ,  $T_{AMB} = -40°C$  to  $+85°C$ , unless otherwise noted. Typical values are at 25°C.





<span id="page-8-0"></span>[a] The input voltage operating range is dependent upon the type of transmitter power stage (full-bridge, half-bridge) and transmitting coil inductance. WPC specifications should be consulted for appropriate input voltage ranges by end-product type.

<span id="page-8-1"></span>[b] Do not externally load. For internal biasing only.

<span id="page-8-2"></span>[c] A 20mΩ, 1% or better sense resistor and a 4.7Ω, 1% input filter resistor are required to meet the FOD specification.

## <span id="page-9-0"></span>3. Typical Performance Characteristics



<span id="page-9-1"></span>Figure 2. P9235A-RB TX with 5V Input Supply and P9225-R RX Total System Efficiency Characteristics

#### <span id="page-9-2"></span>Figure 3. P9235A-RB TX and P9225-R RX Startup Waveform into 1.2A Load Current (IOUT) with 5V Input & 1.2A Load Current (IOUT)



© 2021 Renesas Electronics Corporation 10 November 9, 2021

## <span id="page-10-0"></span>4. Block Diagram



## <span id="page-11-0"></span>5. Theory of Operation

A wireless power charging system has a base station with one or more transmitters that make power available via DC-to-AC inverter(s) and transmit the power over a strongly-coupled inductor pair to a receiver in a mobile device. The amount of power transferred to the mobile device is controlled by the wireless power receiver by sending communication packets to the transmitter to increase, decrease, or maintain the power level. The communication from receiver to transmitter is purely digital and consists of logic 1's and 0's that ride on top of the power link that exists between the transmitter (TX) and receiver (RX) coil. Communication from transmitter to receiver is achieved by frequency shift keying (FSK) modulation over the power signal frequency, and amplitude shift keying (ASK) is used for the communication protocol from receiver to transmitter.

A feature of the wireless charging system is the fact that when it is not delivering power, the transmitter is in Standby Mode. The transmitter remains in Standby Mode and periodically pings until it detects the presence of a receiver. Once a Baseline Power Profile (BPP) receiver is detected, such as the P9222-R, P9225-R, or equivalent, the transmitter will provide up to 5W of output power.

The P9235A-RB contains features that ensure a high level of functionality and compliance with the WPC requirements, such as a power path that efficiently achieves power transfer, a simple and robust communication demodulation circuit, safety and protection circuits, configuration, and status indication circuits.

### <span id="page-11-1"></span>5.1 Foreign Object Detection

When metallic objects, such as coins, keys, and paperclips, are exposed to alternating magnetic fields, the eddy current flowing through the object will heat it. The amount of heat generated is a function of the amplitude and frequency of the magnetic field, as well as the characteristics of the object, such as resistivity, size, and shape. In any wireless power system, the heat generated by the eddy current manifests itself as a power loss, reducing the overall system efficiency. If appropriate measures are not taken, the heating could lead to unsafe situations.

The foreign object detection is performed during power transfer where the power-loss difference between the received power and transmitted power is constantly measured and compared to the WPC-specified threshold. If the difference is higher than the threshold set by the WPC specification, the P9235A-RB will identify it as an FOD and the system will shut down to avoid over-heating.

### <span id="page-11-2"></span>5.2 Input Voltage

The P9235A-RB can support an input voltage from 4.5 to 21V. Depending on the reference design and the WPC coil configuration selection, the input voltage will be limited to a range of operating voltages defined by the WPC specification.

#### <span id="page-11-3"></span>5.3 General Purpose Input/Output – GPIO Pins

The P9235A-RB has 5 GPIOs, which can be repurposed in the firmware to do specific functions, such as setting the current limit or FOD limits, driving the additional coils, or sounding a buzzer.

#### <span id="page-11-4"></span>5.4 Enable Pin

The P9235A-RB can be disabled by applying a logic HIGH to the  $\overline{EN}$  pin. When the voltage on the  $\overline{EN}$  pin is pulled HIGH, operation is suspended and the P9235A-RB is placed in the low-current Shut-Down Mode. If pulled LOW, the P9235A-RB is enabled and active.

#### <span id="page-12-0"></span>5.5 Voltage Demodulation – VDEM

In order to increase the communication reliability in any load condition, the P9235A-RB has integrated two demodulation schemes, one based on coil current information and the other based on coil voltage modulation. The voltage mode envelope detector is implemented using a discrete solution as depicted on [Figure 4.](#page-12-3) This simple implementation achieves the envelope detector function low-pass filter as well as the DC filter function.

#### <span id="page-12-3"></span>Figure 4. Voltage Mode Envelope Detector



#### <span id="page-12-1"></span>5.6 Current Demodulation – IDEM Pin

The current-mode detector takes the modulation information from the current sense resistor, which carries the coil current modulation information in addition to the averaged input current. An external discrete low-pass filter and DC filter between the ISNS\_OUT and IDEM pins provide additional filtering. The packet decoder block is shared between the voltage-mode and current-mode detectors. The packet decoder selects either voltage-mode or current-mode signals depending upon which produces the best demodulated signal.

#### <span id="page-12-4"></span>Figure 5. Current Mode Envelope Detector



#### <span id="page-12-2"></span>5.7 External Memory

The P9235A-RB requires an external flash memory in which firmware must be programmed. Control firmware is programmed into the external flash memory to set operation, control, and FOD parameters. The master P9235A-RB accesses the slave external memory using a standard SPI interface (SCLK, MISO, MOSI, and  $\overline{SS}$  pins) to upload the firmware from the flash memory into the P9235A-RB internal SRAM. The W25X20CLUXIG is the recommended external flash memory. Smaller memory sizes can be used depending on the total firmware size.

### <span id="page-13-0"></span>5.8 Thermal Protection

The P9235A-RB integrates thermal shutdown circuitry to prevent damage resulting from excessive thermal stress that might be encountered under fault conditions. This circuitry will shut down or reset the P9235A-RB if the die temperature exceeds a threshold to prevent damage resulting from excessive thermal stress that might be encountered under fault conditions. An internal temperature protection block is enabled in the P9235A-RB that monitors the temperature inside the chip. If the die temperature exceeds 140°C, the P9235A-RB shuts down and resumes when the internal temperature drops below 120°C.

### <span id="page-13-1"></span>5.9 Integrated Step-Down Regulator

The input capacitors must be connected as close as possible between the VIN pin and GND pin. Similarly, the output capacitors must be placed close to the inductor and GND. The output voltage is sensed by the VIN\_LDO pin; therefore, the connection from the step-down output (VCC\_5V) to the VIN\_LDO pin should be made as wide and short as possible to minimize output voltage errors. The step-down regulator is the input voltage to the LDO18 and LDO33 linear regulators and is not recommended for powering an external load.

### <span id="page-13-2"></span>5.10 Linear Regulators – PREG, LDO33, and LDO18 Pins

The P9235A-RB has three low-dropout (LDO) regulators used to bias the internal circuitry. The 5V pre-regulator (PREG) provides bias for the entire internal power management. The PREG requires a 1μF ceramic bypass capacitor connected from the PREG pin to GND. This capacitor must be placed very close to the PREG pin. The voltage regulator must not be externally loaded.

The LDO33 and LDO18 are used to bias the internal digital circuit. The regulator's input voltage is supplied through the VIN\_LDO pin. Both regulators require a 1μF ceramic capacitor from the pin to GND. The voltage regulators must not be externally loaded.

### <span id="page-13-3"></span>5.11 Under-Voltage Lock-Out (UVLO) Protection

The P9235A-RB has a 4V (typical, rising) under-voltage lockout circuit on the VIN pin. To guarantee proper functionality, the voltage on the VIN pin must rise above the UVLO threshold. If the input voltage stays below the UVLO threshold, the P9235A-RB is in Shut-Down Mode.

#### <span id="page-13-4"></span>Figure 6. UVLO Threshold Definition



#### <span id="page-14-0"></span>5.12 LC Resonant Circuit

The LC resonant circuit comprises the series primary resonant coil  $(L_P)$  and series capacitance  $(C_P)$  in the application circuit on page 1. The transmitter coil assembly is vendor specific, and it must comply with the WPC recommendation. The WPC specifications include the selfinductance value, DC resistance (DCR), Q-factor, size, and number of turns.

The P9235A-RB is designed to support various Baseline Power Profile (BPP) coil configurations using half-bridge and full-bridge inverter topologies to drive the primary coil  $(L_P)$  and a series capacitance  $(C_P)$ . Depending on the WPC coil configuration selection, the coil inductance and series capacitance will change. Near resonance, the voltage developed across the C<sub>P</sub> series capacitance could reach 70V peak (voltage will change depending on the coil configuration). High-voltage COG-type ceramic capacitors are highly recommended for their AC and DC characteristics and temperature stability. Film-type capacitors can also be used as recommended by Renesas.

## <span id="page-14-1"></span>6. Communication Interface

### <span id="page-14-2"></span>6.1 Modulation/Communication

The WPC specification uses two-way communication for power transfer: receiver-to-transmitter and transmitter-to receiver.

Receiver-to-transmitter communication is accomplished by the receiver modulating the load seen by the receiver's coil; the communication is purely digital and logic 1's and 0's carried on the power signal. Modulation is done with amplitude-shift keying (ASK) modulation using with a bit-rate of 2Kbps. To the P9235A-RB transmitter, this appears as an impedance change, which results in measurable variations of the transmitter's coil. The P9235A-RB power transmitter demodulates this variation of the coil current or voltage to receive the packets.

Transmitter-to-receiver communication is accomplished by frequency-shift keying (FSK) modulation over the power signal frequency. The P9235A-RB power transmitter has the capability to modulate FSK data from the power signal frequency and use it in order to establish the handshaking protocol with the power receiver.

The P9235A-RB implements FSK communication when used in conjunction with WPC-compliant receivers, such as the Renesas P9222-R. The FSK communication protocol allows the transmitter to send data to the receiver using the power transfer link in the form of modulating the power transfer signal. This modulation appears in the form of a change in the base operating frequency  $(f_{OP})$  to the modulated operating frequency ( $f_{MOD}$ ) in periods of 256 consecutive cycles. [Equation 1](#page-14-3) is used to compute the modulated frequency based on any given operating frequency.

Communication packets are transmitted from transmitter to receiver with less than 1% positive frequency deviation following any receiver-totransmitter communication packet. The frequency deviation is calculated usin[g Equation 1.](#page-14-3)

$$
f_{\text{MOD}} = \frac{60000}{\frac{60000}{f_{\text{OP}}}-3} \text{ [kHz]}
$$

<span id="page-14-3"></span>[kHz] **Equation 1**

Where  $f_{MOD}$  is the change in frequency in the power signal frequency;  $f_{OP}$  is the base operating frequency of power transfer; and 60000kHz is the frequency of the internal oscillator responsible for counting the period of the power transfer signal.

The FSK byte-encoding scheme and packet structure complies with the WPC specification. The FSK communication uses a bi-phase encoding scheme to modulate data bits into the power transfer signal. The start bit will consist of 512 consecutive  $f_{MOD}$  cycles (or logic '0'). A logic '1' value will be sent by sending 256 consecutive *fo*P cycles followed by 256 *f<sub>MOD</sub>* cycles or vice versa, and a logic '0' is sent by sending 512 consecutive *f<sub>MOD</sub>* or *f<sub>OP</sub>* cycles.

<span id="page-15-2"></span>



Each byte will comply with the start, data, parity, and stop asynchronous serial format structure shown in [Figure 8:](#page-15-3)

<span id="page-15-3"></span>Figure 8. Example of Asynchronous Serial Byte Format for FSK



### <span id="page-15-0"></span>6.2 Bit Decoding Scheme for ASK

As required by the WPC, the P9235A-RB uses a differential bi-phase coding scheme to demodulate data bits onto the power signal. A clock frequency of 2kHz is used for this purpose. A logic ONE bit is coded using two narrow transitions, whereas a logic ZERO bit is encoded using one wider transition as shown in [Figure 9:](#page-15-4)



<span id="page-15-4"></span>Figure 9. Bit Decoding Scheme

### <span id="page-15-1"></span>6.3 Byte Decoding for ASK

Each byte in the communication packet comprises 11 bits in an asynchronous serial format, as shown i[n Figure 10.](#page-15-5)

#### <span id="page-15-5"></span>Figure 10. Byte Decoding Scheme



Each byte has a start bit, 8 data bits, a parity bit, and a single stop bit.

#### <span id="page-16-0"></span>6.4 Packet Structure

The P9235A-RB communicates with the base station via communication packets. Each communication packet has the following structure:

<span id="page-16-4"></span>



## <span id="page-16-1"></span>7. Bi-Directional User Data Communication

*Note*: Only application firmware version 2.17, and higher, will allow Bi-Directional User Data Communication. To download the latest firmware update, visit th[e P9235A-RB-EVK](https://www.renesas.com/us/en/products/power-management/wireless-power/wireless-power-transmitters/p9235a-rb-evk-evaluation-board-p9235a-rb) reference design page.

In customer-end systems, the transmitter and receiver boards must have an external microcontroller (MCU) or leverage an existing on-board application processor to orchestrate bi-directional communication. Using the I2C communication, the MCU on the transmitter board loads the user data into specific registers and triggers the communication. The P9235A-RB sends the data to the P9222-R using frequency shift keying (FSK) modulation. The P9222-R then receives the data and interrupts the MCU on the receiver when the data is ready to be read. The external MCU on the receiver follows the same procedure to send the data to the P9235A-RB using amplitude-shift keying (ASK) modulation. When new data is available to read, the P9235A-RB interrupts the external MCU on the transmitter board.

Bi-directional user data communication is enabled only in the power transfer phase. The external MCU on the transmitter board can read the State register to determine whether the P9235A-RB is in the power transfer phase.

#### <span id="page-16-2"></span>7.1 Transferring Data from the P9235A-RB to the P9222-R

The external MCU on the transmitter board should determine the status of the communication channel before initiating a new transfer. The P9235A-RB provides SRAM registers of outgoing user data registers, header register, and communication trigger register (or command register). The external MCU on the transmitter should set communication trigger register after loading the appropriate user data into the header register and outgoing user data register.

The P9235A-RB waits until it receives the Control Error Packet (CEP) from the P9222-R, as the receiver device has the master role within the communication process. Afterwards, the P9235A-RB sends the data into the channel by FSK (Frequency Shift Key) modulation. **Error! Reference source not found.** shows the timing diagram for the user data transfer from the P9235A-RB to the P9222-R.

#### <span id="page-16-5"></span>Figure 12. Timing Diagram for the User Data Transfer from the P9235A-RB to the P9222-R



#### <span id="page-16-3"></span>7.2 Reading Data Sent from the P9222-R

When the P9235A-RB receives data from the P9222-R, the P9235A-RB will generate an interrupt to the external MCU on the transmitter by pulling down the interrupt pin. The MCU can respond to the interrupt and read the received data. After reading the data, the external MCU on the transmitter should clear the interrupt. If the external MCU on the transmitter does not handle interrupts, the MCU should constantly poll the data received flag to check whether there is any new incoming data. If the external MCU on the transmitter does not read data immediately after the interrupt is received, there is a risk that data could become corrupted/overwritten because of next new incoming data. The user can implement a higher-level handshaking protocol between the external MCU on transmitter and receiver to avoid data corruption.

### <span id="page-17-0"></span>8. I2C Interface

The P9235A-RB supports the standard I2C interface. The default I2C slave address is 0x61. [Figure 13](#page-17-1) shows the Read and Write protocol structure that the external I2C master must use to communicate with the P9235A-RB.

<span id="page-17-1"></span>Figure 13. I2C Access Read Protocol and Write Protocol

#### **Read Protocol**



#### **Write Protocol**



## <span id="page-18-0"></span>9. Application Information

#### <span id="page-18-1"></span>9.1 Power Dissipation and Thermal Requirements

The P9235A-RB is offered in a 40-VFQFPN package that has a maximum power dissipation capability of approximately 1.2W. The number of thermal vias between the package and the printed circuit board determines the maximum power dissipation. The maximum power dissipation of the package is limited by the die's specified maximum operating junction temperature,  $T_{J(MAX)}$ , of 125 °C, the maximum ambient operating temperature, TA, of 85*°*C, and the package thermal resistance, θJA. The junction temperature rises when the heat generated by the device's power dissipation flows through the package thermal resistance. The VFQFPN package offers a typical thermal resistance, junction to ambient  $(\theta_{JA})$ , of 28.5°C/W when the PCB layout quideline and surrounding devices are optimized.

The techniques as noted in the PCB layout section of the *P9235A-RB EVK User Manual* (available on th[e P9235A-RB-EVK](https://www.renesas.com/us/en/products/power-management/wireless-power/wireless-power-transmitters/p9235a-rb-evk-evaluation-board-p9235a-rb) product page) must be followed when designing the printed circuit board layout. Take into consideration possible proximity to other heat-generating devices when placing the P9235A-RB and the bridge FET packages in a given application design. The ambient temperature around the power IC will also have an effect on the thermal limits of an application. The main factors influencing θ<sub>JA</sub> (in the order of decreasing influence) are PCB characteristics, the size of the thermal pad attached to the die/package (VFQFPN), the thermal vias, and final system hardware construction. Board designers should keep in mind that the package thermal metric  $\theta_{1A}$  is impacted by the characteristics of the PCB. Changing the design or configuration of the PCB changes the overall thermal resistivity and the board's heat-sinking efficiency.

The use of integrated circuits in low-profile and fine-pitch surface-mount packages requires special attention to power dissipation. Many systemdependent issues, such as thermal coupling, airflow, added heat sinks, convection surfaces, and the presence of other heat-generating components, affect the power-dissipation limits of a given component.

In summary, the three basic approaches for enhancing thermal performance include:

- Improving the power dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB
- Introducing airflow into the system

The maximum power dissipation for a given situation should be calculated using [Equation 2:](#page-18-2)

$$
P_{D(MAX)} = \frac{(T_{J(MAX)} - T_A)}{\theta_{JA}}
$$

Where:

- *PD(MAX)* = Maximum Power Dissipation
- *θJA* = Package Thermal Resistance (°C/W)
- *TJ(MAX)* = Maximum Device Junction Temperature (°C)
- $T_A$  = Ambient Temperature ( $\degree$ C)

The maximum recommended operating junction temperature (T<sub>J(MAX)</sub>) for the P9235A-RB device is 120°C. The thermal resistance of the 40-VFQFPN package is optimally θJA = 28.5°C/W. Operation is specified to a maximum steady-state ambient temperature (TA) of 85°C. Therefore, the maximum recommended power dissipation is calculated wit[h Equation 3.](#page-18-3)

$$
P_{D(MAX)} = \frac{(120^{\circ}\text{C} - 85^{\circ}\text{C})}{28.5^{\circ}\text{C/W}} \cong 1.2\text{W}
$$

All the previously mentioned thermal resistances are the values found when the P9235A-RB is mounted on a standard board of the dimensions and characteristics specified by the JEDEC 51 standard.

To allow the maximum load current and to prevent thermal overload, the heat generated by the P9235A-RB solution must be dissipated into the PCB. All the available pins must be soldered to the PCB. GND pins (exposed paddle, EP) and bridge FET GND pins should be soldered to the PCB ground plane to improve thermal performance, with multiple vias connected to all layers of the PCB.

<span id="page-18-2"></span>**Equation 2**

<span id="page-18-3"></span>**Equation 3**

#### <span id="page-19-0"></span>9.2 P9235A-RB Evaluation Board v1.1 Schematic

*Note*: The typical application schematic provides a basic guideline to understanding and building a functional small-power wireless power transmitter type as described in the WPC specifications. Other components not shown on the typical application schematic may be needed in order to comply with other requirements, such as EMC or thermal specifications.

#### <span id="page-19-1"></span>Figure 14. P9235A-RB Typical Application Schematic



## <span id="page-20-0"></span>10. Package Outline Drawings

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see package links in Ordering Information). The package information is the most current data available and is subject to change without revision of this document.

## <span id="page-20-1"></span>11. QFN Package Assembly

Unopened dry packaged parts have a one-year shelf life.

The HIC indicator card for newly opened dry packaged parts should be checked. If there is any moisture content, the parts must be baked for a minimum of 8 hours at 125˚C within 24 hours prior to the assembly reflow process.

## <span id="page-20-2"></span>12. Marking Diagram



### <span id="page-20-3"></span>13. Ordering Information



### <span id="page-20-4"></span>14. Revision History

