# Level-Translating Fm+ I<sup>2</sup>C-Bus Repeater

The PCA9617A is an I<sup>2</sup>C–bus repeater that provides level shifting between low voltage (0.8 V to 5.5 V) and higher voltage (2.2 V to 5.5 V) for Fast–Mode Plus (Fm+) I<sup>2</sup>C–bus or SMBus applications.

### Features

- Two Channel, Bidirectional Buffer Isolates Capacitance and Allows 540 pF on Either Side of the Device at 1 MHz and up to 4000 pF at Lower Speeds
- $\bullet\,$  Voltage Level Translation from 0.8 V to 5.5 V and from 2.2 V to 5.5 V
- Footprint and Functional replacement for PCA9517A at Fast-mode speeds
- Port A Operating Supply Voltage Range of 0.8 V to 5.5 V with Normal Levels
- Port B Operating Supply Voltage Range of 2.2 V to 5.5 V with Static Offset Level
- 5 V Tolerant I<sup>2</sup>C–bus and Enable Pins
- 0 Hz to 1000 kHz Clock Frequency (the Maximum System Operating Frequency May be Less than 1000 kHz Because of the Delays Added by the Repeater)
- Active HIGH Repeater Enable Input Feferenced to V<sub>CC(B)</sub>
- Open–Drain Input/Outputs
- Latching Free Operation
- Supports Arbitration and Clock Stretching Across the Repeater
- Accommodates Standard-mode, Fast-mode and Fast-mode Plus I<sup>2</sup>C-bus Devices, SMBus (Standard and High Power Mode), PMBus and Multiple Masters
- Powered–off High–impedance I<sup>2</sup>C–bus Pins
- Available in: Micro-8,
- ESD Performance: 8 kV HBM, 800 V MM 2000 V CDM
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



# **ON Semiconductor®**

http://onsemi.com

MARKING DIAGRAMS





A = Assembly Location Y = Year W = Work Week = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 14 of this data sheet.

1

#### **General Description**

The PCA9617A is an I<sup>2</sup>C–bus repeater that provides level shifting between low voltage (0.8 V to 5.5 V) and higher voltage (2.2 V to 5.5 V) for Fast–Mode Plus (Fm+) I<sup>2</sup>C–bus or SMBus applications. While retaining all the operating modes and features of the I<sup>2</sup>C–bus system during the level shifts, it also permits extension of the I<sup>2</sup>C–bus by providing bidirectional buffering for both the data (SDA) and the clock (SCL) lines, thus enabling two buses of 540 pF at 1 MHz or up to 4000 pF at lower speeds. Using the PCA9617A enables the system designer to isolate two halves of a bus for both voltage and capacitance. The SDA and SCL pins are overvoltage tolerant and are high–impedance when the PCA9617A is unpowered.

The 2.2 V to 5.5 V bus port B drivers have the static level offset, while the adjustable voltage bus port A drivers eliminate the static offset voltage. This results in a LOW on the port B translating into a nearly 0 V LOW on the port A which accommodates the smaller voltage swings of lower voltage logic.

The static offset design of the port B PCA9617A I/O drivers prevents them from being connected to the static or

incremented offset of other bus buffers. Port A of two or more PCA9617As can be connected together, however, to allow a star topography with port A on the common bus, and port A can be connected directly to any other buffer with static or incremented offset outputs. Multiple PCA9617As can be connected in series, port A to port B, with no build–up in offset voltage with only time of flight delays to consider.

The PCA9617A drivers are not enabled unless  $V_{CC(A)}$  is above 0.8 V and  $V_{CC(B)}$  is above 2.2 V. The EN pin is referenced to  $V_{CC(B)}$  and can also be used to turn the drivers on and off under system control. Caution should be observed to only change the state of the enable pin when the bus is idle.

The output pull–down on the port B internal buffer LOW is set for approximately 0.55 V, while the input threshold of the internal buffer is set about 90 mV lower (0.45 V). When the port B I/O is driven LOW internally, the LOW is not recognized as a LOW by the input. This prevents a latching condition from occurring. The output pull–down on port A drives a hard LOW and the input level is set at  $0.35V_{CC(A)}$  to accommodate the need for a lower LOW level in systems where the low voltage side supply voltage is as low as 0.8 V.



#### **BLOCK DIAGRAM**

Figure 1. Block Diagram of PCA9617A

### **PIN ASSIGNMENT**





### **PIN DESCRIPTIONS**

| Symbol             | Pin | Description                             |
|--------------------|-----|-----------------------------------------|
| V <sub>CC(A)</sub> | 1   | A-Side Supply Voltage (0.8 V to 5.5 V)  |
| SCLA               | 2   | Open-Drain I/O, Serial Clock A-Side Bus |
| SDAA               | 3   | Open-Drain I/O, Serial Data A-Side Bus  |
| GND                | 4   | Ground                                  |
| EN                 | 5   | Active-HIGH Repeater Enable             |
| SDAB               | 6   | Open-Drain I/O, Serial Data B-Side Bus  |
| SCLB               | 7   | Open-Drain I/O, Serial Clock B-Side Bus |
| V <sub>CC(B)</sub> | 8   | B-Side Supply Voltage (2.2 V to 5.5 V)  |

#### FUNCTIONAL DESCRIPTION

Please refer to Figure 1 "Block Diagram of PCA9617A".

The PCA9617A enables I<sup>2</sup>C-bus or SMBus translation down to V<sub>CC(A)</sub> as low as 0.8 V without degradation of system performance. The PCA9617A contains two bidirectional open-drain buffers specifically designed to support up-translation/down-translation between the low voltage (as low as 0.8 V) and a 2.5 V, 3.3 V or 5 V I<sup>2</sup>C-bus or SMBus. All inputs and I/Os are overvoltage tolerant to 5.5 V even when the device is unpowered (V<sub>CC(B)</sub> and/or  $V_{CC(A)} = 0$  V). The PCA9617A includes a power-up circuit that keeps the output drivers turned off until  $V_{CC(B)}$  is above 2.2 V and until after the internal reference circuits have settled in ~400  $\mu$ s, and the V<sub>CC(A)</sub> is above 0.8 V. V<sub>CC(B)</sub> and  $V_{CC(A)}$  can be applied in any sequence at power-up. After power-up and with the enable (EN) HIGH, a LOW level on port A (below 0.3V<sub>CC(A)</sub>) turns the corresponding port B driver (either SDA or SCL) on and drives port B down to about 0.55 V. When port A rises above  $0.3V_{CC(A)}$ , the port B pull-down driver is turned off and the external pull-up resistor pulls the pin HIGH. When port B falls first and goes below 0.4 V, the port A driver is turned on and port A pulls down to ~0 V. The port A pull-down is not enabled unless the port B voltage goes below 0.4 V. If the port B low voltage goes below 0.4 V, the port B pull-down driver is enabled and port B will only be able to rise to 0.55 V until port A rises above 0.3V<sub>CC(A)</sub>, then port B will continue to rise being pulled up by the external pull-up resistor. The V<sub>CC(A)</sub> is only used to provide the 0.35V<sub>CC(A)</sub> reference to the port A input comparators and for the power good detect circuit. The PCA9617A includes a V<sub>CC(A)</sub> overvoltage disable that turns the channel off if  $0.4V_{CC(A)} + 0.8 V > V_{CC(B)}$ . The PCA9617A logic and all I/Os are powered by the V<sub>CC(B)</sub> pin.

Enable Pin (EN)

The EN pin is active HIGH with thresholds referenced to  $V_{CC(B)}$  and an internal pull–up to  $V_{CC(B)}$  that maintains the device active unless the user selects to disable the repeater to isolate a badly behaved slave on power–up until after the system power–up reset. It should never change state during an I<sup>2</sup>C–bus operation because disabling during a bus operation will hang the bus and enabling part way through a bus cycle could confuse the I<sup>2</sup>C–bus parts being enabled. The enable does not switch the internal reference circuits so the ~400 µs delay is only seen when  $V_{CC(B)}$  comes up.

The enable pin should only change state when the global bus and the repeater port are in an idle state to prevent system failures.

#### I<sup>2</sup>C-Bus Systems

As with the standard I<sup>2</sup>C–bus system, pull–up resistors are required to provide the logic HIGH levels on the buffered bus (standard open-collector configuration of the I<sup>2</sup>C-bus). The size of these pull-up resistors depends on the system, but each side of the repeater must have a pull-up resistor. This part is designed to work with Standard mode, Fast-mode and Fast-mode Plus I<sup>2</sup>C-bus devices in addition to SMBus devices. Standard mode and Fast-mode I<sup>2</sup>C-bus devices only specify 3 mA output drive; this limits the termination current to 3 mA in a generic I<sup>2</sup>C-bus system where Standard-mode devices, Fast-mode devices and multiple masters are possible. When only Fast-mode Plus devices are used with 30 mA at 5 V drive strength, then lower value pull-up resistors can be used. The B-side RC should not be less than 67.5 ns because shorter RCs increase the turnaround bounce when the B-side transitions from being externally driven to pulled down by its offset buffer.

#### **APPLICATION DESIGN-IN INFORMATION**

A typical application is shown in Figure 3. In this example, the system master is running on a  $3.3 \text{ V I}^2\text{C}$ -bus

while the slave is connected to a 1.2 V bus. Both buses run at 1000 kHz. Master devices can be placed on either bus.



**Figure 3. Typical Application** 

The PCA9617A is 5 V tolerant, so it does not require any additional circuitry to translate between 0.8 V to 5.5 V bus voltages and 2.2 V to 5.5 V bus voltages.

When port A of the PCA9617A is pulled LOW by a driver on the I<sup>2</sup>C–bus, a comparator detects the falling edge when it goes below  $0.3V_{CC(A)}$  and causes the internal driver on port B to turn on, causing port B to pull down to about 0.5 V. When port B of the PCA9617A falls, first a CMOS hysteresis type input detects the falling edge and causes the internal driver on port A to turn on and pull the port A pin down to ground. In order to illustrate what would be seen in a typical application, refer to Figures 4 and 5. If the bus master in Figure 3 were to write to the slave through the PCA9617A, waveforms shown in Figure 4 would be observed on the A bus. This looks like a normal I<sup>2</sup>C–bus transmission except that the HIGH level may be as low as 0.8 V, and the turn on and turn off of the acknowledge signals are slightly delayed.



Figure 4. Bus A (0.9 V to 5.5 V Bus) Waveform



Figure 5. Bus A (0.9 V to 5.5 V Bus) Waveform

The internal comparator requires that  $0.4 \times V_{CC(A)}$  be less than or equal to  $V_{CC(B)} - 0.8 \text{ V}$  for the device to operate. Since A port is 5 V tolerant, the  $V_{CC(A)}$  can be lowered to support device spectrum while still supporting 5 V signals on the A port.

On the B bus side of the PCA9617A, the clock and data lines would have a positive offset from ground equal to the  $V_{OL}$  of the PCA9617A. After the eighth clock pulse, the data line will be pulled to the  $V_{OL}$  of the slave device which is very close to ground in this example. At the end of the acknowledge, the level rises only to the LOW level set by the

driver in the PCA9617A for a short delay while the A bus side rises above 0.3  $V_{CC(A)}$  then it continues HIGH. It is important to note that any arbitration or clock stretching events require that the LOW level on the B bus side at the input of the PCA9617A (V<sub>IL</sub>) be at or below 0.4 V to be recognized by the PCA9617A and then transmitted to the A bus side.

Multiple PCA9617A port A sides can be connected in a star configuration (Figure 6), allowing all nodes to communicate with each other.



Figure 6. Typical Star Application

Multiple PCA9617As can be connected in series (Figure 7) as long as port A is connected to port B.  $I^2C$ -bus slave devices can be connected to any of the bus segments.

The number of devices that can be connected in series is limited by repeater delay/time-of-flight considerations on the maximum bus speed requirements.



Decoupling capacitors not shown for simplicity, but they are required. It is especially important that the decoupling for the PCA9617A  $V_{CC(B)}$  be close to the  $V_{CC(B)}$  pin.





Decoupling capacitors not shown for simplicity, but they are required. It is especially important that the decoupling for the PCA9617A  $V_{CC(B)}$  be close to the  $V_{CC(B)}$  pin.

#### Figure 8. Typical Application of PCA9617A Driving a Short Cable

#### **MAXIMUM RATINGS**

| Symbol                                     | Parameter                                                                                                 | Value                     | Unit |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------|------|
| V <sub>CC(B)</sub>                         | Supply Voltage Port B                                                                                     | -0.5 to +7.0              | V    |
| V <sub>CC(A)</sub>                         | Supply Voltage Port A (Adjustable)                                                                        | -0.5 to +7.0              | V    |
| V <sub>I/O</sub>                           | Input/Output Pin Voltage Port A, Port B, EN                                                               | -0.5 to +7.0              | V    |
| I <sub>I/O</sub>                           | Input/Output Current Port A, Port B                                                                       | 50                        | mA   |
| I <sub>I</sub>                             | Input Current EN                                                                                          | 50                        | mA   |
| I <sub>CC(A)</sub> ,<br>I <sub>CC(B)</sub> | DC Supply Current                                                                                         | ±100                      | mA   |
| I <sub>GND</sub>                           | DC Ground Current                                                                                         | ±100                      | mA   |
| T <sub>STG</sub>                           | Storage Temperature Range                                                                                 | -65 to +150               | °C   |
| ΤL                                         | Lead Temperature, 1 mm from Case for 10 Seconds                                                           | 260                       | °C   |
| TJ                                         | Junction Temperature Under Bias                                                                           | 150                       | °C   |
| $\theta_{JA}$                              | Thermal Resistance Micro8 (Note 1)                                                                        | 205                       | °C/W |
| PD                                         | Power Dissipation in Still Air at 85°C Micro8                                                             | 609                       | mW   |
| MSL                                        | Moisture Sensitivity                                                                                      | Level 1                   |      |
| F <sub>R</sub>                             | Flammability Rating Oxygen Index: 28 to 34                                                                | UL 94 V–0 @ 0.125 in      |      |
| V <sub>ESD</sub>                           | ESD Withstand Voltage Human Body Mode (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | > 8000<br>> 800<br>> 2000 | V    |
| I <sub>LATCHUP</sub>                       | Latchup Performance Above V <sub>CC</sub> and Below GND at 125°C (Note 5)                                 | ±100                      | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Measured with minimum pad spacing on an FR4 board, using 10 mm2by21 inch, 2 ounce copper trace no air flow.

Tested to EIA / JESD22–A114–A.
Tested to EIA / JESD22–A115–A.

4. Tested to JESD22-C101-A.

5. Tested to EIA / JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                         | Parameter                      | Min | Max  | Unit |
|--------------------------------|--------------------------------|-----|------|------|
| V <sub>CC(B)</sub>             | Supply Voltage Port B          | 2.2 | 5.5  | V    |
| V <sub>CC(A)</sub><br>(Note 6) | Supply Voltage Port A          | 0.8 | 5.5  | V    |
| V <sub>I/O</sub>               | Input/Output Pin Voltage       | 0   | 5.5  | V    |
| T <sub>A</sub>                 | Operating Free–Air Temperature | -55 | +125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

6. For part to function, 0.4 x V<sub>CC(A)</sub> must be equal to or less than V<sub>CC(B)</sub> - 0.8 V. The voltage on the A port can still be up to 5.5 V without damage to the pins.

**DC CHARACTERISTICS**  $V_{CC(A)} = 0.8 \text{ V to } 5.5 \text{ V}$  (Note 7);  $V_{CC(B)} = 2.2 \text{ V to } 5.5 \text{ V}$ ; GND = 0 V;  $T_A = -40^{\circ}\text{C}$  to +85°C; unless otherwise specified. Typical values measured with V<sub>CC(A)</sub> = 0.95 V and V<sub>CC(B)</sub> = 2.5 V at 25°C, unless otherwise noted.

|                     |                       |                                                    | T <sub>A</sub> = | T <sub>A</sub> = −40°C to +85°C |     |       | T <sub>A</sub> = −55°C to<br>+125°C |      |  |
|---------------------|-----------------------|----------------------------------------------------|------------------|---------------------------------|-----|-------|-------------------------------------|------|--|
| Symbol              | Parameter             | Conditions                                         | Min              | Тур                             | Max | Min   | Max                                 | Unit |  |
| SUPPLIES            |                       |                                                    |                  |                                 |     |       |                                     | -    |  |
| I <sub>CC(A)</sub>  | Supply Current Port A | V <sub>CC(A)</sub> = 0.95 V                        |                  |                                 | 8   |       | 8                                   | μΑ   |  |
|                     |                       | $V_{CC(A)} = 5.5V$                                 |                  |                                 | 50  |       | 50                                  |      |  |
| I <sub>CCH(B)</sub> | Port B HIGH-Level     | V <sub>CC(B)</sub> = 5.5 V;                        |                  | 1.5                             | 2.1 |       | 2.1                                 | mA   |  |
|                     | Supply Current        | $SDAn = SCLn = V_{CC(n)}$                          |                  |                                 |     |       |                                     |      |  |
| I <sub>CCL(B)</sub> | Port B LOW-Level      | V <sub>CC(B)</sub> = 5.5 V;                        |                  | 1.51                            | 2.1 |       | 2.1                                 | mA   |  |
|                     | Supply Current        | One SDA and SCL = GND;                             |                  |                                 |     |       |                                     |      |  |
|                     |                       | Other SDA and SCL Open<br>(with pull–up resistors) |                  |                                 |     |       |                                     |      |  |
| INPUT / OL          | JTPUT SDAB, SCLB      |                                                    | •                | • •                             |     | •     |                                     |      |  |
|                     | High–Level Input      |                                                    | 0.7 x            |                                 |     | 0.7 x |                                     |      |  |

| V <sub>IH</sub>                               | High–Level Input<br>Voltage                                              |                                                                                                                          | 0.7 x<br>V <sub>CC(B)</sub> |      |       | 0.7 x<br>V <sub>CC(B)</sub> |       | V  |
|-----------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-------|-----------------------------|-------|----|
| V <sub>IL</sub><br>(Note 7)                   | Low-Level Input<br>Voltage                                               |                                                                                                                          |                             |      | +0.4  |                             | +0.4  | V  |
| V <sub>IK</sub>                               | Input Clamping<br>Voltage                                                | I <sub>I</sub> = -18 mA                                                                                                  | -1.2                        |      | -0.3  | -1.2                        | -0.3  | V  |
| V                                             | LOW–Level Output                                                         | I <sub>OL</sub> = 150 μA; V <sub>CC(B)</sub> = 2.2 V<br>(Note 8)                                                         | 0.425                       |      |       | 0.425                       |       | V  |
| V <sub>OL</sub>                               | Voltage                                                                  | I <sub>OL</sub> = 13 mA; V <sub>CC(B)</sub> = 2.2 V<br>(Note 9)                                                          |                             | 0.54 | 0.639 |                             | 0.639 | v  |
| V <sub>OL</sub> – V <sub>IL</sub><br>(Note 8) | Difference between<br>LOW–Level Output<br>and LOW–Level Input<br>Voltage | V <sub>OL</sub> at I <sub>OL</sub> = 1 mA;<br>Guaranteed by design                                                       | 60                          | 90   | 160   | 60                          | 160   | mV |
| ILI                                           | Input Leakage Current                                                    | V <sub>I</sub> = 5.5 V                                                                                                   |                             |      | ±1    |                             | ±1    | μΑ |
| IIL                                           | LOW–Level Input<br>Current                                               | SDA, SCL, $V_I = 0.2 V$                                                                                                  |                             |      | 10    |                             | 10    | μΑ |
| C <sub>I/O</sub>                              | Input/Output<br>Capacitance                                              | $\label{eq:VI} \begin{array}{l} V_{I} = 3 \; V \; \text{or} \; 0 \; V; \\ V_{CC(B)} = 3.3 \; V; \; EN = Low \end{array}$ |                             | 7    | 10    |                             | 10    | pF |
|                                               |                                                                          | $V_{I} = 3 V \text{ or } 0 V; V_{CC} = 0 V$                                                                              |                             | 7    | 10    |                             | 10    |    |

#### **INPUT / OUTPUT SDAA, SCLA**

| V <sub>IH</sub>              | High–Level Input<br>Voltage |                                       | 0.7 x<br>V <sub>CC(A)</sub> |     |                                           | 0.7 x<br>V <sub>CC(A)</sub> |                                           | V |
|------------------------------|-----------------------------|---------------------------------------|-----------------------------|-----|-------------------------------------------|-----------------------------|-------------------------------------------|---|
| V <sub>IL</sub><br>(Note 10) | Low-Level Input<br>Voltage  |                                       |                             |     | 0.25 x<br>V <sub>CC(A)</sub><br>(Note 11) |                             | 0.25 x<br>V <sub>CC(A)</sub><br>(Note 11) | V |
| V <sub>IK</sub>              | Input Clamping<br>Voltage   | I <sub>I</sub> = -18 mA               | -1.2                        |     | -0.3                                      | -1.2                        | -0.3                                      | V |
| V <sub>OL</sub>              | LOW–Level Output<br>Voltage | $I_{OL}$ = 13 mA; $V_{CC(B)}$ = 2.2 V |                             | 0.1 | 0.2                                       |                             | 0.2                                       | V |

7.  $V_{CC(A)}$  may be as high as 5.5 V for overvoltage tolerance but 0.4  $V_{CC(A)}$  + 0.8 V  $\leq V_{CC(B)}$  for the channels to be enabled and functional normally.

8. Pull–up should result in  $I_{OL} \ge 150 \ \mu A$ . 9. Guaranteed by design and characterization.

Guaranteed by design and characterization.
V<sub>IL</sub> for port A with envelope noise must be below 0.3 V<sub>CC(A)</sub> for stable performance.
When V<sub>CC(A)</sub> is less than 1 V, care is required to make certain that the system ground offset and noise are minimized such that there is reasonable difference between the V<sub>IL</sub> present at the PCA9617A A–side input and the 0.25 V<sub>CC(A)</sub> input threshold.
Power supply decoupling capacitors need to be present for both V<sub>CC(A)</sub> and V<sub>CC(B)</sub> and the 0.1 µF decoupling for V<sub>CC(B)</sub> needs to be located near the V<sub>CC(B)</sub> pin.

**DC CHARACTERISTICS**  $V_{CC(A)} = 0.8 \text{ V to } 5.5 \text{ V}$  (Note 7);  $V_{CC(B)} = 2.2 \text{ V to } 5.5 \text{ V}$ ; GND = 0 V;  $T_A = -40^{\circ}\text{C}$  to +85°C; unless otherwise specified. Typical values measured with  $V_{CC(A)} = 0.95$  V and  $V_{CC(B)} = 2.5$  V at 25°C, unless otherwise noted.

|                  |                             |                                                            | T <sub>A</sub> = −40°C to +85°C |     |     | T <sub>A</sub> = −55°C to<br>+125°C |     |      |
|------------------|-----------------------------|------------------------------------------------------------|---------------------------------|-----|-----|-------------------------------------|-----|------|
| Symbol           | Parameter                   | Conditions                                                 | Min                             | Тур | Max | Min                                 | Max | Unit |
| INPUT / OL       | JTPUT SDAA, SCLA            |                                                            |                                 |     |     |                                     |     |      |
| ILI              | Input Leakage Current       | V <sub>1</sub> = 5.5 V                                     |                                 |     | ±1  |                                     | ±1  | μA   |
| Ι <sub>ΙL</sub>  | LOW–Level Input<br>Current  | SDA, SCL, V <sub>I</sub> = 0.2 V                           |                                 |     | 10  |                                     | 10  | μΑ   |
| C <sub>I/O</sub> | Input/Output<br>Capacitance | $V_{I} = 3 V \text{ or } 0 V; V_{CC} = 3.3 V;$<br>EN = Low |                                 | 7   | 10  |                                     | 10  | pF   |
|                  | Capacitance                 | $V_I = 3 V \text{ or } 0 V; V_{CC} = 0 V$                  |                                 | 7   | 10  |                                     | 10  | 1    |

#### INPUT EN

| V <sub>IH</sub>     | High-Level Input<br>Voltage |                                                                | 0.7 x<br>V <sub>CC(B)</sub> |    |                             | 0.7 x<br>V <sub>CC(B)</sub> |                             | V  |
|---------------------|-----------------------------|----------------------------------------------------------------|-----------------------------|----|-----------------------------|-----------------------------|-----------------------------|----|
| V <sub>IL</sub>     | Low–Level Input<br>Voltage  |                                                                |                             |    | 0.3 x<br>V <sub>CC(B)</sub> |                             | 0.3 x<br>V <sub>CC(B)</sub> | V  |
| Ι <sub>LI</sub>     | Input Leakage Current       |                                                                |                             |    | ±1                          |                             | ±1                          | μΑ |
| I <sub>IL(EN)</sub> | LOW–Level Input<br>Current  | $V_{I} = 0.2 \text{ V}, \text{ EN}; V_{CC(B)} = 2.2 \text{ V}$ | -18                         | -7 | -4                          | -18                         | -4                          | μΑ |
| Cl                  | Input Capacitance           | $V_{I} = V_{CC(B)}$                                            |                             | 6  | 7                           |                             | 7                           | pF |

V<sub>CC(A)</sub> may be as high as 5.5 V for overvoltage tolerance but 0.4 V<sub>CC(A)</sub> + 0.8 V ≤ V<sub>CC(B)</sub> for the channels to be enabled and functional normally.

normally. 8. Pull-up should result in  $I_{OL} \ge 150 \mu A$ . 9. Guaranteed by design and characterization. 10. V<sub>IL</sub> for port A with envelope noise must be below 0.3 V<sub>CC(A)</sub> for stable performance. 11. When V<sub>CC(A)</sub> is less than 1 V, care is required to make certain that the system ground offset and noise are minimized such that there is reasonable difference between the V<sub>IL</sub> present at the PCA9617A A-side input and the 0.25 V<sub>CC(A)</sub> input threshold. 12. Power supply decoupling capacitors need to be present for both V<sub>CC(A)</sub> and V<sub>CC(B)</sub> and the 0.1 μF decoupling for V<sub>CC(B)</sub> needs to be located near the V<sub>CC(D</sub> pin

located near the V<sub>CC(B)</sub> pin.

### **TYPICAL CHARACTERISTICS**



Figure 11. Nominal Port B  $t_{\text{PHL}}$  with Load Capacitance at Constant RC

**AC CHARACTERISTICS**  $V_{CC(A)} = 0.8$  V to 5.5 V (Note 13);  $V_{CC(B)} = 2.2$  V to 5.5 V; GND = 0 V;  $T_A = -40$  °C to +85 °C; unless otherwise specified. (Notes 14 and 15)

|                                |                                       | T <sub>A</sub> = -40°C to +85°C                             |       |                  | 5°C  | T <sub>A</sub> = -55°C to +125°C |      |      |
|--------------------------------|---------------------------------------|-------------------------------------------------------------|-------|------------------|------|----------------------------------|------|------|
| Symbol                         | Parameter                             | Conditions                                                  | Min   | Typ<br>(Note 16) | Мах  | Min                              | Max  | Unit |
| t <sub>PLH</sub><br>(Note 16)  | LOW–to–HIGH Propa-<br>gation Delay    | Port B to Port A; Figure 16                                 | -20   | -65              | -103 | -20                              | -103 | ns   |
| t <sub>PLH2</sub><br>(Note 17) | LOW-to-HIGH Propa-<br>gation Delay 2  | Port B to Port A; Figure 16                                 | 67    | 94               | 150  | 67                               | 150  | ns   |
| t <sub>PHL</sub>               | HIGH–to–LOW Propa-<br>gation Delay    | B–Side to A–Side;<br>Figure 14                              | 46    | 4                | 152  | 46                               | 152  | ns   |
| t <sub>TLH</sub><br>(Note 18)  | LOW-to-HIGH Output<br>Transition Time | Port A; Figure 14                                           |       | 88               |      |                                  |      | ns   |
| SR <sub>f</sub>                | Falling Slew Rate                     | Port A; 0.7 V <sub>CC(A)</sub> to<br>0.3 V <sub>CC(A)</sub> | 0.022 | 0.037            | 0.13 | 0.022                            | 0.14 | V/ns |
| t <sub>PLH</sub><br>(Note 19)  | LOW-to-HIGH Propa-<br>gation Delay    | Port A to Port B; Figure 15                                 | 40    | 60               | 115  | 40                               | 120  | ns   |
| t <sub>PHL</sub><br>(Note 19)  | HIGH-to-LOW Propa-<br>gation Delay    | Port A to Port B; Figure 15                                 | 35    | 80               | 173  | 35                               | 173  | ns   |
| t <sub>TLH</sub><br>(Note 18)  | LOW-to-HIGH Output<br>Transition Time | Port B; Figure 15                                           |       | 80               |      |                                  |      | ns   |
| SR <sub>f</sub>                | Falling Slew Rate                     | Port B; 0.7 V <sub>CC(B)</sub> to<br>0.3V <sub>CC(B)</sub>  | 0.011 | 0.056            | 0.17 | 0.011                            | 0.17 | V/ns |
| t <sub>en</sub><br>(Note 20)   | Enable Time                           | Quiescent – 0.3 V;<br>EN HIGH to enable;<br>Figure TBD      |       |                  | 100  |                                  | 100  | ns   |
| t <sub>dis</sub><br>(Note 20)  | Disable Time                          | Quiescent + 0.3 V;<br>EN LOW to disable;<br>Figure TBD      |       |                  | 100  |                                  | 100  | ns   |

13.0.4  $V_{CC(A)}$  + 0.8 V  $\leq$   $V_{CC(B)}$  for the channels to be enabled and functional normally. 14. Times are specified with loads of 1.35 k $\Omega$  pull–up resistance and 50 pF load capacitance on port A and port B, and a falling edge slew rate of 0.05 V/ns input signals.

15. Pull-up voltages are  $V_{CC(A)}$  on the A side and  $V_{CC(B)}$  on the B side. 16. Typical values were measured with  $V_{CC(A)} = 0.95$  V,  $V_{CC(B)} = 2.5$  V at  $T_A = 25^{\circ}$ C, unless otherwise noted. 17. The  $t_{PLH2}$  delay data from port B to port A is measured at 0.45 V on port B to 0.5  $V_{CC(A)}$  on port A. 18. The  $t_{TLH}$  of the bus is determined by the pull-up resistance (1.35 kΩ) and the total capacitance (50 pF).

19. The proportional delay data from port A to port B is measured at 0.5  $V_{CC(A)}$  on port A to 0.5  $V_{CC(B)}$  on port B. 20. The enable pin, EN, should only change state when the global bus and the repeater port are in an idle state.

### AC WAVEFORMS





input

output

0.45 V

tPLH2

SDAB, SCLB

SCLA, SDAA

50 % of V<sub>CC(B)</sub>











50 % of V<sub>CC(A)</sub>

t<sub>PLH</sub>

**TEST SETUP** 



 $R_L$  = load resistor; 1.35 k $\Omega$  on port A and port B.

 $C_{L}$  = load capacitance includes jig and probe capacitance; 50 pF

 $R_T$  = termination resistance should be equal to  $Z_O$  of pulse generators

Figure 16. Test Circuit for Open–Drain Outputs

#### **ORDERING INFORMATION**

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| PCA9617ADMR2G | Micro-8<br>(Pb-Free) | 4000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





| DOCUMENT NUMBER:                                                                  | 98ASB14087C                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                              |                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                      | PAGE 1 OF 1                                                                                 |                                                                                                                                                                                                                                                                                                              |                                                       |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product o<br>acidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |  |  |  |  |